]> git.proxmox.com Git - qemu.git/blob - hw/usb/hcd-ehci.c
ehci: schedule async bh on async packet completion
[qemu.git] / hw / usb / hcd-ehci.c
1 /*
2 * QEMU USB EHCI Emulation
3 *
4 * Copyright(c) 2008 Emutex Ltd. (address@hidden)
5 *
6 * EHCI project was started by Mark Burkley, with contributions by
7 * Niels de Vos. David S. Ahern continued working on it. Kevin Wolf,
8 * Jan Kiszka and Vincent Palatin contributed bugfixes.
9 *
10 *
11 * This library is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU Lesser General Public
13 * License as published by the Free Software Foundation; either
14 * version 2 of the License, or(at your option) any later version.
15 *
16 * This library is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * Lesser General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, see <http://www.gnu.org/licenses/>.
23 */
24
25 #include "hw/hw.h"
26 #include "qemu-timer.h"
27 #include "hw/usb.h"
28 #include "hw/pci.h"
29 #include "monitor.h"
30 #include "trace.h"
31 #include "dma.h"
32
33 #define EHCI_DEBUG 0
34
35 #if EHCI_DEBUG
36 #define DPRINTF printf
37 #else
38 #define DPRINTF(...)
39 #endif
40
41 /* internal processing - reset HC to try and recover */
42 #define USB_RET_PROCERR (-99)
43
44 #define MMIO_SIZE 0x1000
45
46 /* Capability Registers Base Address - section 2.2 */
47 #define CAPREGBASE 0x0000
48 #define CAPLENGTH CAPREGBASE + 0x0000 // 1-byte, 0x0001 reserved
49 #define HCIVERSION CAPREGBASE + 0x0002 // 2-bytes, i/f version #
50 #define HCSPARAMS CAPREGBASE + 0x0004 // 4-bytes, structural params
51 #define HCCPARAMS CAPREGBASE + 0x0008 // 4-bytes, capability params
52 #define EECP HCCPARAMS + 1
53 #define HCSPPORTROUTE1 CAPREGBASE + 0x000c
54 #define HCSPPORTROUTE2 CAPREGBASE + 0x0010
55
56 #define OPREGBASE 0x0020 // Operational Registers Base Address
57
58 #define USBCMD OPREGBASE + 0x0000
59 #define USBCMD_RUNSTOP (1 << 0) // run / Stop
60 #define USBCMD_HCRESET (1 << 1) // HC Reset
61 #define USBCMD_FLS (3 << 2) // Frame List Size
62 #define USBCMD_FLS_SH 2 // Frame List Size Shift
63 #define USBCMD_PSE (1 << 4) // Periodic Schedule Enable
64 #define USBCMD_ASE (1 << 5) // Asynch Schedule Enable
65 #define USBCMD_IAAD (1 << 6) // Int Asynch Advance Doorbell
66 #define USBCMD_LHCR (1 << 7) // Light Host Controller Reset
67 #define USBCMD_ASPMC (3 << 8) // Async Sched Park Mode Count
68 #define USBCMD_ASPME (1 << 11) // Async Sched Park Mode Enable
69 #define USBCMD_ITC (0x7f << 16) // Int Threshold Control
70 #define USBCMD_ITC_SH 16 // Int Threshold Control Shift
71
72 #define USBSTS OPREGBASE + 0x0004
73 #define USBSTS_RO_MASK 0x0000003f
74 #define USBSTS_INT (1 << 0) // USB Interrupt
75 #define USBSTS_ERRINT (1 << 1) // Error Interrupt
76 #define USBSTS_PCD (1 << 2) // Port Change Detect
77 #define USBSTS_FLR (1 << 3) // Frame List Rollover
78 #define USBSTS_HSE (1 << 4) // Host System Error
79 #define USBSTS_IAA (1 << 5) // Interrupt on Async Advance
80 #define USBSTS_HALT (1 << 12) // HC Halted
81 #define USBSTS_REC (1 << 13) // Reclamation
82 #define USBSTS_PSS (1 << 14) // Periodic Schedule Status
83 #define USBSTS_ASS (1 << 15) // Asynchronous Schedule Status
84
85 /*
86 * Interrupt enable bits correspond to the interrupt active bits in USBSTS
87 * so no need to redefine here.
88 */
89 #define USBINTR OPREGBASE + 0x0008
90 #define USBINTR_MASK 0x0000003f
91
92 #define FRINDEX OPREGBASE + 0x000c
93 #define CTRLDSSEGMENT OPREGBASE + 0x0010
94 #define PERIODICLISTBASE OPREGBASE + 0x0014
95 #define ASYNCLISTADDR OPREGBASE + 0x0018
96 #define ASYNCLISTADDR_MASK 0xffffffe0
97
98 #define CONFIGFLAG OPREGBASE + 0x0040
99
100 #define PORTSC (OPREGBASE + 0x0044)
101 #define PORTSC_BEGIN PORTSC
102 #define PORTSC_END (PORTSC + 4 * NB_PORTS)
103 /*
104 * Bits that are reserved or are read-only are masked out of values
105 * written to us by software
106 */
107 #define PORTSC_RO_MASK 0x007001c0
108 #define PORTSC_RWC_MASK 0x0000002a
109 #define PORTSC_WKOC_E (1 << 22) // Wake on Over Current Enable
110 #define PORTSC_WKDS_E (1 << 21) // Wake on Disconnect Enable
111 #define PORTSC_WKCN_E (1 << 20) // Wake on Connect Enable
112 #define PORTSC_PTC (15 << 16) // Port Test Control
113 #define PORTSC_PTC_SH 16 // Port Test Control shift
114 #define PORTSC_PIC (3 << 14) // Port Indicator Control
115 #define PORTSC_PIC_SH 14 // Port Indicator Control Shift
116 #define PORTSC_POWNER (1 << 13) // Port Owner
117 #define PORTSC_PPOWER (1 << 12) // Port Power
118 #define PORTSC_LINESTAT (3 << 10) // Port Line Status
119 #define PORTSC_LINESTAT_SH 10 // Port Line Status Shift
120 #define PORTSC_PRESET (1 << 8) // Port Reset
121 #define PORTSC_SUSPEND (1 << 7) // Port Suspend
122 #define PORTSC_FPRES (1 << 6) // Force Port Resume
123 #define PORTSC_OCC (1 << 5) // Over Current Change
124 #define PORTSC_OCA (1 << 4) // Over Current Active
125 #define PORTSC_PEDC (1 << 3) // Port Enable/Disable Change
126 #define PORTSC_PED (1 << 2) // Port Enable/Disable
127 #define PORTSC_CSC (1 << 1) // Connect Status Change
128 #define PORTSC_CONNECT (1 << 0) // Current Connect Status
129
130 #define FRAME_TIMER_FREQ 1000
131 #define FRAME_TIMER_NS (1000000000 / FRAME_TIMER_FREQ)
132
133 #define NB_MAXINTRATE 8 // Max rate at which controller issues ints
134 #define NB_PORTS 6 // Number of downstream ports
135 #define BUFF_SIZE 5*4096 // Max bytes to transfer per transaction
136 #define MAX_QH 100 // Max allowable queue heads in a chain
137
138 /* Internal periodic / asynchronous schedule state machine states
139 */
140 typedef enum {
141 EST_INACTIVE = 1000,
142 EST_ACTIVE,
143 EST_EXECUTING,
144 EST_SLEEPING,
145 /* The following states are internal to the state machine function
146 */
147 EST_WAITLISTHEAD,
148 EST_FETCHENTRY,
149 EST_FETCHQH,
150 EST_FETCHITD,
151 EST_FETCHSITD,
152 EST_ADVANCEQUEUE,
153 EST_FETCHQTD,
154 EST_EXECUTE,
155 EST_WRITEBACK,
156 EST_HORIZONTALQH
157 } EHCI_STATES;
158
159 /* macros for accessing fields within next link pointer entry */
160 #define NLPTR_GET(x) ((x) & 0xffffffe0)
161 #define NLPTR_TYPE_GET(x) (((x) >> 1) & 3)
162 #define NLPTR_TBIT(x) ((x) & 1) // 1=invalid, 0=valid
163
164 /* link pointer types */
165 #define NLPTR_TYPE_ITD 0 // isoc xfer descriptor
166 #define NLPTR_TYPE_QH 1 // queue head
167 #define NLPTR_TYPE_STITD 2 // split xaction, isoc xfer descriptor
168 #define NLPTR_TYPE_FSTN 3 // frame span traversal node
169
170
171 /* EHCI spec version 1.0 Section 3.3
172 */
173 typedef struct EHCIitd {
174 uint32_t next;
175
176 uint32_t transact[8];
177 #define ITD_XACT_ACTIVE (1 << 31)
178 #define ITD_XACT_DBERROR (1 << 30)
179 #define ITD_XACT_BABBLE (1 << 29)
180 #define ITD_XACT_XACTERR (1 << 28)
181 #define ITD_XACT_LENGTH_MASK 0x0fff0000
182 #define ITD_XACT_LENGTH_SH 16
183 #define ITD_XACT_IOC (1 << 15)
184 #define ITD_XACT_PGSEL_MASK 0x00007000
185 #define ITD_XACT_PGSEL_SH 12
186 #define ITD_XACT_OFFSET_MASK 0x00000fff
187
188 uint32_t bufptr[7];
189 #define ITD_BUFPTR_MASK 0xfffff000
190 #define ITD_BUFPTR_SH 12
191 #define ITD_BUFPTR_EP_MASK 0x00000f00
192 #define ITD_BUFPTR_EP_SH 8
193 #define ITD_BUFPTR_DEVADDR_MASK 0x0000007f
194 #define ITD_BUFPTR_DEVADDR_SH 0
195 #define ITD_BUFPTR_DIRECTION (1 << 11)
196 #define ITD_BUFPTR_MAXPKT_MASK 0x000007ff
197 #define ITD_BUFPTR_MAXPKT_SH 0
198 #define ITD_BUFPTR_MULT_MASK 0x00000003
199 #define ITD_BUFPTR_MULT_SH 0
200 } EHCIitd;
201
202 /* EHCI spec version 1.0 Section 3.4
203 */
204 typedef struct EHCIsitd {
205 uint32_t next; // Standard next link pointer
206 uint32_t epchar;
207 #define SITD_EPCHAR_IO (1 << 31)
208 #define SITD_EPCHAR_PORTNUM_MASK 0x7f000000
209 #define SITD_EPCHAR_PORTNUM_SH 24
210 #define SITD_EPCHAR_HUBADD_MASK 0x007f0000
211 #define SITD_EPCHAR_HUBADDR_SH 16
212 #define SITD_EPCHAR_EPNUM_MASK 0x00000f00
213 #define SITD_EPCHAR_EPNUM_SH 8
214 #define SITD_EPCHAR_DEVADDR_MASK 0x0000007f
215
216 uint32_t uframe;
217 #define SITD_UFRAME_CMASK_MASK 0x0000ff00
218 #define SITD_UFRAME_CMASK_SH 8
219 #define SITD_UFRAME_SMASK_MASK 0x000000ff
220
221 uint32_t results;
222 #define SITD_RESULTS_IOC (1 << 31)
223 #define SITD_RESULTS_PGSEL (1 << 30)
224 #define SITD_RESULTS_TBYTES_MASK 0x03ff0000
225 #define SITD_RESULTS_TYBYTES_SH 16
226 #define SITD_RESULTS_CPROGMASK_MASK 0x0000ff00
227 #define SITD_RESULTS_CPROGMASK_SH 8
228 #define SITD_RESULTS_ACTIVE (1 << 7)
229 #define SITD_RESULTS_ERR (1 << 6)
230 #define SITD_RESULTS_DBERR (1 << 5)
231 #define SITD_RESULTS_BABBLE (1 << 4)
232 #define SITD_RESULTS_XACTERR (1 << 3)
233 #define SITD_RESULTS_MISSEDUF (1 << 2)
234 #define SITD_RESULTS_SPLITXSTATE (1 << 1)
235
236 uint32_t bufptr[2];
237 #define SITD_BUFPTR_MASK 0xfffff000
238 #define SITD_BUFPTR_CURROFF_MASK 0x00000fff
239 #define SITD_BUFPTR_TPOS_MASK 0x00000018
240 #define SITD_BUFPTR_TPOS_SH 3
241 #define SITD_BUFPTR_TCNT_MASK 0x00000007
242
243 uint32_t backptr; // Standard next link pointer
244 } EHCIsitd;
245
246 /* EHCI spec version 1.0 Section 3.5
247 */
248 typedef struct EHCIqtd {
249 uint32_t next; // Standard next link pointer
250 uint32_t altnext; // Standard next link pointer
251 uint32_t token;
252 #define QTD_TOKEN_DTOGGLE (1 << 31)
253 #define QTD_TOKEN_TBYTES_MASK 0x7fff0000
254 #define QTD_TOKEN_TBYTES_SH 16
255 #define QTD_TOKEN_IOC (1 << 15)
256 #define QTD_TOKEN_CPAGE_MASK 0x00007000
257 #define QTD_TOKEN_CPAGE_SH 12
258 #define QTD_TOKEN_CERR_MASK 0x00000c00
259 #define QTD_TOKEN_CERR_SH 10
260 #define QTD_TOKEN_PID_MASK 0x00000300
261 #define QTD_TOKEN_PID_SH 8
262 #define QTD_TOKEN_ACTIVE (1 << 7)
263 #define QTD_TOKEN_HALT (1 << 6)
264 #define QTD_TOKEN_DBERR (1 << 5)
265 #define QTD_TOKEN_BABBLE (1 << 4)
266 #define QTD_TOKEN_XACTERR (1 << 3)
267 #define QTD_TOKEN_MISSEDUF (1 << 2)
268 #define QTD_TOKEN_SPLITXSTATE (1 << 1)
269 #define QTD_TOKEN_PING (1 << 0)
270
271 uint32_t bufptr[5]; // Standard buffer pointer
272 #define QTD_BUFPTR_MASK 0xfffff000
273 #define QTD_BUFPTR_SH 12
274 } EHCIqtd;
275
276 /* EHCI spec version 1.0 Section 3.6
277 */
278 typedef struct EHCIqh {
279 uint32_t next; // Standard next link pointer
280
281 /* endpoint characteristics */
282 uint32_t epchar;
283 #define QH_EPCHAR_RL_MASK 0xf0000000
284 #define QH_EPCHAR_RL_SH 28
285 #define QH_EPCHAR_C (1 << 27)
286 #define QH_EPCHAR_MPLEN_MASK 0x07FF0000
287 #define QH_EPCHAR_MPLEN_SH 16
288 #define QH_EPCHAR_H (1 << 15)
289 #define QH_EPCHAR_DTC (1 << 14)
290 #define QH_EPCHAR_EPS_MASK 0x00003000
291 #define QH_EPCHAR_EPS_SH 12
292 #define EHCI_QH_EPS_FULL 0
293 #define EHCI_QH_EPS_LOW 1
294 #define EHCI_QH_EPS_HIGH 2
295 #define EHCI_QH_EPS_RESERVED 3
296
297 #define QH_EPCHAR_EP_MASK 0x00000f00
298 #define QH_EPCHAR_EP_SH 8
299 #define QH_EPCHAR_I (1 << 7)
300 #define QH_EPCHAR_DEVADDR_MASK 0x0000007f
301 #define QH_EPCHAR_DEVADDR_SH 0
302
303 /* endpoint capabilities */
304 uint32_t epcap;
305 #define QH_EPCAP_MULT_MASK 0xc0000000
306 #define QH_EPCAP_MULT_SH 30
307 #define QH_EPCAP_PORTNUM_MASK 0x3f800000
308 #define QH_EPCAP_PORTNUM_SH 23
309 #define QH_EPCAP_HUBADDR_MASK 0x007f0000
310 #define QH_EPCAP_HUBADDR_SH 16
311 #define QH_EPCAP_CMASK_MASK 0x0000ff00
312 #define QH_EPCAP_CMASK_SH 8
313 #define QH_EPCAP_SMASK_MASK 0x000000ff
314 #define QH_EPCAP_SMASK_SH 0
315
316 uint32_t current_qtd; // Standard next link pointer
317 uint32_t next_qtd; // Standard next link pointer
318 uint32_t altnext_qtd;
319 #define QH_ALTNEXT_NAKCNT_MASK 0x0000001e
320 #define QH_ALTNEXT_NAKCNT_SH 1
321
322 uint32_t token; // Same as QTD token
323 uint32_t bufptr[5]; // Standard buffer pointer
324 #define BUFPTR_CPROGMASK_MASK 0x000000ff
325 #define BUFPTR_FRAMETAG_MASK 0x0000001f
326 #define BUFPTR_SBYTES_MASK 0x00000fe0
327 #define BUFPTR_SBYTES_SH 5
328 } EHCIqh;
329
330 /* EHCI spec version 1.0 Section 3.7
331 */
332 typedef struct EHCIfstn {
333 uint32_t next; // Standard next link pointer
334 uint32_t backptr; // Standard next link pointer
335 } EHCIfstn;
336
337 typedef struct EHCIPacket EHCIPacket;
338 typedef struct EHCIQueue EHCIQueue;
339 typedef struct EHCIState EHCIState;
340
341 enum async_state {
342 EHCI_ASYNC_NONE = 0,
343 EHCI_ASYNC_INFLIGHT,
344 EHCI_ASYNC_FINISHED,
345 };
346
347 struct EHCIPacket {
348 EHCIQueue *queue;
349 QTAILQ_ENTRY(EHCIPacket) next;
350
351 EHCIqtd qtd; /* copy of current QTD (being worked on) */
352 uint32_t qtdaddr; /* address QTD read from */
353
354 USBPacket packet;
355 QEMUSGList sgl;
356 int pid;
357 uint32_t tbytes;
358 enum async_state async;
359 int usb_status;
360 };
361
362 struct EHCIQueue {
363 EHCIState *ehci;
364 QTAILQ_ENTRY(EHCIQueue) next;
365 uint32_t seen;
366 uint64_t ts;
367 int async;
368
369 /* cached data from guest - needs to be flushed
370 * when guest removes an entry (doorbell, handshake sequence)
371 */
372 EHCIqh qh; /* copy of current QH (being worked on) */
373 uint32_t qhaddr; /* address QH read from */
374 uint32_t qtdaddr; /* address QTD read from */
375 USBDevice *dev;
376 QTAILQ_HEAD(, EHCIPacket) packets;
377 };
378
379 typedef QTAILQ_HEAD(EHCIQueueHead, EHCIQueue) EHCIQueueHead;
380
381 struct EHCIState {
382 PCIDevice dev;
383 USBBus bus;
384 qemu_irq irq;
385 MemoryRegion mem;
386 int companion_count;
387
388 /* properties */
389 uint32_t freq;
390 uint32_t maxframes;
391
392 /*
393 * EHCI spec version 1.0 Section 2.3
394 * Host Controller Operational Registers
395 */
396 union {
397 uint8_t mmio[MMIO_SIZE];
398 struct {
399 uint8_t cap[OPREGBASE];
400 uint32_t usbcmd;
401 uint32_t usbsts;
402 uint32_t usbintr;
403 uint32_t frindex;
404 uint32_t ctrldssegment;
405 uint32_t periodiclistbase;
406 uint32_t asynclistaddr;
407 uint32_t notused[9];
408 uint32_t configflag;
409 uint32_t portsc[NB_PORTS];
410 };
411 };
412
413 /*
414 * Internal states, shadow registers, etc
415 */
416 QEMUTimer *frame_timer;
417 QEMUBH *async_bh;
418 int attach_poll_counter;
419 int astate; // Current state in asynchronous schedule
420 int pstate; // Current state in periodic schedule
421 USBPort ports[NB_PORTS];
422 USBPort *companion_ports[NB_PORTS];
423 uint32_t usbsts_pending;
424 EHCIQueueHead aqueues;
425 EHCIQueueHead pqueues;
426
427 uint32_t a_fetch_addr; // which address to look at next
428 uint32_t p_fetch_addr; // which address to look at next
429
430 USBPacket ipacket;
431 QEMUSGList isgl;
432
433 uint64_t last_run_ns;
434 };
435
436 #define SET_LAST_RUN_CLOCK(s) \
437 (s)->last_run_ns = qemu_get_clock_ns(vm_clock);
438
439 /* nifty macros from Arnon's EHCI version */
440 #define get_field(data, field) \
441 (((data) & field##_MASK) >> field##_SH)
442
443 #define set_field(data, newval, field) do { \
444 uint32_t val = *data; \
445 val &= ~ field##_MASK; \
446 val |= ((newval) << field##_SH) & field##_MASK; \
447 *data = val; \
448 } while(0)
449
450 static const char *ehci_state_names[] = {
451 [EST_INACTIVE] = "INACTIVE",
452 [EST_ACTIVE] = "ACTIVE",
453 [EST_EXECUTING] = "EXECUTING",
454 [EST_SLEEPING] = "SLEEPING",
455 [EST_WAITLISTHEAD] = "WAITLISTHEAD",
456 [EST_FETCHENTRY] = "FETCH ENTRY",
457 [EST_FETCHQH] = "FETCH QH",
458 [EST_FETCHITD] = "FETCH ITD",
459 [EST_ADVANCEQUEUE] = "ADVANCEQUEUE",
460 [EST_FETCHQTD] = "FETCH QTD",
461 [EST_EXECUTE] = "EXECUTE",
462 [EST_WRITEBACK] = "WRITEBACK",
463 [EST_HORIZONTALQH] = "HORIZONTALQH",
464 };
465
466 static const char *ehci_mmio_names[] = {
467 [CAPLENGTH] = "CAPLENGTH",
468 [HCIVERSION] = "HCIVERSION",
469 [HCSPARAMS] = "HCSPARAMS",
470 [HCCPARAMS] = "HCCPARAMS",
471 [USBCMD] = "USBCMD",
472 [USBSTS] = "USBSTS",
473 [USBINTR] = "USBINTR",
474 [FRINDEX] = "FRINDEX",
475 [PERIODICLISTBASE] = "P-LIST BASE",
476 [ASYNCLISTADDR] = "A-LIST ADDR",
477 [PORTSC_BEGIN] = "PORTSC #0",
478 [PORTSC_BEGIN + 4] = "PORTSC #1",
479 [PORTSC_BEGIN + 8] = "PORTSC #2",
480 [PORTSC_BEGIN + 12] = "PORTSC #3",
481 [PORTSC_BEGIN + 16] = "PORTSC #4",
482 [PORTSC_BEGIN + 20] = "PORTSC #5",
483 [CONFIGFLAG] = "CONFIGFLAG",
484 };
485
486 static const char *nr2str(const char **n, size_t len, uint32_t nr)
487 {
488 if (nr < len && n[nr] != NULL) {
489 return n[nr];
490 } else {
491 return "unknown";
492 }
493 }
494
495 static const char *state2str(uint32_t state)
496 {
497 return nr2str(ehci_state_names, ARRAY_SIZE(ehci_state_names), state);
498 }
499
500 static const char *addr2str(target_phys_addr_t addr)
501 {
502 return nr2str(ehci_mmio_names, ARRAY_SIZE(ehci_mmio_names), addr);
503 }
504
505 static void ehci_trace_usbsts(uint32_t mask, int state)
506 {
507 /* interrupts */
508 if (mask & USBSTS_INT) {
509 trace_usb_ehci_usbsts("INT", state);
510 }
511 if (mask & USBSTS_ERRINT) {
512 trace_usb_ehci_usbsts("ERRINT", state);
513 }
514 if (mask & USBSTS_PCD) {
515 trace_usb_ehci_usbsts("PCD", state);
516 }
517 if (mask & USBSTS_FLR) {
518 trace_usb_ehci_usbsts("FLR", state);
519 }
520 if (mask & USBSTS_HSE) {
521 trace_usb_ehci_usbsts("HSE", state);
522 }
523 if (mask & USBSTS_IAA) {
524 trace_usb_ehci_usbsts("IAA", state);
525 }
526
527 /* status */
528 if (mask & USBSTS_HALT) {
529 trace_usb_ehci_usbsts("HALT", state);
530 }
531 if (mask & USBSTS_REC) {
532 trace_usb_ehci_usbsts("REC", state);
533 }
534 if (mask & USBSTS_PSS) {
535 trace_usb_ehci_usbsts("PSS", state);
536 }
537 if (mask & USBSTS_ASS) {
538 trace_usb_ehci_usbsts("ASS", state);
539 }
540 }
541
542 static inline void ehci_set_usbsts(EHCIState *s, int mask)
543 {
544 if ((s->usbsts & mask) == mask) {
545 return;
546 }
547 ehci_trace_usbsts(mask, 1);
548 s->usbsts |= mask;
549 }
550
551 static inline void ehci_clear_usbsts(EHCIState *s, int mask)
552 {
553 if ((s->usbsts & mask) == 0) {
554 return;
555 }
556 ehci_trace_usbsts(mask, 0);
557 s->usbsts &= ~mask;
558 }
559
560 static inline void ehci_set_interrupt(EHCIState *s, int intr)
561 {
562 int level = 0;
563
564 // TODO honour interrupt threshold requests
565
566 ehci_set_usbsts(s, intr);
567
568 if ((s->usbsts & USBINTR_MASK) & s->usbintr) {
569 level = 1;
570 }
571
572 qemu_set_irq(s->irq, level);
573 }
574
575 static inline void ehci_record_interrupt(EHCIState *s, int intr)
576 {
577 s->usbsts_pending |= intr;
578 }
579
580 static inline void ehci_commit_interrupt(EHCIState *s)
581 {
582 if (!s->usbsts_pending) {
583 return;
584 }
585 ehci_set_interrupt(s, s->usbsts_pending);
586 s->usbsts_pending = 0;
587 }
588
589 static void ehci_set_state(EHCIState *s, int async, int state)
590 {
591 if (async) {
592 trace_usb_ehci_state("async", state2str(state));
593 s->astate = state;
594 } else {
595 trace_usb_ehci_state("periodic", state2str(state));
596 s->pstate = state;
597 }
598 }
599
600 static int ehci_get_state(EHCIState *s, int async)
601 {
602 return async ? s->astate : s->pstate;
603 }
604
605 static void ehci_set_fetch_addr(EHCIState *s, int async, uint32_t addr)
606 {
607 if (async) {
608 s->a_fetch_addr = addr;
609 } else {
610 s->p_fetch_addr = addr;
611 }
612 }
613
614 static int ehci_get_fetch_addr(EHCIState *s, int async)
615 {
616 return async ? s->a_fetch_addr : s->p_fetch_addr;
617 }
618
619 static void ehci_trace_qh(EHCIQueue *q, target_phys_addr_t addr, EHCIqh *qh)
620 {
621 /* need three here due to argument count limits */
622 trace_usb_ehci_qh_ptrs(q, addr, qh->next,
623 qh->current_qtd, qh->next_qtd, qh->altnext_qtd);
624 trace_usb_ehci_qh_fields(addr,
625 get_field(qh->epchar, QH_EPCHAR_RL),
626 get_field(qh->epchar, QH_EPCHAR_MPLEN),
627 get_field(qh->epchar, QH_EPCHAR_EPS),
628 get_field(qh->epchar, QH_EPCHAR_EP),
629 get_field(qh->epchar, QH_EPCHAR_DEVADDR));
630 trace_usb_ehci_qh_bits(addr,
631 (bool)(qh->epchar & QH_EPCHAR_C),
632 (bool)(qh->epchar & QH_EPCHAR_H),
633 (bool)(qh->epchar & QH_EPCHAR_DTC),
634 (bool)(qh->epchar & QH_EPCHAR_I));
635 }
636
637 static void ehci_trace_qtd(EHCIQueue *q, target_phys_addr_t addr, EHCIqtd *qtd)
638 {
639 /* need three here due to argument count limits */
640 trace_usb_ehci_qtd_ptrs(q, addr, qtd->next, qtd->altnext);
641 trace_usb_ehci_qtd_fields(addr,
642 get_field(qtd->token, QTD_TOKEN_TBYTES),
643 get_field(qtd->token, QTD_TOKEN_CPAGE),
644 get_field(qtd->token, QTD_TOKEN_CERR),
645 get_field(qtd->token, QTD_TOKEN_PID));
646 trace_usb_ehci_qtd_bits(addr,
647 (bool)(qtd->token & QTD_TOKEN_IOC),
648 (bool)(qtd->token & QTD_TOKEN_ACTIVE),
649 (bool)(qtd->token & QTD_TOKEN_HALT),
650 (bool)(qtd->token & QTD_TOKEN_BABBLE),
651 (bool)(qtd->token & QTD_TOKEN_XACTERR));
652 }
653
654 static void ehci_trace_itd(EHCIState *s, target_phys_addr_t addr, EHCIitd *itd)
655 {
656 trace_usb_ehci_itd(addr, itd->next,
657 get_field(itd->bufptr[1], ITD_BUFPTR_MAXPKT),
658 get_field(itd->bufptr[2], ITD_BUFPTR_MULT),
659 get_field(itd->bufptr[0], ITD_BUFPTR_EP),
660 get_field(itd->bufptr[0], ITD_BUFPTR_DEVADDR));
661 }
662
663 static void ehci_trace_sitd(EHCIState *s, target_phys_addr_t addr,
664 EHCIsitd *sitd)
665 {
666 trace_usb_ehci_sitd(addr, sitd->next,
667 (bool)(sitd->results & SITD_RESULTS_ACTIVE));
668 }
669
670 /* packet management */
671
672 static EHCIPacket *ehci_alloc_packet(EHCIQueue *q)
673 {
674 EHCIPacket *p;
675
676 p = g_new0(EHCIPacket, 1);
677 p->queue = q;
678 usb_packet_init(&p->packet);
679 QTAILQ_INSERT_TAIL(&q->packets, p, next);
680 trace_usb_ehci_packet_action(p->queue, p, "alloc");
681 return p;
682 }
683
684 static void ehci_free_packet(EHCIPacket *p)
685 {
686 trace_usb_ehci_packet_action(p->queue, p, "free");
687 if (p->async == EHCI_ASYNC_INFLIGHT) {
688 usb_cancel_packet(&p->packet);
689 }
690 QTAILQ_REMOVE(&p->queue->packets, p, next);
691 usb_packet_cleanup(&p->packet);
692 g_free(p);
693 }
694
695 /* queue management */
696
697 static EHCIQueue *ehci_alloc_queue(EHCIState *ehci, uint32_t addr, int async)
698 {
699 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
700 EHCIQueue *q;
701
702 q = g_malloc0(sizeof(*q));
703 q->ehci = ehci;
704 q->qhaddr = addr;
705 q->async = async;
706 QTAILQ_INIT(&q->packets);
707 QTAILQ_INSERT_HEAD(head, q, next);
708 trace_usb_ehci_queue_action(q, "alloc");
709 return q;
710 }
711
712 static void ehci_free_queue(EHCIQueue *q)
713 {
714 EHCIQueueHead *head = q->async ? &q->ehci->aqueues : &q->ehci->pqueues;
715 EHCIPacket *p;
716
717 trace_usb_ehci_queue_action(q, "free");
718 while ((p = QTAILQ_FIRST(&q->packets)) != NULL) {
719 ehci_free_packet(p);
720 }
721 QTAILQ_REMOVE(head, q, next);
722 g_free(q);
723 }
724
725 static EHCIQueue *ehci_find_queue_by_qh(EHCIState *ehci, uint32_t addr,
726 int async)
727 {
728 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
729 EHCIQueue *q;
730
731 QTAILQ_FOREACH(q, head, next) {
732 if (addr == q->qhaddr) {
733 return q;
734 }
735 }
736 return NULL;
737 }
738
739 static void ehci_queues_rip_unused(EHCIState *ehci, int async, int flush)
740 {
741 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
742 EHCIQueue *q, *tmp;
743
744 QTAILQ_FOREACH_SAFE(q, head, next, tmp) {
745 if (q->seen) {
746 q->seen = 0;
747 q->ts = ehci->last_run_ns;
748 continue;
749 }
750 if (!flush && ehci->last_run_ns < q->ts + 250000000) {
751 /* allow 0.25 sec idle */
752 continue;
753 }
754 ehci_free_queue(q);
755 }
756 }
757
758 static void ehci_queues_rip_device(EHCIState *ehci, USBDevice *dev, int async)
759 {
760 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
761 EHCIQueue *q, *tmp;
762
763 QTAILQ_FOREACH_SAFE(q, head, next, tmp) {
764 if (q->dev != dev) {
765 continue;
766 }
767 ehci_free_queue(q);
768 }
769 }
770
771 static void ehci_queues_rip_all(EHCIState *ehci, int async)
772 {
773 EHCIQueueHead *head = async ? &ehci->aqueues : &ehci->pqueues;
774 EHCIQueue *q, *tmp;
775
776 QTAILQ_FOREACH_SAFE(q, head, next, tmp) {
777 ehci_free_queue(q);
778 }
779 }
780
781 /* Attach or detach a device on root hub */
782
783 static void ehci_attach(USBPort *port)
784 {
785 EHCIState *s = port->opaque;
786 uint32_t *portsc = &s->portsc[port->index];
787
788 trace_usb_ehci_port_attach(port->index, port->dev->product_desc);
789
790 if (*portsc & PORTSC_POWNER) {
791 USBPort *companion = s->companion_ports[port->index];
792 companion->dev = port->dev;
793 companion->ops->attach(companion);
794 return;
795 }
796
797 *portsc |= PORTSC_CONNECT;
798 *portsc |= PORTSC_CSC;
799
800 ehci_set_interrupt(s, USBSTS_PCD);
801 }
802
803 static void ehci_detach(USBPort *port)
804 {
805 EHCIState *s = port->opaque;
806 uint32_t *portsc = &s->portsc[port->index];
807
808 trace_usb_ehci_port_detach(port->index);
809
810 if (*portsc & PORTSC_POWNER) {
811 USBPort *companion = s->companion_ports[port->index];
812 companion->ops->detach(companion);
813 companion->dev = NULL;
814 /*
815 * EHCI spec 4.2.2: "When a disconnect occurs... On the event,
816 * the port ownership is returned immediately to the EHCI controller."
817 */
818 *portsc &= ~PORTSC_POWNER;
819 return;
820 }
821
822 ehci_queues_rip_device(s, port->dev, 0);
823 ehci_queues_rip_device(s, port->dev, 1);
824
825 *portsc &= ~(PORTSC_CONNECT|PORTSC_PED);
826 *portsc |= PORTSC_CSC;
827
828 ehci_set_interrupt(s, USBSTS_PCD);
829 }
830
831 static void ehci_child_detach(USBPort *port, USBDevice *child)
832 {
833 EHCIState *s = port->opaque;
834 uint32_t portsc = s->portsc[port->index];
835
836 if (portsc & PORTSC_POWNER) {
837 USBPort *companion = s->companion_ports[port->index];
838 companion->ops->child_detach(companion, child);
839 return;
840 }
841
842 ehci_queues_rip_device(s, child, 0);
843 ehci_queues_rip_device(s, child, 1);
844 }
845
846 static void ehci_wakeup(USBPort *port)
847 {
848 EHCIState *s = port->opaque;
849 uint32_t portsc = s->portsc[port->index];
850
851 if (portsc & PORTSC_POWNER) {
852 USBPort *companion = s->companion_ports[port->index];
853 if (companion->ops->wakeup) {
854 companion->ops->wakeup(companion);
855 }
856 }
857 }
858
859 static int ehci_register_companion(USBBus *bus, USBPort *ports[],
860 uint32_t portcount, uint32_t firstport)
861 {
862 EHCIState *s = container_of(bus, EHCIState, bus);
863 uint32_t i;
864
865 if (firstport + portcount > NB_PORTS) {
866 qerror_report(QERR_INVALID_PARAMETER_VALUE, "firstport",
867 "firstport on masterbus");
868 error_printf_unless_qmp(
869 "firstport value of %u makes companion take ports %u - %u, which "
870 "is outside of the valid range of 0 - %u\n", firstport, firstport,
871 firstport + portcount - 1, NB_PORTS - 1);
872 return -1;
873 }
874
875 for (i = 0; i < portcount; i++) {
876 if (s->companion_ports[firstport + i]) {
877 qerror_report(QERR_INVALID_PARAMETER_VALUE, "masterbus",
878 "an USB masterbus");
879 error_printf_unless_qmp(
880 "port %u on masterbus %s already has a companion assigned\n",
881 firstport + i, bus->qbus.name);
882 return -1;
883 }
884 }
885
886 for (i = 0; i < portcount; i++) {
887 s->companion_ports[firstport + i] = ports[i];
888 s->ports[firstport + i].speedmask |=
889 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL;
890 /* Ensure devs attached before the initial reset go to the companion */
891 s->portsc[firstport + i] = PORTSC_POWNER;
892 }
893
894 s->companion_count++;
895 s->mmio[0x05] = (s->companion_count << 4) | portcount;
896
897 return 0;
898 }
899
900 static USBDevice *ehci_find_device(EHCIState *ehci, uint8_t addr)
901 {
902 USBDevice *dev;
903 USBPort *port;
904 int i;
905
906 for (i = 0; i < NB_PORTS; i++) {
907 port = &ehci->ports[i];
908 if (!(ehci->portsc[i] & PORTSC_PED)) {
909 DPRINTF("Port %d not enabled\n", i);
910 continue;
911 }
912 dev = usb_find_device(port, addr);
913 if (dev != NULL) {
914 return dev;
915 }
916 }
917 return NULL;
918 }
919
920 /* 4.1 host controller initialization */
921 static void ehci_reset(void *opaque)
922 {
923 EHCIState *s = opaque;
924 int i;
925 USBDevice *devs[NB_PORTS];
926
927 trace_usb_ehci_reset();
928
929 /*
930 * Do the detach before touching portsc, so that it correctly gets send to
931 * us or to our companion based on PORTSC_POWNER before the reset.
932 */
933 for(i = 0; i < NB_PORTS; i++) {
934 devs[i] = s->ports[i].dev;
935 if (devs[i] && devs[i]->attached) {
936 usb_detach(&s->ports[i]);
937 }
938 }
939
940 memset(&s->mmio[OPREGBASE], 0x00, MMIO_SIZE - OPREGBASE);
941
942 s->usbcmd = NB_MAXINTRATE << USBCMD_ITC_SH;
943 s->usbsts = USBSTS_HALT;
944
945 s->astate = EST_INACTIVE;
946 s->pstate = EST_INACTIVE;
947 s->attach_poll_counter = 0;
948
949 for(i = 0; i < NB_PORTS; i++) {
950 if (s->companion_ports[i]) {
951 s->portsc[i] = PORTSC_POWNER | PORTSC_PPOWER;
952 } else {
953 s->portsc[i] = PORTSC_PPOWER;
954 }
955 if (devs[i] && devs[i]->attached) {
956 usb_attach(&s->ports[i]);
957 usb_device_reset(devs[i]);
958 }
959 }
960 ehci_queues_rip_all(s, 0);
961 ehci_queues_rip_all(s, 1);
962 qemu_del_timer(s->frame_timer);
963 qemu_bh_cancel(s->async_bh);
964 }
965
966 static uint32_t ehci_mem_readb(void *ptr, target_phys_addr_t addr)
967 {
968 EHCIState *s = ptr;
969 uint32_t val;
970
971 val = s->mmio[addr];
972
973 return val;
974 }
975
976 static uint32_t ehci_mem_readw(void *ptr, target_phys_addr_t addr)
977 {
978 EHCIState *s = ptr;
979 uint32_t val;
980
981 val = s->mmio[addr] | (s->mmio[addr+1] << 8);
982
983 return val;
984 }
985
986 static uint32_t ehci_mem_readl(void *ptr, target_phys_addr_t addr)
987 {
988 EHCIState *s = ptr;
989 uint32_t val;
990
991 val = s->mmio[addr] | (s->mmio[addr+1] << 8) |
992 (s->mmio[addr+2] << 16) | (s->mmio[addr+3] << 24);
993
994 trace_usb_ehci_mmio_readl(addr, addr2str(addr), val);
995 return val;
996 }
997
998 static void ehci_mem_writeb(void *ptr, target_phys_addr_t addr, uint32_t val)
999 {
1000 fprintf(stderr, "EHCI doesn't handle byte writes to MMIO\n");
1001 exit(1);
1002 }
1003
1004 static void ehci_mem_writew(void *ptr, target_phys_addr_t addr, uint32_t val)
1005 {
1006 fprintf(stderr, "EHCI doesn't handle 16-bit writes to MMIO\n");
1007 exit(1);
1008 }
1009
1010 static void handle_port_owner_write(EHCIState *s, int port, uint32_t owner)
1011 {
1012 USBDevice *dev = s->ports[port].dev;
1013 uint32_t *portsc = &s->portsc[port];
1014 uint32_t orig;
1015
1016 if (s->companion_ports[port] == NULL)
1017 return;
1018
1019 owner = owner & PORTSC_POWNER;
1020 orig = *portsc & PORTSC_POWNER;
1021
1022 if (!(owner ^ orig)) {
1023 return;
1024 }
1025
1026 if (dev && dev->attached) {
1027 usb_detach(&s->ports[port]);
1028 }
1029
1030 *portsc &= ~PORTSC_POWNER;
1031 *portsc |= owner;
1032
1033 if (dev && dev->attached) {
1034 usb_attach(&s->ports[port]);
1035 }
1036 }
1037
1038 static void handle_port_status_write(EHCIState *s, int port, uint32_t val)
1039 {
1040 uint32_t *portsc = &s->portsc[port];
1041 USBDevice *dev = s->ports[port].dev;
1042
1043 /* Clear rwc bits */
1044 *portsc &= ~(val & PORTSC_RWC_MASK);
1045 /* The guest may clear, but not set the PED bit */
1046 *portsc &= val | ~PORTSC_PED;
1047 /* POWNER is masked out by RO_MASK as it is RO when we've no companion */
1048 handle_port_owner_write(s, port, val);
1049 /* And finally apply RO_MASK */
1050 val &= PORTSC_RO_MASK;
1051
1052 if ((val & PORTSC_PRESET) && !(*portsc & PORTSC_PRESET)) {
1053 trace_usb_ehci_port_reset(port, 1);
1054 }
1055
1056 if (!(val & PORTSC_PRESET) &&(*portsc & PORTSC_PRESET)) {
1057 trace_usb_ehci_port_reset(port, 0);
1058 if (dev && dev->attached) {
1059 usb_port_reset(&s->ports[port]);
1060 *portsc &= ~PORTSC_CSC;
1061 }
1062
1063 /*
1064 * Table 2.16 Set the enable bit(and enable bit change) to indicate
1065 * to SW that this port has a high speed device attached
1066 */
1067 if (dev && dev->attached && (dev->speedmask & USB_SPEED_MASK_HIGH)) {
1068 val |= PORTSC_PED;
1069 }
1070 }
1071
1072 *portsc &= ~PORTSC_RO_MASK;
1073 *portsc |= val;
1074 }
1075
1076 static void ehci_mem_writel(void *ptr, target_phys_addr_t addr, uint32_t val)
1077 {
1078 EHCIState *s = ptr;
1079 uint32_t *mmio = (uint32_t *)(&s->mmio[addr]);
1080 uint32_t old = *mmio;
1081 int i;
1082
1083 trace_usb_ehci_mmio_writel(addr, addr2str(addr), val);
1084
1085 /* Only aligned reads are allowed on OHCI */
1086 if (addr & 3) {
1087 fprintf(stderr, "usb-ehci: Mis-aligned write to addr 0x"
1088 TARGET_FMT_plx "\n", addr);
1089 return;
1090 }
1091
1092 if (addr >= PORTSC && addr < PORTSC + 4 * NB_PORTS) {
1093 handle_port_status_write(s, (addr-PORTSC)/4, val);
1094 trace_usb_ehci_mmio_change(addr, addr2str(addr), *mmio, old);
1095 return;
1096 }
1097
1098 if (addr < OPREGBASE) {
1099 fprintf(stderr, "usb-ehci: write attempt to read-only register"
1100 TARGET_FMT_plx "\n", addr);
1101 return;
1102 }
1103
1104
1105 /* Do any register specific pre-write processing here. */
1106 switch(addr) {
1107 case USBCMD:
1108 if ((val & USBCMD_RUNSTOP) && !(s->usbcmd & USBCMD_RUNSTOP)) {
1109 qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
1110 SET_LAST_RUN_CLOCK(s);
1111 ehci_clear_usbsts(s, USBSTS_HALT);
1112 }
1113
1114 if (!(val & USBCMD_RUNSTOP) && (s->usbcmd & USBCMD_RUNSTOP)) {
1115 qemu_del_timer(s->frame_timer);
1116 qemu_bh_cancel(s->async_bh);
1117 ehci_queues_rip_all(s, 0);
1118 ehci_queues_rip_all(s, 1);
1119 ehci_set_usbsts(s, USBSTS_HALT);
1120 }
1121
1122 if (val & USBCMD_HCRESET) {
1123 ehci_reset(s);
1124 val = s->usbcmd;
1125 }
1126
1127 /* not supporting dynamic frame list size at the moment */
1128 if ((val & USBCMD_FLS) && !(s->usbcmd & USBCMD_FLS)) {
1129 fprintf(stderr, "attempt to set frame list size -- value %d\n",
1130 val & USBCMD_FLS);
1131 val &= ~USBCMD_FLS;
1132 }
1133 break;
1134
1135 case USBSTS:
1136 val &= USBSTS_RO_MASK; // bits 6 through 31 are RO
1137 ehci_clear_usbsts(s, val); // bits 0 through 5 are R/WC
1138 val = s->usbsts;
1139 ehci_set_interrupt(s, 0);
1140 break;
1141
1142 case USBINTR:
1143 val &= USBINTR_MASK;
1144 break;
1145
1146 case FRINDEX:
1147 val &= 0x00003ff8; /* frindex is 14bits and always a multiple of 8 */
1148 break;
1149
1150 case CONFIGFLAG:
1151 val &= 0x1;
1152 if (val) {
1153 for(i = 0; i < NB_PORTS; i++)
1154 handle_port_owner_write(s, i, 0);
1155 }
1156 break;
1157
1158 case PERIODICLISTBASE:
1159 if ((s->usbcmd & USBCMD_PSE) && (s->usbcmd & USBCMD_RUNSTOP)) {
1160 fprintf(stderr,
1161 "ehci: PERIODIC list base register set while periodic schedule\n"
1162 " is enabled and HC is enabled\n");
1163 }
1164 break;
1165
1166 case ASYNCLISTADDR:
1167 if ((s->usbcmd & USBCMD_ASE) && (s->usbcmd & USBCMD_RUNSTOP)) {
1168 fprintf(stderr,
1169 "ehci: ASYNC list address register set while async schedule\n"
1170 " is enabled and HC is enabled\n");
1171 }
1172 break;
1173 }
1174
1175 *mmio = val;
1176 trace_usb_ehci_mmio_change(addr, addr2str(addr), *mmio, old);
1177 }
1178
1179
1180 // TODO : Put in common header file, duplication from usb-ohci.c
1181
1182 /* Get an array of dwords from main memory */
1183 static inline int get_dwords(EHCIState *ehci, uint32_t addr,
1184 uint32_t *buf, int num)
1185 {
1186 int i;
1187
1188 for(i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
1189 pci_dma_read(&ehci->dev, addr, buf, sizeof(*buf));
1190 *buf = le32_to_cpu(*buf);
1191 }
1192
1193 return 1;
1194 }
1195
1196 /* Put an array of dwords in to main memory */
1197 static inline int put_dwords(EHCIState *ehci, uint32_t addr,
1198 uint32_t *buf, int num)
1199 {
1200 int i;
1201
1202 for(i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
1203 uint32_t tmp = cpu_to_le32(*buf);
1204 pci_dma_write(&ehci->dev, addr, &tmp, sizeof(tmp));
1205 }
1206
1207 return 1;
1208 }
1209
1210 // 4.10.2
1211
1212 static int ehci_qh_do_overlay(EHCIQueue *q)
1213 {
1214 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
1215 int i;
1216 int dtoggle;
1217 int ping;
1218 int eps;
1219 int reload;
1220
1221 assert(p != NULL);
1222 assert(p->qtdaddr == q->qtdaddr);
1223
1224 // remember values in fields to preserve in qh after overlay
1225
1226 dtoggle = q->qh.token & QTD_TOKEN_DTOGGLE;
1227 ping = q->qh.token & QTD_TOKEN_PING;
1228
1229 q->qh.current_qtd = p->qtdaddr;
1230 q->qh.next_qtd = p->qtd.next;
1231 q->qh.altnext_qtd = p->qtd.altnext;
1232 q->qh.token = p->qtd.token;
1233
1234
1235 eps = get_field(q->qh.epchar, QH_EPCHAR_EPS);
1236 if (eps == EHCI_QH_EPS_HIGH) {
1237 q->qh.token &= ~QTD_TOKEN_PING;
1238 q->qh.token |= ping;
1239 }
1240
1241 reload = get_field(q->qh.epchar, QH_EPCHAR_RL);
1242 set_field(&q->qh.altnext_qtd, reload, QH_ALTNEXT_NAKCNT);
1243
1244 for (i = 0; i < 5; i++) {
1245 q->qh.bufptr[i] = p->qtd.bufptr[i];
1246 }
1247
1248 if (!(q->qh.epchar & QH_EPCHAR_DTC)) {
1249 // preserve QH DT bit
1250 q->qh.token &= ~QTD_TOKEN_DTOGGLE;
1251 q->qh.token |= dtoggle;
1252 }
1253
1254 q->qh.bufptr[1] &= ~BUFPTR_CPROGMASK_MASK;
1255 q->qh.bufptr[2] &= ~BUFPTR_FRAMETAG_MASK;
1256
1257 put_dwords(q->ehci, NLPTR_GET(q->qhaddr), (uint32_t *) &q->qh,
1258 sizeof(EHCIqh) >> 2);
1259
1260 return 0;
1261 }
1262
1263 static int ehci_init_transfer(EHCIPacket *p)
1264 {
1265 uint32_t cpage, offset, bytes, plen;
1266 dma_addr_t page;
1267
1268 cpage = get_field(p->qtd.token, QTD_TOKEN_CPAGE);
1269 bytes = get_field(p->qtd.token, QTD_TOKEN_TBYTES);
1270 offset = p->qtd.bufptr[0] & ~QTD_BUFPTR_MASK;
1271 pci_dma_sglist_init(&p->sgl, &p->queue->ehci->dev, 5);
1272
1273 while (bytes > 0) {
1274 if (cpage > 4) {
1275 fprintf(stderr, "cpage out of range (%d)\n", cpage);
1276 return USB_RET_PROCERR;
1277 }
1278
1279 page = p->qtd.bufptr[cpage] & QTD_BUFPTR_MASK;
1280 page += offset;
1281 plen = bytes;
1282 if (plen > 4096 - offset) {
1283 plen = 4096 - offset;
1284 offset = 0;
1285 cpage++;
1286 }
1287
1288 qemu_sglist_add(&p->sgl, page, plen);
1289 bytes -= plen;
1290 }
1291 return 0;
1292 }
1293
1294 static void ehci_finish_transfer(EHCIQueue *q, int status)
1295 {
1296 uint32_t cpage, offset;
1297
1298 if (status > 0) {
1299 /* update cpage & offset */
1300 cpage = get_field(q->qh.token, QTD_TOKEN_CPAGE);
1301 offset = q->qh.bufptr[0] & ~QTD_BUFPTR_MASK;
1302
1303 offset += status;
1304 cpage += offset >> QTD_BUFPTR_SH;
1305 offset &= ~QTD_BUFPTR_MASK;
1306
1307 set_field(&q->qh.token, cpage, QTD_TOKEN_CPAGE);
1308 q->qh.bufptr[0] &= QTD_BUFPTR_MASK;
1309 q->qh.bufptr[0] |= offset;
1310 }
1311 }
1312
1313 static void ehci_async_complete_packet(USBPort *port, USBPacket *packet)
1314 {
1315 EHCIPacket *p;
1316 EHCIState *s = port->opaque;
1317 uint32_t portsc = s->portsc[port->index];
1318
1319 if (portsc & PORTSC_POWNER) {
1320 USBPort *companion = s->companion_ports[port->index];
1321 companion->ops->complete(companion, packet);
1322 return;
1323 }
1324
1325 p = container_of(packet, EHCIPacket, packet);
1326 trace_usb_ehci_packet_action(p->queue, p, "wakeup");
1327 assert(p->async == EHCI_ASYNC_INFLIGHT);
1328 p->async = EHCI_ASYNC_FINISHED;
1329 p->usb_status = packet->result;
1330
1331 if (p->queue->async) {
1332 qemu_bh_schedule(p->queue->ehci->async_bh);
1333 }
1334 }
1335
1336 static void ehci_execute_complete(EHCIQueue *q)
1337 {
1338 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
1339
1340 assert(p != NULL);
1341 assert(p->qtdaddr == q->qtdaddr);
1342 assert(p->async != EHCI_ASYNC_INFLIGHT);
1343 p->async = EHCI_ASYNC_NONE;
1344
1345 DPRINTF("execute_complete: qhaddr 0x%x, next %x, qtdaddr 0x%x, status %d\n",
1346 q->qhaddr, q->qh.next, q->qtdaddr, q->usb_status);
1347
1348 if (p->usb_status < 0) {
1349 switch (p->usb_status) {
1350 case USB_RET_IOERROR:
1351 case USB_RET_NODEV:
1352 q->qh.token |= (QTD_TOKEN_HALT | QTD_TOKEN_XACTERR);
1353 set_field(&q->qh.token, 0, QTD_TOKEN_CERR);
1354 ehci_record_interrupt(q->ehci, USBSTS_ERRINT);
1355 break;
1356 case USB_RET_STALL:
1357 q->qh.token |= QTD_TOKEN_HALT;
1358 ehci_record_interrupt(q->ehci, USBSTS_ERRINT);
1359 break;
1360 case USB_RET_NAK:
1361 set_field(&q->qh.altnext_qtd, 0, QH_ALTNEXT_NAKCNT);
1362 return; /* We're not done yet with this transaction */
1363 case USB_RET_BABBLE:
1364 q->qh.token |= (QTD_TOKEN_HALT | QTD_TOKEN_BABBLE);
1365 ehci_record_interrupt(q->ehci, USBSTS_ERRINT);
1366 break;
1367 default:
1368 /* should not be triggerable */
1369 fprintf(stderr, "USB invalid response %d\n", p->usb_status);
1370 assert(0);
1371 break;
1372 }
1373 } else if ((p->usb_status > p->tbytes) && (p->pid == USB_TOKEN_IN)) {
1374 p->usb_status = USB_RET_BABBLE;
1375 q->qh.token |= (QTD_TOKEN_HALT | QTD_TOKEN_BABBLE);
1376 ehci_record_interrupt(q->ehci, USBSTS_ERRINT);
1377 } else {
1378 // TODO check 4.12 for splits
1379
1380 if (p->tbytes && p->pid == USB_TOKEN_IN) {
1381 p->tbytes -= p->usb_status;
1382 } else {
1383 p->tbytes = 0;
1384 }
1385
1386 DPRINTF("updating tbytes to %d\n", p->tbytes);
1387 set_field(&q->qh.token, p->tbytes, QTD_TOKEN_TBYTES);
1388 }
1389 ehci_finish_transfer(q, p->usb_status);
1390 qemu_sglist_destroy(&p->sgl);
1391 usb_packet_unmap(&p->packet);
1392
1393 q->qh.token ^= QTD_TOKEN_DTOGGLE;
1394 q->qh.token &= ~QTD_TOKEN_ACTIVE;
1395
1396 if (q->qh.token & QTD_TOKEN_IOC) {
1397 ehci_record_interrupt(q->ehci, USBSTS_INT);
1398 }
1399 }
1400
1401 // 4.10.3
1402
1403 static int ehci_execute(EHCIPacket *p, const char *action)
1404 {
1405 USBEndpoint *ep;
1406 int ret;
1407 int endp;
1408
1409 if (!(p->qtd.token & QTD_TOKEN_ACTIVE)) {
1410 fprintf(stderr, "Attempting to execute inactive qtd\n");
1411 return USB_RET_PROCERR;
1412 }
1413
1414 p->tbytes = (p->qtd.token & QTD_TOKEN_TBYTES_MASK) >> QTD_TOKEN_TBYTES_SH;
1415 if (p->tbytes > BUFF_SIZE) {
1416 fprintf(stderr, "Request for more bytes than allowed\n");
1417 return USB_RET_PROCERR;
1418 }
1419
1420 p->pid = (p->qtd.token & QTD_TOKEN_PID_MASK) >> QTD_TOKEN_PID_SH;
1421 switch (p->pid) {
1422 case 0:
1423 p->pid = USB_TOKEN_OUT;
1424 break;
1425 case 1:
1426 p->pid = USB_TOKEN_IN;
1427 break;
1428 case 2:
1429 p->pid = USB_TOKEN_SETUP;
1430 break;
1431 default:
1432 fprintf(stderr, "bad token\n");
1433 break;
1434 }
1435
1436 if (ehci_init_transfer(p) != 0) {
1437 return USB_RET_PROCERR;
1438 }
1439
1440 endp = get_field(p->queue->qh.epchar, QH_EPCHAR_EP);
1441 ep = usb_ep_get(p->queue->dev, p->pid, endp);
1442
1443 usb_packet_setup(&p->packet, p->pid, ep);
1444 usb_packet_map(&p->packet, &p->sgl);
1445
1446 trace_usb_ehci_packet_action(p->queue, p, action);
1447 ret = usb_handle_packet(p->queue->dev, &p->packet);
1448 DPRINTF("submit: qh %x next %x qtd %x pid %x len %zd "
1449 "(total %d) endp %x ret %d\n",
1450 q->qhaddr, q->qh.next, q->qtdaddr, q->pid,
1451 q->packet.iov.size, q->tbytes, endp, ret);
1452
1453 if (ret > BUFF_SIZE) {
1454 fprintf(stderr, "ret from usb_handle_packet > BUFF_SIZE\n");
1455 return USB_RET_PROCERR;
1456 }
1457
1458 return ret;
1459 }
1460
1461 /* 4.7.2
1462 */
1463
1464 static int ehci_process_itd(EHCIState *ehci,
1465 EHCIitd *itd)
1466 {
1467 USBDevice *dev;
1468 USBEndpoint *ep;
1469 int ret;
1470 uint32_t i, len, pid, dir, devaddr, endp;
1471 uint32_t pg, off, ptr1, ptr2, max, mult;
1472
1473 dir =(itd->bufptr[1] & ITD_BUFPTR_DIRECTION);
1474 devaddr = get_field(itd->bufptr[0], ITD_BUFPTR_DEVADDR);
1475 endp = get_field(itd->bufptr[0], ITD_BUFPTR_EP);
1476 max = get_field(itd->bufptr[1], ITD_BUFPTR_MAXPKT);
1477 mult = get_field(itd->bufptr[2], ITD_BUFPTR_MULT);
1478
1479 for(i = 0; i < 8; i++) {
1480 if (itd->transact[i] & ITD_XACT_ACTIVE) {
1481 pg = get_field(itd->transact[i], ITD_XACT_PGSEL);
1482 off = itd->transact[i] & ITD_XACT_OFFSET_MASK;
1483 ptr1 = (itd->bufptr[pg] & ITD_BUFPTR_MASK);
1484 ptr2 = (itd->bufptr[pg+1] & ITD_BUFPTR_MASK);
1485 len = get_field(itd->transact[i], ITD_XACT_LENGTH);
1486
1487 if (len > max * mult) {
1488 len = max * mult;
1489 }
1490
1491 if (len > BUFF_SIZE) {
1492 return USB_RET_PROCERR;
1493 }
1494
1495 pci_dma_sglist_init(&ehci->isgl, &ehci->dev, 2);
1496 if (off + len > 4096) {
1497 /* transfer crosses page border */
1498 uint32_t len2 = off + len - 4096;
1499 uint32_t len1 = len - len2;
1500 qemu_sglist_add(&ehci->isgl, ptr1 + off, len1);
1501 qemu_sglist_add(&ehci->isgl, ptr2, len2);
1502 } else {
1503 qemu_sglist_add(&ehci->isgl, ptr1 + off, len);
1504 }
1505
1506 pid = dir ? USB_TOKEN_IN : USB_TOKEN_OUT;
1507
1508 dev = ehci_find_device(ehci, devaddr);
1509 ep = usb_ep_get(dev, pid, endp);
1510 if (ep->type == USB_ENDPOINT_XFER_ISOC) {
1511 usb_packet_setup(&ehci->ipacket, pid, ep);
1512 usb_packet_map(&ehci->ipacket, &ehci->isgl);
1513 ret = usb_handle_packet(dev, &ehci->ipacket);
1514 assert(ret != USB_RET_ASYNC);
1515 usb_packet_unmap(&ehci->ipacket);
1516 } else {
1517 DPRINTF("ISOCH: attempt to addess non-iso endpoint\n");
1518 ret = USB_RET_NAK;
1519 }
1520 qemu_sglist_destroy(&ehci->isgl);
1521
1522 if (ret < 0) {
1523 switch (ret) {
1524 default:
1525 fprintf(stderr, "Unexpected iso usb result: %d\n", ret);
1526 /* Fall through */
1527 case USB_RET_IOERROR:
1528 case USB_RET_NODEV:
1529 /* 3.3.2: XACTERR is only allowed on IN transactions */
1530 if (dir) {
1531 itd->transact[i] |= ITD_XACT_XACTERR;
1532 ehci_record_interrupt(ehci, USBSTS_ERRINT);
1533 }
1534 break;
1535 case USB_RET_BABBLE:
1536 itd->transact[i] |= ITD_XACT_BABBLE;
1537 ehci_record_interrupt(ehci, USBSTS_ERRINT);
1538 break;
1539 case USB_RET_NAK:
1540 /* no data for us, so do a zero-length transfer */
1541 ret = 0;
1542 break;
1543 }
1544 }
1545 if (ret >= 0) {
1546 if (!dir) {
1547 /* OUT */
1548 set_field(&itd->transact[i], len - ret, ITD_XACT_LENGTH);
1549 } else {
1550 /* IN */
1551 set_field(&itd->transact[i], ret, ITD_XACT_LENGTH);
1552 }
1553 }
1554 if (itd->transact[i] & ITD_XACT_IOC) {
1555 ehci_record_interrupt(ehci, USBSTS_INT);
1556 }
1557 itd->transact[i] &= ~ITD_XACT_ACTIVE;
1558 }
1559 }
1560 return 0;
1561 }
1562
1563
1564 /*
1565 * Write the qh back to guest physical memory. This step isn't
1566 * in the EHCI spec but we need to do it since we don't share
1567 * physical memory with our guest VM.
1568 *
1569 * The first three dwords are read-only for the EHCI, so skip them
1570 * when writing back the qh.
1571 */
1572 static void ehci_flush_qh(EHCIQueue *q)
1573 {
1574 uint32_t *qh = (uint32_t *) &q->qh;
1575 uint32_t dwords = sizeof(EHCIqh) >> 2;
1576 uint32_t addr = NLPTR_GET(q->qhaddr);
1577
1578 put_dwords(q->ehci, addr + 3 * sizeof(uint32_t), qh + 3, dwords - 3);
1579 }
1580
1581 /* This state is the entry point for asynchronous schedule
1582 * processing. Entry here consitutes a EHCI start event state (4.8.5)
1583 */
1584 static int ehci_state_waitlisthead(EHCIState *ehci, int async)
1585 {
1586 EHCIqh qh;
1587 int i = 0;
1588 int again = 0;
1589 uint32_t entry = ehci->asynclistaddr;
1590
1591 /* set reclamation flag at start event (4.8.6) */
1592 if (async) {
1593 ehci_set_usbsts(ehci, USBSTS_REC);
1594 }
1595
1596 ehci_queues_rip_unused(ehci, async, 0);
1597
1598 /* Find the head of the list (4.9.1.1) */
1599 for(i = 0; i < MAX_QH; i++) {
1600 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &qh,
1601 sizeof(EHCIqh) >> 2);
1602 ehci_trace_qh(NULL, NLPTR_GET(entry), &qh);
1603
1604 if (qh.epchar & QH_EPCHAR_H) {
1605 if (async) {
1606 entry |= (NLPTR_TYPE_QH << 1);
1607 }
1608
1609 ehci_set_fetch_addr(ehci, async, entry);
1610 ehci_set_state(ehci, async, EST_FETCHENTRY);
1611 again = 1;
1612 goto out;
1613 }
1614
1615 entry = qh.next;
1616 if (entry == ehci->asynclistaddr) {
1617 break;
1618 }
1619 }
1620
1621 /* no head found for list. */
1622
1623 ehci_set_state(ehci, async, EST_ACTIVE);
1624
1625 out:
1626 return again;
1627 }
1628
1629
1630 /* This state is the entry point for periodic schedule processing as
1631 * well as being a continuation state for async processing.
1632 */
1633 static int ehci_state_fetchentry(EHCIState *ehci, int async)
1634 {
1635 int again = 0;
1636 uint32_t entry = ehci_get_fetch_addr(ehci, async);
1637
1638 if (NLPTR_TBIT(entry)) {
1639 ehci_set_state(ehci, async, EST_ACTIVE);
1640 goto out;
1641 }
1642
1643 /* section 4.8, only QH in async schedule */
1644 if (async && (NLPTR_TYPE_GET(entry) != NLPTR_TYPE_QH)) {
1645 fprintf(stderr, "non queue head request in async schedule\n");
1646 return -1;
1647 }
1648
1649 switch (NLPTR_TYPE_GET(entry)) {
1650 case NLPTR_TYPE_QH:
1651 ehci_set_state(ehci, async, EST_FETCHQH);
1652 again = 1;
1653 break;
1654
1655 case NLPTR_TYPE_ITD:
1656 ehci_set_state(ehci, async, EST_FETCHITD);
1657 again = 1;
1658 break;
1659
1660 case NLPTR_TYPE_STITD:
1661 ehci_set_state(ehci, async, EST_FETCHSITD);
1662 again = 1;
1663 break;
1664
1665 default:
1666 /* TODO: handle FSTN type */
1667 fprintf(stderr, "FETCHENTRY: entry at %X is of type %d "
1668 "which is not supported yet\n", entry, NLPTR_TYPE_GET(entry));
1669 return -1;
1670 }
1671
1672 out:
1673 return again;
1674 }
1675
1676 static EHCIQueue *ehci_state_fetchqh(EHCIState *ehci, int async)
1677 {
1678 EHCIPacket *p;
1679 uint32_t entry, devaddr;
1680 EHCIQueue *q;
1681
1682 entry = ehci_get_fetch_addr(ehci, async);
1683 q = ehci_find_queue_by_qh(ehci, entry, async);
1684 if (NULL == q) {
1685 q = ehci_alloc_queue(ehci, entry, async);
1686 }
1687 p = QTAILQ_FIRST(&q->packets);
1688
1689 q->seen++;
1690 if (q->seen > 1) {
1691 /* we are going in circles -- stop processing */
1692 ehci_set_state(ehci, async, EST_ACTIVE);
1693 q = NULL;
1694 goto out;
1695 }
1696
1697 get_dwords(ehci, NLPTR_GET(q->qhaddr),
1698 (uint32_t *) &q->qh, sizeof(EHCIqh) >> 2);
1699 ehci_trace_qh(q, NLPTR_GET(q->qhaddr), &q->qh);
1700
1701 devaddr = get_field(q->qh.epchar, QH_EPCHAR_DEVADDR);
1702 if (q->dev != NULL && q->dev->addr != devaddr) {
1703 if (!QTAILQ_EMPTY(&q->packets)) {
1704 /* should not happen (guest bug) */
1705 while ((p = QTAILQ_FIRST(&q->packets)) != NULL) {
1706 ehci_free_packet(p);
1707 }
1708 }
1709 q->dev = NULL;
1710 }
1711 if (q->dev == NULL) {
1712 q->dev = ehci_find_device(q->ehci, devaddr);
1713 }
1714
1715 if (p && p->async == EHCI_ASYNC_INFLIGHT) {
1716 /* I/O still in progress -- skip queue */
1717 ehci_set_state(ehci, async, EST_HORIZONTALQH);
1718 goto out;
1719 }
1720 if (p && p->async == EHCI_ASYNC_FINISHED) {
1721 /* I/O finished -- continue processing queue */
1722 trace_usb_ehci_packet_action(p->queue, p, "complete");
1723 ehci_set_state(ehci, async, EST_EXECUTING);
1724 goto out;
1725 }
1726
1727 if (async && (q->qh.epchar & QH_EPCHAR_H)) {
1728
1729 /* EHCI spec version 1.0 Section 4.8.3 & 4.10.1 */
1730 if (ehci->usbsts & USBSTS_REC) {
1731 ehci_clear_usbsts(ehci, USBSTS_REC);
1732 } else {
1733 DPRINTF("FETCHQH: QH 0x%08x. H-bit set, reclamation status reset"
1734 " - done processing\n", q->qhaddr);
1735 ehci_set_state(ehci, async, EST_ACTIVE);
1736 q = NULL;
1737 goto out;
1738 }
1739 }
1740
1741 #if EHCI_DEBUG
1742 if (q->qhaddr != q->qh.next) {
1743 DPRINTF("FETCHQH: QH 0x%08x (h %x halt %x active %x) next 0x%08x\n",
1744 q->qhaddr,
1745 q->qh.epchar & QH_EPCHAR_H,
1746 q->qh.token & QTD_TOKEN_HALT,
1747 q->qh.token & QTD_TOKEN_ACTIVE,
1748 q->qh.next);
1749 }
1750 #endif
1751
1752 if (q->qh.token & QTD_TOKEN_HALT) {
1753 ehci_set_state(ehci, async, EST_HORIZONTALQH);
1754
1755 } else if ((q->qh.token & QTD_TOKEN_ACTIVE) &&
1756 (NLPTR_TBIT(q->qh.current_qtd) == 0)) {
1757 q->qtdaddr = q->qh.current_qtd;
1758 ehci_set_state(ehci, async, EST_FETCHQTD);
1759
1760 } else {
1761 /* EHCI spec version 1.0 Section 4.10.2 */
1762 ehci_set_state(ehci, async, EST_ADVANCEQUEUE);
1763 }
1764
1765 out:
1766 return q;
1767 }
1768
1769 static int ehci_state_fetchitd(EHCIState *ehci, int async)
1770 {
1771 uint32_t entry;
1772 EHCIitd itd;
1773
1774 assert(!async);
1775 entry = ehci_get_fetch_addr(ehci, async);
1776
1777 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &itd,
1778 sizeof(EHCIitd) >> 2);
1779 ehci_trace_itd(ehci, entry, &itd);
1780
1781 if (ehci_process_itd(ehci, &itd) != 0) {
1782 return -1;
1783 }
1784
1785 put_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &itd,
1786 sizeof(EHCIitd) >> 2);
1787 ehci_set_fetch_addr(ehci, async, itd.next);
1788 ehci_set_state(ehci, async, EST_FETCHENTRY);
1789
1790 return 1;
1791 }
1792
1793 static int ehci_state_fetchsitd(EHCIState *ehci, int async)
1794 {
1795 uint32_t entry;
1796 EHCIsitd sitd;
1797
1798 assert(!async);
1799 entry = ehci_get_fetch_addr(ehci, async);
1800
1801 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *)&sitd,
1802 sizeof(EHCIsitd) >> 2);
1803 ehci_trace_sitd(ehci, entry, &sitd);
1804
1805 if (!(sitd.results & SITD_RESULTS_ACTIVE)) {
1806 /* siTD is not active, nothing to do */;
1807 } else {
1808 /* TODO: split transfers are not implemented */
1809 fprintf(stderr, "WARNING: Skipping active siTD\n");
1810 }
1811
1812 ehci_set_fetch_addr(ehci, async, sitd.next);
1813 ehci_set_state(ehci, async, EST_FETCHENTRY);
1814 return 1;
1815 }
1816
1817 /* Section 4.10.2 - paragraph 3 */
1818 static int ehci_state_advqueue(EHCIQueue *q)
1819 {
1820 #if 0
1821 /* TO-DO: 4.10.2 - paragraph 2
1822 * if I-bit is set to 1 and QH is not active
1823 * go to horizontal QH
1824 */
1825 if (I-bit set) {
1826 ehci_set_state(ehci, async, EST_HORIZONTALQH);
1827 goto out;
1828 }
1829 #endif
1830
1831 /*
1832 * want data and alt-next qTD is valid
1833 */
1834 if (((q->qh.token & QTD_TOKEN_TBYTES_MASK) != 0) &&
1835 (NLPTR_TBIT(q->qh.altnext_qtd) == 0)) {
1836 q->qtdaddr = q->qh.altnext_qtd;
1837 ehci_set_state(q->ehci, q->async, EST_FETCHQTD);
1838
1839 /*
1840 * next qTD is valid
1841 */
1842 } else if (NLPTR_TBIT(q->qh.next_qtd) == 0) {
1843 q->qtdaddr = q->qh.next_qtd;
1844 ehci_set_state(q->ehci, q->async, EST_FETCHQTD);
1845
1846 /*
1847 * no valid qTD, try next QH
1848 */
1849 } else {
1850 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
1851 }
1852
1853 return 1;
1854 }
1855
1856 /* Section 4.10.2 - paragraph 4 */
1857 static int ehci_state_fetchqtd(EHCIQueue *q)
1858 {
1859 EHCIqtd qtd;
1860 EHCIPacket *p;
1861 int again = 0;
1862
1863 get_dwords(q->ehci, NLPTR_GET(q->qtdaddr), (uint32_t *) &qtd,
1864 sizeof(EHCIqtd) >> 2);
1865 ehci_trace_qtd(q, NLPTR_GET(q->qtdaddr), &qtd);
1866
1867 p = QTAILQ_FIRST(&q->packets);
1868 while (p != NULL && p->qtdaddr != q->qtdaddr) {
1869 /* should not happen (guest bug) */
1870 ehci_free_packet(p);
1871 p = QTAILQ_FIRST(&q->packets);
1872 }
1873 if (p != NULL) {
1874 ehci_qh_do_overlay(q);
1875 ehci_flush_qh(q);
1876 if (p->async == EHCI_ASYNC_INFLIGHT) {
1877 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
1878 } else {
1879 ehci_set_state(q->ehci, q->async, EST_EXECUTING);
1880 }
1881 again = 1;
1882 } else if (qtd.token & QTD_TOKEN_ACTIVE) {
1883 p = ehci_alloc_packet(q);
1884 p->qtdaddr = q->qtdaddr;
1885 p->qtd = qtd;
1886 ehci_set_state(q->ehci, q->async, EST_EXECUTE);
1887 again = 1;
1888 } else {
1889 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
1890 again = 1;
1891 }
1892
1893 return again;
1894 }
1895
1896 static int ehci_state_horizqh(EHCIQueue *q)
1897 {
1898 int again = 0;
1899
1900 if (ehci_get_fetch_addr(q->ehci, q->async) != q->qh.next) {
1901 ehci_set_fetch_addr(q->ehci, q->async, q->qh.next);
1902 ehci_set_state(q->ehci, q->async, EST_FETCHENTRY);
1903 again = 1;
1904 } else {
1905 ehci_set_state(q->ehci, q->async, EST_ACTIVE);
1906 }
1907
1908 return again;
1909 }
1910
1911 static void ehci_fill_queue(EHCIPacket *p)
1912 {
1913 EHCIQueue *q = p->queue;
1914 EHCIqtd qtd = p->qtd;
1915 uint32_t qtdaddr;
1916
1917 for (;;) {
1918 if (NLPTR_TBIT(qtd.altnext) == 0) {
1919 break;
1920 }
1921 if (NLPTR_TBIT(qtd.next) != 0) {
1922 break;
1923 }
1924 qtdaddr = qtd.next;
1925 get_dwords(q->ehci, NLPTR_GET(qtdaddr),
1926 (uint32_t *) &qtd, sizeof(EHCIqtd) >> 2);
1927 ehci_trace_qtd(q, NLPTR_GET(qtdaddr), &qtd);
1928 if (!(qtd.token & QTD_TOKEN_ACTIVE)) {
1929 break;
1930 }
1931 p = ehci_alloc_packet(q);
1932 p->qtdaddr = qtdaddr;
1933 p->qtd = qtd;
1934 p->usb_status = ehci_execute(p, "queue");
1935 assert(p->usb_status = USB_RET_ASYNC);
1936 p->async = EHCI_ASYNC_INFLIGHT;
1937 }
1938 }
1939
1940 static int ehci_state_execute(EHCIQueue *q)
1941 {
1942 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
1943 int again = 0;
1944
1945 assert(p != NULL);
1946 assert(p->qtdaddr == q->qtdaddr);
1947
1948 if (ehci_qh_do_overlay(q) != 0) {
1949 return -1;
1950 }
1951
1952 // TODO verify enough time remains in the uframe as in 4.4.1.1
1953 // TODO write back ptr to async list when done or out of time
1954 // TODO Windows does not seem to ever set the MULT field
1955
1956 if (!q->async) {
1957 int transactCtr = get_field(q->qh.epcap, QH_EPCAP_MULT);
1958 if (!transactCtr) {
1959 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
1960 again = 1;
1961 goto out;
1962 }
1963 }
1964
1965 if (q->async) {
1966 ehci_set_usbsts(q->ehci, USBSTS_REC);
1967 }
1968
1969 p->usb_status = ehci_execute(p, "process");
1970 if (p->usb_status == USB_RET_PROCERR) {
1971 again = -1;
1972 goto out;
1973 }
1974 if (p->usb_status == USB_RET_ASYNC) {
1975 ehci_flush_qh(q);
1976 trace_usb_ehci_packet_action(p->queue, p, "async");
1977 p->async = EHCI_ASYNC_INFLIGHT;
1978 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
1979 again = 1;
1980 ehci_fill_queue(p);
1981 goto out;
1982 }
1983
1984 ehci_set_state(q->ehci, q->async, EST_EXECUTING);
1985 again = 1;
1986
1987 out:
1988 return again;
1989 }
1990
1991 static int ehci_state_executing(EHCIQueue *q)
1992 {
1993 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
1994 int again = 0;
1995
1996 assert(p != NULL);
1997 assert(p->qtdaddr == q->qtdaddr);
1998
1999 ehci_execute_complete(q);
2000 if (p->usb_status == USB_RET_ASYNC) {
2001 goto out;
2002 }
2003 if (p->usb_status == USB_RET_PROCERR) {
2004 again = -1;
2005 goto out;
2006 }
2007
2008 // 4.10.3
2009 if (!q->async) {
2010 int transactCtr = get_field(q->qh.epcap, QH_EPCAP_MULT);
2011 transactCtr--;
2012 set_field(&q->qh.epcap, transactCtr, QH_EPCAP_MULT);
2013 // 4.10.3, bottom of page 82, should exit this state when transaction
2014 // counter decrements to 0
2015 }
2016
2017 /* 4.10.5 */
2018 if (p->usb_status == USB_RET_NAK) {
2019 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
2020 } else {
2021 ehci_set_state(q->ehci, q->async, EST_WRITEBACK);
2022 }
2023
2024 again = 1;
2025
2026 out:
2027 ehci_flush_qh(q);
2028 return again;
2029 }
2030
2031
2032 static int ehci_state_writeback(EHCIQueue *q)
2033 {
2034 EHCIPacket *p = QTAILQ_FIRST(&q->packets);
2035 int again = 0;
2036
2037 /* Write back the QTD from the QH area */
2038 assert(p != NULL);
2039 assert(p->qtdaddr == q->qtdaddr);
2040
2041 ehci_trace_qtd(q, NLPTR_GET(p->qtdaddr), (EHCIqtd *) &q->qh.next_qtd);
2042 put_dwords(q->ehci, NLPTR_GET(p->qtdaddr), (uint32_t *) &q->qh.next_qtd,
2043 sizeof(EHCIqtd) >> 2);
2044 ehci_free_packet(p);
2045
2046 /*
2047 * EHCI specs say go horizontal here.
2048 *
2049 * We can also advance the queue here for performance reasons. We
2050 * need to take care to only take that shortcut in case we've
2051 * processed the qtd just written back without errors, i.e. halt
2052 * bit is clear.
2053 */
2054 if (q->qh.token & QTD_TOKEN_HALT) {
2055 ehci_set_state(q->ehci, q->async, EST_HORIZONTALQH);
2056 again = 1;
2057 } else {
2058 ehci_set_state(q->ehci, q->async, EST_ADVANCEQUEUE);
2059 again = 1;
2060 }
2061 return again;
2062 }
2063
2064 /*
2065 * This is the state machine that is common to both async and periodic
2066 */
2067
2068 static void ehci_advance_state(EHCIState *ehci, int async)
2069 {
2070 EHCIQueue *q = NULL;
2071 int again;
2072
2073 do {
2074 switch(ehci_get_state(ehci, async)) {
2075 case EST_WAITLISTHEAD:
2076 again = ehci_state_waitlisthead(ehci, async);
2077 break;
2078
2079 case EST_FETCHENTRY:
2080 again = ehci_state_fetchentry(ehci, async);
2081 break;
2082
2083 case EST_FETCHQH:
2084 q = ehci_state_fetchqh(ehci, async);
2085 if (q != NULL) {
2086 assert(q->async == async);
2087 again = 1;
2088 } else {
2089 again = 0;
2090 }
2091 break;
2092
2093 case EST_FETCHITD:
2094 again = ehci_state_fetchitd(ehci, async);
2095 break;
2096
2097 case EST_FETCHSITD:
2098 again = ehci_state_fetchsitd(ehci, async);
2099 break;
2100
2101 case EST_ADVANCEQUEUE:
2102 again = ehci_state_advqueue(q);
2103 break;
2104
2105 case EST_FETCHQTD:
2106 again = ehci_state_fetchqtd(q);
2107 break;
2108
2109 case EST_HORIZONTALQH:
2110 again = ehci_state_horizqh(q);
2111 break;
2112
2113 case EST_EXECUTE:
2114 again = ehci_state_execute(q);
2115 break;
2116
2117 case EST_EXECUTING:
2118 assert(q != NULL);
2119 again = ehci_state_executing(q);
2120 break;
2121
2122 case EST_WRITEBACK:
2123 assert(q != NULL);
2124 again = ehci_state_writeback(q);
2125 break;
2126
2127 default:
2128 fprintf(stderr, "Bad state!\n");
2129 again = -1;
2130 assert(0);
2131 break;
2132 }
2133
2134 if (again < 0) {
2135 fprintf(stderr, "processing error - resetting ehci HC\n");
2136 ehci_reset(ehci);
2137 again = 0;
2138 }
2139 }
2140 while (again);
2141
2142 ehci_commit_interrupt(ehci);
2143 }
2144
2145 static void ehci_advance_async_state(EHCIState *ehci)
2146 {
2147 const int async = 1;
2148
2149 switch(ehci_get_state(ehci, async)) {
2150 case EST_INACTIVE:
2151 if (!(ehci->usbcmd & USBCMD_ASE)) {
2152 break;
2153 }
2154 ehci_set_usbsts(ehci, USBSTS_ASS);
2155 ehci_set_state(ehci, async, EST_ACTIVE);
2156 // No break, fall through to ACTIVE
2157
2158 case EST_ACTIVE:
2159 if ( !(ehci->usbcmd & USBCMD_ASE)) {
2160 ehci_queues_rip_all(ehci, async);
2161 ehci_clear_usbsts(ehci, USBSTS_ASS);
2162 ehci_set_state(ehci, async, EST_INACTIVE);
2163 break;
2164 }
2165
2166 /* make sure guest has acknowledged the doorbell interrupt */
2167 /* TO-DO: is this really needed? */
2168 if (ehci->usbsts & USBSTS_IAA) {
2169 DPRINTF("IAA status bit still set.\n");
2170 break;
2171 }
2172
2173 /* check that address register has been set */
2174 if (ehci->asynclistaddr == 0) {
2175 break;
2176 }
2177
2178 ehci_set_state(ehci, async, EST_WAITLISTHEAD);
2179 ehci_advance_state(ehci, async);
2180
2181 /* If the doorbell is set, the guest wants to make a change to the
2182 * schedule. The host controller needs to release cached data.
2183 * (section 4.8.2)
2184 */
2185 if (ehci->usbcmd & USBCMD_IAAD) {
2186 /* Remove all unseen qhs from the async qhs queue */
2187 ehci_queues_rip_unused(ehci, async, 1);
2188 DPRINTF("ASYNC: doorbell request acknowledged\n");
2189 ehci->usbcmd &= ~USBCMD_IAAD;
2190 ehci_set_interrupt(ehci, USBSTS_IAA);
2191 }
2192 break;
2193
2194 default:
2195 /* this should only be due to a developer mistake */
2196 fprintf(stderr, "ehci: Bad asynchronous state %d. "
2197 "Resetting to active\n", ehci->astate);
2198 assert(0);
2199 }
2200 }
2201
2202 static void ehci_advance_periodic_state(EHCIState *ehci)
2203 {
2204 uint32_t entry;
2205 uint32_t list;
2206 const int async = 0;
2207
2208 // 4.6
2209
2210 switch(ehci_get_state(ehci, async)) {
2211 case EST_INACTIVE:
2212 if ( !(ehci->frindex & 7) && (ehci->usbcmd & USBCMD_PSE)) {
2213 ehci_set_usbsts(ehci, USBSTS_PSS);
2214 ehci_set_state(ehci, async, EST_ACTIVE);
2215 // No break, fall through to ACTIVE
2216 } else
2217 break;
2218
2219 case EST_ACTIVE:
2220 if ( !(ehci->frindex & 7) && !(ehci->usbcmd & USBCMD_PSE)) {
2221 ehci_queues_rip_all(ehci, async);
2222 ehci_clear_usbsts(ehci, USBSTS_PSS);
2223 ehci_set_state(ehci, async, EST_INACTIVE);
2224 break;
2225 }
2226
2227 list = ehci->periodiclistbase & 0xfffff000;
2228 /* check that register has been set */
2229 if (list == 0) {
2230 break;
2231 }
2232 list |= ((ehci->frindex & 0x1ff8) >> 1);
2233
2234 pci_dma_read(&ehci->dev, list, &entry, sizeof entry);
2235 entry = le32_to_cpu(entry);
2236
2237 DPRINTF("PERIODIC state adv fr=%d. [%08X] -> %08X\n",
2238 ehci->frindex / 8, list, entry);
2239 ehci_set_fetch_addr(ehci, async,entry);
2240 ehci_set_state(ehci, async, EST_FETCHENTRY);
2241 ehci_advance_state(ehci, async);
2242 ehci_queues_rip_unused(ehci, async, 0);
2243 break;
2244
2245 default:
2246 /* this should only be due to a developer mistake */
2247 fprintf(stderr, "ehci: Bad periodic state %d. "
2248 "Resetting to active\n", ehci->pstate);
2249 assert(0);
2250 }
2251 }
2252
2253 static void ehci_frame_timer(void *opaque)
2254 {
2255 EHCIState *ehci = opaque;
2256 int64_t expire_time, t_now;
2257 uint64_t ns_elapsed;
2258 int frames;
2259 int i;
2260 int skipped_frames = 0;
2261
2262 t_now = qemu_get_clock_ns(vm_clock);
2263 expire_time = t_now + (get_ticks_per_sec() / ehci->freq);
2264
2265 ns_elapsed = t_now - ehci->last_run_ns;
2266 frames = ns_elapsed / FRAME_TIMER_NS;
2267
2268 for (i = 0; i < frames; i++) {
2269 if ( !(ehci->usbsts & USBSTS_HALT)) {
2270 ehci->frindex += 8;
2271
2272 if (ehci->frindex == 0x00002000) {
2273 ehci_set_interrupt(ehci, USBSTS_FLR);
2274 }
2275
2276 if (ehci->frindex == 0x00004000) {
2277 ehci_set_interrupt(ehci, USBSTS_FLR);
2278 ehci->frindex = 0;
2279 }
2280 }
2281
2282 if (frames - i > ehci->maxframes) {
2283 skipped_frames++;
2284 } else {
2285 ehci_advance_periodic_state(ehci);
2286 }
2287
2288 ehci->last_run_ns += FRAME_TIMER_NS;
2289 }
2290
2291 #if 0
2292 if (skipped_frames) {
2293 DPRINTF("WARNING - EHCI skipped %d frames\n", skipped_frames);
2294 }
2295 #endif
2296
2297 /* Async is not inside loop since it executes everything it can once
2298 * called
2299 */
2300 qemu_bh_schedule(ehci->async_bh);
2301
2302 qemu_mod_timer(ehci->frame_timer, expire_time);
2303 }
2304
2305 static void ehci_async_bh(void *opaque)
2306 {
2307 EHCIState *ehci = opaque;
2308 ehci_advance_async_state(ehci);
2309 }
2310
2311 static const MemoryRegionOps ehci_mem_ops = {
2312 .old_mmio = {
2313 .read = { ehci_mem_readb, ehci_mem_readw, ehci_mem_readl },
2314 .write = { ehci_mem_writeb, ehci_mem_writew, ehci_mem_writel },
2315 },
2316 .endianness = DEVICE_LITTLE_ENDIAN,
2317 };
2318
2319 static int usb_ehci_initfn(PCIDevice *dev);
2320
2321 static USBPortOps ehci_port_ops = {
2322 .attach = ehci_attach,
2323 .detach = ehci_detach,
2324 .child_detach = ehci_child_detach,
2325 .wakeup = ehci_wakeup,
2326 .complete = ehci_async_complete_packet,
2327 };
2328
2329 static USBBusOps ehci_bus_ops = {
2330 .register_companion = ehci_register_companion,
2331 };
2332
2333 static const VMStateDescription vmstate_ehci = {
2334 .name = "ehci",
2335 .unmigratable = 1,
2336 };
2337
2338 static Property ehci_properties[] = {
2339 DEFINE_PROP_UINT32("freq", EHCIState, freq, FRAME_TIMER_FREQ),
2340 DEFINE_PROP_UINT32("maxframes", EHCIState, maxframes, 128),
2341 DEFINE_PROP_END_OF_LIST(),
2342 };
2343
2344 static void ehci_class_init(ObjectClass *klass, void *data)
2345 {
2346 DeviceClass *dc = DEVICE_CLASS(klass);
2347 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2348
2349 k->init = usb_ehci_initfn;
2350 k->vendor_id = PCI_VENDOR_ID_INTEL;
2351 k->device_id = PCI_DEVICE_ID_INTEL_82801D; /* ich4 */
2352 k->revision = 0x10;
2353 k->class_id = PCI_CLASS_SERIAL_USB;
2354 dc->vmsd = &vmstate_ehci;
2355 dc->props = ehci_properties;
2356 }
2357
2358 static TypeInfo ehci_info = {
2359 .name = "usb-ehci",
2360 .parent = TYPE_PCI_DEVICE,
2361 .instance_size = sizeof(EHCIState),
2362 .class_init = ehci_class_init,
2363 };
2364
2365 static void ich9_ehci_class_init(ObjectClass *klass, void *data)
2366 {
2367 DeviceClass *dc = DEVICE_CLASS(klass);
2368 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2369
2370 k->init = usb_ehci_initfn;
2371 k->vendor_id = PCI_VENDOR_ID_INTEL;
2372 k->device_id = PCI_DEVICE_ID_INTEL_82801I_EHCI1;
2373 k->revision = 0x03;
2374 k->class_id = PCI_CLASS_SERIAL_USB;
2375 dc->vmsd = &vmstate_ehci;
2376 dc->props = ehci_properties;
2377 }
2378
2379 static TypeInfo ich9_ehci_info = {
2380 .name = "ich9-usb-ehci1",
2381 .parent = TYPE_PCI_DEVICE,
2382 .instance_size = sizeof(EHCIState),
2383 .class_init = ich9_ehci_class_init,
2384 };
2385
2386 static int usb_ehci_initfn(PCIDevice *dev)
2387 {
2388 EHCIState *s = DO_UPCAST(EHCIState, dev, dev);
2389 uint8_t *pci_conf = s->dev.config;
2390 int i;
2391
2392 pci_set_byte(&pci_conf[PCI_CLASS_PROG], 0x20);
2393
2394 /* capabilities pointer */
2395 pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x00);
2396 //pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x50);
2397
2398 pci_set_byte(&pci_conf[PCI_INTERRUPT_PIN], 4); /* interrupt pin D */
2399 pci_set_byte(&pci_conf[PCI_MIN_GNT], 0);
2400 pci_set_byte(&pci_conf[PCI_MAX_LAT], 0);
2401
2402 // pci_conf[0x50] = 0x01; // power management caps
2403
2404 pci_set_byte(&pci_conf[USB_SBRN], USB_RELEASE_2); // release number (2.1.4)
2405 pci_set_byte(&pci_conf[0x61], 0x20); // frame length adjustment (2.1.5)
2406 pci_set_word(&pci_conf[0x62], 0x00); // port wake up capability (2.1.6)
2407
2408 pci_conf[0x64] = 0x00;
2409 pci_conf[0x65] = 0x00;
2410 pci_conf[0x66] = 0x00;
2411 pci_conf[0x67] = 0x00;
2412 pci_conf[0x68] = 0x01;
2413 pci_conf[0x69] = 0x00;
2414 pci_conf[0x6a] = 0x00;
2415 pci_conf[0x6b] = 0x00; // USBLEGSUP
2416 pci_conf[0x6c] = 0x00;
2417 pci_conf[0x6d] = 0x00;
2418 pci_conf[0x6e] = 0x00;
2419 pci_conf[0x6f] = 0xc0; // USBLEFCTLSTS
2420
2421 // 2.2 host controller interface version
2422 s->mmio[0x00] = (uint8_t) OPREGBASE;
2423 s->mmio[0x01] = 0x00;
2424 s->mmio[0x02] = 0x00;
2425 s->mmio[0x03] = 0x01; // HC version
2426 s->mmio[0x04] = NB_PORTS; // Number of downstream ports
2427 s->mmio[0x05] = 0x00; // No companion ports at present
2428 s->mmio[0x06] = 0x00;
2429 s->mmio[0x07] = 0x00;
2430 s->mmio[0x08] = 0x80; // We can cache whole frame, not 64-bit capable
2431 s->mmio[0x09] = 0x68; // EECP
2432 s->mmio[0x0a] = 0x00;
2433 s->mmio[0x0b] = 0x00;
2434
2435 s->irq = s->dev.irq[3];
2436
2437 usb_bus_new(&s->bus, &ehci_bus_ops, &s->dev.qdev);
2438 for(i = 0; i < NB_PORTS; i++) {
2439 usb_register_port(&s->bus, &s->ports[i], s, i, &ehci_port_ops,
2440 USB_SPEED_MASK_HIGH);
2441 s->ports[i].dev = 0;
2442 }
2443
2444 s->frame_timer = qemu_new_timer_ns(vm_clock, ehci_frame_timer, s);
2445 s->async_bh = qemu_bh_new(ehci_async_bh, s);
2446 QTAILQ_INIT(&s->aqueues);
2447 QTAILQ_INIT(&s->pqueues);
2448
2449 qemu_register_reset(ehci_reset, s);
2450
2451 memory_region_init_io(&s->mem, &ehci_mem_ops, s, "ehci", MMIO_SIZE);
2452 pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mem);
2453
2454 return 0;
2455 }
2456
2457 static void ehci_register_types(void)
2458 {
2459 type_register_static(&ehci_info);
2460 type_register_static(&ich9_ehci_info);
2461 }
2462
2463 type_init(ehci_register_types)
2464
2465 /*
2466 * vim: expandtab ts=4
2467 */