]> git.proxmox.com Git - mirror_qemu.git/commitdiff
qemu/timer: Add host ticks function for RISC-V
authorLIU Zhiwei <zhiwei_liu@linux.alibaba.com>
Mon, 11 Sep 2023 06:32:23 +0000 (14:32 +0800)
committerPaolo Bonzini <pbonzini@redhat.com>
Thu, 21 Sep 2023 08:39:51 +0000 (10:39 +0200)
Signed-off-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com>
Message-ID: <20230911063223.742-1-zhiwei_liu@linux.alibaba.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
include/qemu/timer.h

index 9a91cb1248a29d884cd3ddc8806e8c7eb922bd21..9a366e551fb36670112e4c21a62cfe41e9f530da 100644 (file)
@@ -979,6 +979,28 @@ static inline int64_t cpu_get_host_ticks(void)
     return cur - ofs;
 }
 
+#elif defined(__riscv) && __riscv_xlen == 32
+static inline int64_t cpu_get_host_ticks(void)
+{
+    uint32_t lo, hi, tmph;
+    do {
+        asm volatile("RDTIMEH %0\n\t"
+                     "RDTIME %1\n\t"
+                     "RDTIMEH %2"
+                     : "=r"(hi), "=r"(lo), "=r"(tmph));
+    } while (unlikely(tmph != hi));
+    return lo | (uint64_t)hi << 32;
+}
+
+#elif defined(__riscv) && __riscv_xlen > 32
+static inline int64_t cpu_get_host_ticks(void)
+{
+    int64_t val;
+
+    asm volatile("RDTIME %0" : "=r"(val));
+    return val;
+}
+
 #else
 /* The host CPU doesn't have an easily accessible cycle counter.
    Just return a monotonically increasing value.  This will be