]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/ArmPkg.dec
Update for NetworkPkg.
[mirror_edk2.git] / ArmPkg / ArmPkg.dec
CommitLineData
8bbf0f09
A
1#/** @file\r
2# ARM processor package.\r
3#\r
d6ebcab7 4# Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>\r
44788bae 5# Copyright (c) 2011, ARM Limited. All rights reserved.\r
8bbf0f09 6#\r
d6ebcab7 7# This program and the accompanying materials\r
8bbf0f09
A
8# are licensed and made available under the terms and conditions of the BSD License\r
9# which accompanies this distribution. The full text of the license may be found at\r
10# http://opensource.org/licenses/bsd-license.php\r
11#\r
12# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
13# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
14#\r
15#**/\r
16\r
2ef2b01e
A
17[Defines]\r
18 DEC_SPECIFICATION = 0x00010005\r
19 PACKAGE_NAME = ArmPkg\r
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F\r
21 PACKAGE_VERSION = 0.1\r
22\r
23################################################################################\r
24#\r
25# Include Section - list of Include Paths that are provided by this package.\r
26# Comments are used for Keywords and Module Types.\r
27#\r
28# Supported Module Types:\r
29# BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION\r
30#\r
31################################################################################\r
32[Includes.common]\r
33 Include # Root include for the package\r
34\r
35[LibraryClasses.common]\r
8bbf0f09 36 ArmLib|Include/Library/ArmLib.h\r
2ef2b01e 37 SemihostLib|Include/Library/Semihosting.h\r
8bbf0f09 38 UncachedMemoryAllocationLib|Include/Library/UncachedMemoryAllocationLib.h\r
11c20f4e 39 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h\r
097bd461 40 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h\r
41 \r
2ef2b01e
A
42[Guids.common]\r
43 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }\r
44\r
44788bae 45 ## ARM MPCore table\r
46 # Include/Guid/ArmMpCoreInfo.h\r
47 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }\r
48\r
49[Ppis]\r
50 ## Include/Ppi/ArmMpCoreInfo.h\r
51 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }\r
52\r
2ef2b01e 53[Protocols.common]\r
8bbf0f09 54 gVirtualUncachedPagesProtocolGuid = { 0xAD651C7D, 0x3C22, 0x4DBF, { 0x92, 0xe8, 0x38, 0xa7, 0xcd, 0xae, 0x87, 0xb2 } }\r
2ef2b01e
A
55\r
56[PcdsFeatureFlag.common]\r
57 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001\r
58\r
1bfda055 59 # On ARM Architecture with the Security Extension, the address for the\r
60 # Vector Table can be mapped anywhere in the memory map. It means we can\r
61 # point the Exception Vector Table to its location in CpuDxe.\r
62 # By default we copy the Vector Table at PcdGet32(PcdCpuVectorBaseAddress)\r
63 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022\r
eeec69c5 64 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before\r
65 # it has been configured by the CPU DXE\r
66 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032\r
1bfda055 67 \r
68 gArmTokenSpaceGuid.PcdEfiUncachedMemoryToStronglyOrdered|FALSE|BOOLEAN|0x00000025\r
1bfda055 69\r
2ef2b01e 70[PcdsFixedAtBuild.common]\r
12c5ae23 71 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006\r
72\r
1bfda055 73 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.\r
74 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.\r
75 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024\r
76\r
2ef2b01e
A
77 gArmTokenSpaceGuid.PcdArmUncachedMemoryMask|0x0000000080000000|UINT64|0x00000002\r
78 gArmTokenSpaceGuid.PcdArmCacheOperationThreshold|1024|UINT32|0x00000003\r
5a4b8c6a 79 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT32|0x00000004\r
2ef2b01e 80 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005\r
1bfda055 81 \r
1bfda055 82 #\r
83 # ARM PL390 General Interrupt Controller\r
84 #\r
85 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT32|0x0000000C\r
86 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT32|0x0000000D\r
87 gArmTokenSpaceGuid.PcdGicNumInterrupts|96|UINT32|0x00000023\r
88\r
89 #\r
262a9b04 90 # ARM Secure Firmware PCDs\r
1bfda055 91 #\r
92 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT32|0x00000015\r
93 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016\r
1ad14bc8 94 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT32|0x0000002F\r
95 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030\r
1bfda055 96\r
262a9b04 97 #\r
98 # ARM Normal (or Non Secure) Firmware PCDs\r
99 #\r
f92b93c9 100 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT32|0x0000002B\r
101 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C\r
102 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT32|0x0000002D\r
103 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E\r
513aa349 104 \r
105 #\r
106 # ARM Security Extension\r
107 #\r
108 \r
109 # Secure Configuration Register\r
110 # - BIT0 : NS - Non Secure bit \r
111 # - BIT1 : IRQ Handler\r
112 # - BIT2 : FIQ Handler\r
113 # - BIT3 : EA - External Abort\r
114 # - BIT4 : FW - F bit writable\r
115 # - BIT5 : AW - A bit writable\r
116 # - BIT6 : nET - Not Early Termination\r
117 # - BIT7 : SCD - Secure Monitor Call Disable\r
118 # - BIT8 : HCE - Hyp Call enable\r
119 # - BIT9 : SIF - Secure Instruction Fetch\r
120 # 0x31 = NS | EA | FW\r
121 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038\r
122 \r
123 # Non Secure Access Control Register\r
124 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality\r
125 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31 \r
126 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable\r
127 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable\r
128 # 0xC00 = cp10 | cp11\r
129 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039\r
130 \r
131 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E\r
262a9b04 132\r
964680c1 133 # System Memory (DRAM): These PCDs define the region of in-built system memory\r
134 # Some platforms can get DRAM extensions, these additional regions will be declared\r
135 # to UEFI by ArmPLatformPlib \r
136 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT32|0x00000029\r
137 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT32|0x0000002A\r
138\r
0787bc61 139 # Use ClusterId + CoreId to identify the PrimaryCore\r
140 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031\r
141 # The Primary Core is ClusterId[0] & CoreId[0] \r
142 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037\r
143\r
1bfda055 144 #\r
145 # ARM L2x0 PCDs\r
146 #\r
147 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B\r
148 \r
149 #\r
150 # ARM PL390 General Interrupt Controller\r
151 #\r
152 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT32|0x0000001C\r
153 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT32|0x0000001D\r
154 \r
155 # \r
156 # BdsLib\r
157 #\r
158 gArmTokenSpaceGuid.PcdArmMachineType|0|UINT32|0x0000001E\r
a355a365 159 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory\r
160 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F\r
161 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory\r
162 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020\r
1bfda055 163\r
da9675a2 164 #\r
165 # ARM Architectural Timer\r
166 #\r
167 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034\r
168 # ARM Architectural Timer Interrupt(GIC PPI) number\r
169 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035 \r
170 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036\r