]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/ArmPkg.dec
ArmPkg/PlatformBootManagerLib: fix bug in ESRT invocation
[mirror_edk2.git] / ArmPkg / ArmPkg.dec
CommitLineData
8bbf0f09
A
1#/** @file\r
2# ARM processor package.\r
3#\r
d6ebcab7 4# Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>\r
7c609a14 5# Copyright (c) 2011 - 2017, ARM Limited. All rights reserved.\r
8bbf0f09 6#\r
d6ebcab7 7# This program and the accompanying materials\r
8bbf0f09
A
8# are licensed and made available under the terms and conditions of the BSD License\r
9# which accompanies this distribution. The full text of the license may be found at\r
10# http://opensource.org/licenses/bsd-license.php\r
11#\r
12# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
13# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
14#\r
15#**/\r
16\r
2ef2b01e
A
17[Defines]\r
18 DEC_SPECIFICATION = 0x00010005\r
19 PACKAGE_NAME = ArmPkg\r
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F\r
21 PACKAGE_VERSION = 0.1\r
22\r
23################################################################################\r
24#\r
25# Include Section - list of Include Paths that are provided by this package.\r
26# Comments are used for Keywords and Module Types.\r
27#\r
28# Supported Module Types:\r
29# BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION\r
30#\r
31################################################################################\r
32[Includes.common]\r
33 Include # Root include for the package\r
34\r
35[LibraryClasses.common]\r
8bbf0f09 36 ArmLib|Include/Library/ArmLib.h\r
12728e11 37 ArmMmuLib|Include/Library/ArmMmuLib.h\r
2ef2b01e 38 SemihostLib|Include/Library/Semihosting.h\r
11c20f4e 39 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h\r
097bd461 40 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h\r
8d13298b 41 ArmGicArchLib|Include/Library/ArmGicArchLib.h\r
c32aaba9 42\r
2ef2b01e
A
43[Guids.common]\r
44 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }\r
45\r
44788bae 46 ## ARM MPCore table\r
47 # Include/Guid/ArmMpCoreInfo.h\r
48 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }\r
49\r
50[Ppis]\r
51 ## Include/Ppi/ArmMpCoreInfo.h\r
52 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }\r
53\r
2ef2b01e
A
54[PcdsFeatureFlag.common]\r
55 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001\r
56\r
1bfda055 57 # On ARM Architecture with the Security Extension, the address for the\r
58 # Vector Table can be mapped anywhere in the memory map. It means we can\r
59 # point the Exception Vector Table to its location in CpuDxe.\r
f0bbcdf8 60 # By default we copy the Vector Table at PcdGet64(PcdCpuVectorBaseAddress)\r
1bfda055 61 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022\r
eeec69c5 62 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before\r
63 # it has been configured by the CPU DXE\r
64 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032\r
c32aaba9 65\r
9232ee53
OM
66 # Define if the spin-table mechanism is used by the secondary cores when booting\r
67 # Linux (instead of PSCI)\r
68 gArmTokenSpaceGuid.PcdArmLinuxSpinTable|FALSE|BOOLEAN|0x00000033\r
c32aaba9 69\r
f6d46e29
AB
70 # Define if the GICv3 controller should use the GICv2 legacy\r
71 gArmTokenSpaceGuid.PcdArmGicV3WithV2Legacy|FALSE|BOOLEAN|0x00000042\r
72\r
65ceda91
AB
73[PcdsFeatureFlag.ARM]\r
74 # Whether to map normal memory as non-shareable. FALSE is the safe choice, but\r
75 # TRUE may be appropriate to fix performance problems if you don't care about\r
76 # hardware coherency (i.e., no virtualization or cache coherent DMA)\r
77 gArmTokenSpaceGuid.PcdNormalMemoryNonshareableOverride|FALSE|BOOLEAN|0x00000043\r
78\r
2ef2b01e 79[PcdsFixedAtBuild.common]\r
12c5ae23 80 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006\r
81\r
1bfda055 82 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.\r
83 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.\r
84 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024\r
85\r
f0bbcdf8 86 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT64|0x00000004\r
2ef2b01e 87 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005\r
c32aaba9 88\r
1bfda055 89 #\r
262a9b04 90 # ARM Secure Firmware PCDs\r
1bfda055 91 #\r
bb5420bb 92 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT64|0x00000015\r
1bfda055 93 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016\r
bb5420bb 94 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT64|0x0000002F\r
1ad14bc8 95 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030\r
1bfda055 96\r
7245b435 97 #\r
98 # ARM Hypervisor Firmware PCDs\r
c32aaba9 99 #\r
7245b435 100 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A\r
101 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B\r
102 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C\r
103 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D\r
d6dc67ba 104\r
0787bc61 105 # Use ClusterId + CoreId to identify the PrimaryCore\r
106 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031\r
c32aaba9 107 # The Primary Core is ClusterId[0] & CoreId[0]\r
0787bc61 108 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037\r
109\r
1bfda055 110 #\r
111 # ARM L2x0 PCDs\r
112 #\r
113 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B\r
c32aaba9
OM
114\r
115 #\r
1bfda055 116 # BdsLib\r
117 #\r
a355a365 118 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory\r
119 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F\r
d8f36fb5
OM
120 # Maximum file size for TFTP servers that do not support 'tsize' extension\r
121 gArmTokenSpaceGuid.PcdMaxTftpFileSize|0x01000000|UINT32|0x00000000\r
1bfda055 122\r
523b5266
AB
123 #\r
124 # ARM Normal (or Non Secure) Firmware PCDs\r
125 #\r
126 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C\r
127 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E\r
128\r
bfe34275
AB
129 #\r
130 # Value to add to a host address to obtain a device address, using\r
131 # unsigned 64-bit integer arithmetic on both ARM and AArch64. This\r
132 # means we can rely on truncation on overflow to specify negative\r
133 # offsets.\r
134 #\r
135 gArmTokenSpaceGuid.PcdArmDmaDeviceOffset|0x0|UINT64|0x0000044\r
136\r
523b5266
AB
137[PcdsFixedAtBuild.common, PcdsPatchableInModule.common]\r
138 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT64|0x0000002B\r
139 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT64|0x0000002D\r
387653a4 140\r
141[PcdsFixedAtBuild.ARM]\r
cc935544
OM
142 #\r
143 # ARM Security Extension\r
144 #\r
145\r
146 # Secure Configuration Register\r
147 # - BIT0 : NS - Non Secure bit\r
148 # - BIT1 : IRQ Handler\r
149 # - BIT2 : FIQ Handler\r
150 # - BIT3 : EA - External Abort\r
151 # - BIT4 : FW - F bit writable\r
152 # - BIT5 : AW - A bit writable\r
153 # - BIT6 : nET - Not Early Termination\r
154 # - BIT7 : SCD - Secure Monitor Call Disable\r
155 # - BIT8 : HCE - Hyp Call enable\r
156 # - BIT9 : SIF - Secure Instruction Fetch\r
157 # 0x31 = NS | EA | FW\r
158 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038\r
159\r
387653a4 160 # By default we do not do a transition to non-secure mode\r
161 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E\r
2425e1d4
OM
162\r
163 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory\r
164 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020\r
165\r
387653a4 166 # If the fixed FDT address is not available, then it should be loaded below the kernel.\r
167 # The recommendation from the Linux kernel is to have the FDT below 16KB.\r
168 # (see the kernel doc: Documentation/arm/Booting)\r
169 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023\r
170 # The FDT blob must be loaded at a 64bit aligned address.\r
171 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026\r
25402f5d 172\r
d6dc67ba
OM
173 # Non Secure Access Control Register\r
174 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality\r
175 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31\r
176 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable\r
177 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable\r
178 # 0xC00 = cp10 | cp11\r
179 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039\r
180\r
25402f5d 181[PcdsFixedAtBuild.AARCH64]\r
cc935544
OM
182 #\r
183 # AArch64 Security Extension\r
184 #\r
185\r
186 # Secure Configuration Register\r
187 # - BIT0 : NS - Non Secure bit\r
188 # - BIT1 : IRQ Handler\r
189 # - BIT2 : FIQ Handler\r
190 # - BIT3 : EA - External Abort\r
191 # - BIT4 : FW - F bit writable\r
192 # - BIT5 : AW - A bit writable\r
193 # - BIT6 : nET - Not Early Termination\r
194 # - BIT7 : SCD - Secure Monitor Call Disable\r
195 # - BIT8 : HCE - Hyp Call enable\r
196 # - BIT9 : SIF - Secure Instruction Fetch\r
197 # - BIT10: RW - Register width control for lower exception levels\r
198 # - BIT11: SIF - Enables Secure EL1 access to EL1 Architectural Timer\r
199 # - BIT12: TWI - Trap WFI\r
200 # - BIT13: TWE - Trap WFE\r
201 # 0x501 = NS | HCE | RW\r
202 gArmTokenSpaceGuid.PcdArmScr|0x501|UINT32|0x00000038\r
203\r
25402f5d
HL
204 # By default we do transition to EL2 non-secure mode with Stack for EL2.\r
205 # Mode Description Bits\r
c32aaba9
OM
206 # NS EL2 SP2 all interrupts disabled = 0x3c9\r
207 # NS EL1 SP1 all interrupts disabled = 0x3c5\r
25402f5d
HL
208 # Other modes include using SP0 or switching to Aarch32, but these are\r
209 # not currently supported.\r
210 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x3c9|UINT32|0x0000003E\r
634bdd9f
HL
211 # If the fixed FDT address is not available, then it should be loaded above the kernel.\r
212 # The recommendation from the AArch64 Linux kernel is to have the FDT below 512MB.\r
213 # (see the kernel doc: Documentation/arm64/booting.txt)\r
214 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x20000000|UINT32|0x00000023\r
215 # The FDT blob must be loaded at a 2MB aligned address.\r
216 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x00200000|UINT32|0x00000026\r
e1e2e66c
AB
217\r
218\r
dc63be24 219#\r
523b5266
AB
220# These PCDs are also defined as 'PcdsDynamic' or 'PcdsPatchableInModule' to be\r
221# redefined when using UEFI in a context of virtual machine.\r
dc63be24 222#\r
523b5266
AB
223[PcdsFixedAtBuild.common, PcdsDynamic.common, PcdsPatchableInModule.common]\r
224\r
f8d7d6e1
AB
225 # System Memory (DRAM): These PCDs define the region of in-built system memory\r
226 # Some platforms can get DRAM extensions, these additional regions will be declared\r
227 # to UEFI by ArmPlatformLib\r
228 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT64|0x00000029\r
229 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT64|0x0000002A\r
230\r
523b5266 231[PcdsFixedAtBuild.common, PcdsDynamic.common]\r
e1e2e66c
AB
232 #\r
233 # ARM Architectural Timer\r
234 #\r
235 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034\r
236\r
237 # ARM Architectural Timer Interrupt(GIC PPI) numbers\r
238 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035\r
239 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036\r
240 gArmTokenSpaceGuid.PcdArmArchTimerHypIntrNum|26|UINT32|0x00000040\r
241 gArmTokenSpaceGuid.PcdArmArchTimerVirtIntrNum|27|UINT32|0x00000041\r
dc63be24 242\r
0b4d97a0
RC
243 #\r
244 # ARM Generic Watchdog\r
245 #\r
246\r
7c609a14
A
247 gArmTokenSpaceGuid.PcdGenericWatchdogControlBase|0x2A440000|UINT64|0x00000007\r
248 gArmTokenSpaceGuid.PcdGenericWatchdogRefreshBase|0x2A450000|UINT64|0x00000008\r
0b4d97a0
RC
249 gArmTokenSpaceGuid.PcdGenericWatchdogEl2IntrNum|93|UINT32|0x00000009\r
250\r
dc63be24
AB
251 #\r
252 # ARM Generic Interrupt Controller\r
253 #\r
8a1f2378 254 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT64|0x0000000C\r
919697ae 255 # Base address for the GIC Redistributor region that contains the boot CPU\r
8a1f2378
DC
256 gArmTokenSpaceGuid.PcdGicRedistributorsBase|0|UINT64|0x0000000E\r
257 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT64|0x0000000D\r
dc63be24 258 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025\r
d7c06eb0
AB
259\r
260 #\r
261 # Bases, sizes and translation offsets of IO and MMIO spaces, respectively.\r
262 # Note that "IO" is just another MMIO range that simulates IO space; there\r
263 # are no special instructions to access it.\r
264 #\r
265 # The base addresses PcdPciIoBase, PcdPciMmio32Base and PcdPciMmio64Base are\r
266 # specific to their containing address spaces. In order to get the physical\r
267 # address for the CPU, for a given access, the respective translation value\r
268 # has to be added.\r
269 #\r
270 # The translations always have to be initialized like this, using UINT64:\r
271 #\r
272 # UINT64 IoCpuBase; // mapping target in 64-bit cpu-physical space\r
273 # UINT64 Mmio32CpuBase; // mapping target in 64-bit cpu-physical space\r
274 # UINT64 Mmio64CpuBase; // mapping target in 64-bit cpu-physical space\r
275 #\r
276 # PcdPciIoTranslation = IoCpuBase - PcdPciIoBase;\r
277 # PcdPciMmio32Translation = Mmio32CpuBase - (UINT64)PcdPciMmio32Base;\r
278 # PcdPciMmio64Translation = Mmio64CpuBase - PcdPciMmio64Base;\r
279 #\r
280 # because (a) the target address space (ie. the cpu-physical space) is\r
281 # 64-bit, and (b) the translation values are meant as offsets for *modular*\r
282 # arithmetic.\r
283 #\r
284 # Accordingly, the translation itself needs to be implemented as:\r
285 #\r
286 # UINT64 UntranslatedIoAddress; // input parameter\r
287 # UINT32 UntranslatedMmio32Address; // input parameter\r
288 # UINT64 UntranslatedMmio64Address; // input parameter\r
289 #\r
290 # UINT64 TranslatedIoAddress; // output parameter\r
291 # UINT64 TranslatedMmio32Address; // output parameter\r
292 # UINT64 TranslatedMmio64Address; // output parameter\r
293 #\r
294 # TranslatedIoAddress = UntranslatedIoAddress +\r
295 # PcdPciIoTranslation;\r
296 # TranslatedMmio32Address = (UINT64)UntranslatedMmio32Address +\r
297 # PcdPciMmio32Translation;\r
298 # TranslatedMmio64Address = UntranslatedMmio64Address +\r
299 # PcdPciMmio64Translation;\r
300 #\r
301 # The modular arithmetic performed in UINT64 ensures that the translation\r
302 # works correctly regardless of the relation between IoCpuBase and\r
303 # PcdPciIoBase, Mmio32CpuBase and PcdPciMmio32Base, and Mmio64CpuBase and\r
304 # PcdPciMmio64Base.\r
305 #\r
306 gArmTokenSpaceGuid.PcdPciIoBase|0x0|UINT64|0x00000050\r
307 gArmTokenSpaceGuid.PcdPciIoSize|0x0|UINT64|0x00000051\r
308 gArmTokenSpaceGuid.PcdPciIoTranslation|0x0|UINT64|0x00000052\r
309 gArmTokenSpaceGuid.PcdPciMmio32Base|0x0|UINT32|0x00000053\r
310 gArmTokenSpaceGuid.PcdPciMmio32Size|0x0|UINT32|0x00000054\r
311 gArmTokenSpaceGuid.PcdPciMmio32Translation|0x0|UINT64|0x00000055\r
312 gArmTokenSpaceGuid.PcdPciMmio64Base|0x0|UINT64|0x00000056\r
313 gArmTokenSpaceGuid.PcdPciMmio64Size|0x0|UINT64|0x00000057\r
314 gArmTokenSpaceGuid.PcdPciMmio64Translation|0x0|UINT64|0x00000058\r
315\r
316 #\r
317 # Inclusive range of allowed PCI buses.\r
318 #\r
319 gArmTokenSpaceGuid.PcdPciBusMin|0x0|UINT32|0x00000059\r
320 gArmTokenSpaceGuid.PcdPciBusMax|0x0|UINT32|0x0000005A\r