]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/Library/ArmLib/AArch64/AArch64Mmu.c
ARM Packages: CRLF fixup
[mirror_edk2.git] / ArmPkg / Library / ArmLib / AArch64 / AArch64Mmu.c
CommitLineData
25402f5d
HL
1/** @file\r
2* File managing the MMU for ARMv8 architecture\r
3*\r
4* Copyright (c) 2011-2013, ARM Limited. All rights reserved.\r
5*\r
6* This program and the accompanying materials\r
7* are licensed and made available under the terms and conditions of the BSD License\r
8* which accompanies this distribution. The full text of the license may be found at\r
9* http://opensource.org/licenses/bsd-license.php\r
10*\r
11* THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12* WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13*\r
14**/\r
15\r
16#include <Uefi.h>\r
17#include <Chipset/AArch64.h>\r
18#include <Library/BaseMemoryLib.h>\r
19#include <Library/MemoryAllocationLib.h>\r
20#include <Library/ArmLib.h>\r
21#include <Library/BaseLib.h>\r
22#include <Library/DebugLib.h>\r
23#include "AArch64Lib.h"\r
24#include "ArmLibPrivate.h"\r
25\r
26// We use this index definition to define an invalid block entry\r
27#define TT_ATTR_INDX_INVALID ((UINT32)~0)\r
28\r
29STATIC\r
30UINT64\r
31ArmMemoryAttributeToPageAttribute (\r
32 IN ARM_MEMORY_REGION_ATTRIBUTES Attributes\r
33 )\r
34{\r
35 switch (Attributes) {\r
36 case ARM_MEMORY_REGION_ATTRIBUTE_WRITE_BACK:\r
37 return TT_ATTR_INDX_MEMORY_WRITE_BACK;\r
38 case ARM_MEMORY_REGION_ATTRIBUTE_WRITE_THROUGH:\r
39 return TT_ATTR_INDX_MEMORY_WRITE_THROUGH;\r
40 case ARM_MEMORY_REGION_ATTRIBUTE_DEVICE:\r
41 return TT_ATTR_INDX_DEVICE_MEMORY;\r
42 case ARM_MEMORY_REGION_ATTRIBUTE_UNCACHED_UNBUFFERED:\r
43 return TT_ATTR_INDX_MEMORY_NON_CACHEABLE;\r
44 case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_BACK:\r
45 return TT_ATTR_INDX_MEMORY_WRITE_BACK;\r
46 case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_THROUGH:\r
47 return TT_ATTR_INDX_MEMORY_WRITE_THROUGH;\r
48 case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_DEVICE:\r
49 return TT_ATTR_INDX_DEVICE_MEMORY;\r
50 case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_UNCACHED_UNBUFFERED:\r
51 return TT_ATTR_INDX_MEMORY_NON_CACHEABLE;\r
52 default:\r
53 ASSERT(0);\r
54 return TT_ATTR_INDX_DEVICE_MEMORY;\r
55 }\r
56}\r
57\r
58UINT64\r
59PageAttributeToGcdAttribute (\r
60 IN UINT64 PageAttributes\r
61 )\r
62{\r
63 UINT64 GcdAttributes;\r
64\r
65 switch (PageAttributes & TT_ATTR_INDX_MASK) {\r
66 case TT_ATTR_INDX_DEVICE_MEMORY:\r
67 GcdAttributes = EFI_MEMORY_UC;\r
68 break;\r
69 case TT_ATTR_INDX_MEMORY_NON_CACHEABLE:\r
70 GcdAttributes = EFI_MEMORY_WC;\r
71 break;\r
72 case TT_ATTR_INDX_MEMORY_WRITE_THROUGH:\r
73 GcdAttributes = EFI_MEMORY_WT;\r
74 break;\r
75 case TT_ATTR_INDX_MEMORY_WRITE_BACK:\r
76 GcdAttributes = EFI_MEMORY_WB;\r
77 break;\r
78 default:\r
79 DEBUG ((EFI_D_ERROR, "PageAttributeToGcdAttribute: PageAttributes:0x%lX not supported.\n", PageAttributes));\r
80 ASSERT (0);\r
81 // The Global Coherency Domain (GCD) value is defined as a bit set.\r
82 // Returning 0 means no attribute has been set.\r
83 GcdAttributes = 0;\r
84 }\r
85\r
86 // Determine protection attributes\r
87 if (((PageAttributes & TT_AP_MASK) == TT_AP_NO_RO) || ((PageAttributes & TT_AP_MASK) == TT_AP_RO_RO)) {\r
88 // Read only cases map to write-protect\r
89 GcdAttributes |= EFI_MEMORY_WP;\r
90 }\r
91\r
92 // Process eXecute Never attribute\r
93 if ((PageAttributes & (TT_PXN_MASK | TT_UXN_MASK)) != 0 ) {\r
94 GcdAttributes |= EFI_MEMORY_XP;\r
95 }\r
96\r
97 return GcdAttributes;\r
98}\r
99\r
100UINT64\r
101GcdAttributeToPageAttribute (\r
102 IN UINT64 GcdAttributes\r
103 )\r
104{\r
105 UINT64 PageAttributes;\r
106\r
107 switch (GcdAttributes & 0xFF) {\r
108 case EFI_MEMORY_UC:\r
109 PageAttributes = TT_ATTR_INDX_DEVICE_MEMORY;\r
110 break;\r
111 case EFI_MEMORY_WC:\r
112 PageAttributes = TT_ATTR_INDX_MEMORY_NON_CACHEABLE;\r
113 break;\r
114 case EFI_MEMORY_WT:\r
115 PageAttributes = TT_ATTR_INDX_MEMORY_WRITE_THROUGH;\r
116 break;\r
117 case EFI_MEMORY_WB:\r
118 PageAttributes = TT_ATTR_INDX_MEMORY_WRITE_BACK;\r
119 break;\r
120 default:\r
121 DEBUG ((EFI_D_ERROR, "GcdAttributeToPageAttribute: 0x%X attributes is not supported.\n", GcdAttributes));\r
122 ASSERT (0);\r
123 // If no match has been found then we mark the memory as device memory.\r
124 // The only side effect of using device memory should be a slow down in the performance.\r
125 PageAttributes = TT_ATTR_INDX_DEVICE_MEMORY;\r
126 }\r
127\r
128 // Determine protection attributes\r
129 if (GcdAttributes & EFI_MEMORY_WP) {\r
130 // Read only cases map to write-protect\r
131 PageAttributes |= TT_AP_RO_RO;\r
132 }\r
133\r
134 // Process eXecute Never attribute\r
135 if (GcdAttributes & EFI_MEMORY_XP) {\r
136 PageAttributes |= (TT_PXN_MASK | TT_UXN_MASK);\r
137 }\r
138\r
139 return PageAttributes;\r
140}\r
141\r
142ARM_MEMORY_REGION_ATTRIBUTES\r
143GcdAttributeToArmAttribute (\r
144 IN UINT64 GcdAttributes\r
145 )\r
146{\r
147 switch (GcdAttributes & 0xFF) {\r
148 case EFI_MEMORY_UC:\r
149 return ARM_MEMORY_REGION_ATTRIBUTE_DEVICE;\r
150 case EFI_MEMORY_WC:\r
151 return ARM_MEMORY_REGION_ATTRIBUTE_UNCACHED_UNBUFFERED;\r
152 case EFI_MEMORY_WT:\r
153 return ARM_MEMORY_REGION_ATTRIBUTE_WRITE_THROUGH;\r
154 case EFI_MEMORY_WB:\r
155 return ARM_MEMORY_REGION_ATTRIBUTE_WRITE_BACK;\r
156 default:\r
157 DEBUG ((EFI_D_ERROR, "GcdAttributeToArmAttribute: 0x%lX attributes is not supported.\n", GcdAttributes));\r
158 ASSERT (0);\r
159 return ARM_MEMORY_REGION_ATTRIBUTE_DEVICE;\r
160 }\r
161}\r
162\r
163// Describe the T0SZ values for each translation table level\r
164typedef struct {\r
165 UINTN MinT0SZ;\r
166 UINTN MaxT0SZ;\r
167 UINTN LargestT0SZ; // Generally (MaxT0SZ == LargestT0SZ) but at the Level3 Table\r
168 // the MaxT0SZ is not at the boundary of the table\r
169} T0SZ_DESCRIPTION_PER_LEVEL;\r
170\r
171// Map table for the corresponding Level of Table\r
172STATIC CONST T0SZ_DESCRIPTION_PER_LEVEL T0SZPerTableLevel[] = {\r
173 { 16, 24, 24 }, // Table Level 0\r
174 { 25, 33, 33 }, // Table Level 1\r
175 { 34, 39, 42 } // Table Level 2\r
176};\r
177\r
178VOID\r
179GetRootTranslationTableInfo (\r
180 IN UINTN T0SZ,\r
181 OUT UINTN *TableLevel,\r
182 OUT UINTN *TableEntryCount\r
183 )\r
184{\r
185 UINTN Index;\r
186\r
187 // Identify the level of the root table from the given T0SZ\r
188 for (Index = 0; Index < sizeof (T0SZPerTableLevel) / sizeof (T0SZ_DESCRIPTION_PER_LEVEL); Index++) {\r
189 if (T0SZ <= T0SZPerTableLevel[Index].MaxT0SZ) {\r
190 break;\r
191 }\r
192 }\r
193\r
194 // If we have not found the corresponding maximum T0SZ then we use the last one\r
195 if (Index == sizeof (T0SZPerTableLevel) / sizeof (T0SZ_DESCRIPTION_PER_LEVEL)) {\r
196 Index--;\r
197 }\r
198\r
199 // Get the level of the root table\r
200 if (TableLevel) {\r
201 *TableLevel = Index;\r
202 }\r
203\r
204 // The Size of the Table is 2^(T0SZ-LargestT0SZ)\r
205 if (TableEntryCount) {\r
206 *TableEntryCount = 1 << (T0SZPerTableLevel[Index].LargestT0SZ - T0SZ + 1);\r
207 }\r
208}\r
209\r
210STATIC\r
211VOID\r
212LookupAddresstoRootTable (\r
213 IN UINT64 MaxAddress,\r
214 OUT UINTN *T0SZ,\r
215 OUT UINTN *TableEntryCount\r
216 )\r
217{\r
218 UINTN TopBit;\r
219\r
220 // Check the parameters are not NULL\r
221 ASSERT ((T0SZ != NULL) && (TableEntryCount != NULL));\r
222\r
223 // Look for the highest bit set in MaxAddress\r
224 for (TopBit = 63; TopBit != 0; TopBit--) {\r
225 if ((1ULL << TopBit) & MaxAddress) {\r
226 // MaxAddress top bit is found\r
227 TopBit = TopBit + 1;\r
228 break;\r
229 }\r
230 }\r
231 ASSERT (TopBit != 0);\r
232\r
233 // Calculate T0SZ from the top bit of the MaxAddress\r
234 *T0SZ = 64 - TopBit;\r
235\r
236 // Get the Table info from T0SZ\r
237 GetRootTranslationTableInfo (*T0SZ, NULL, TableEntryCount);\r
238}\r
239\r
240STATIC\r
241UINT64*\r
242GetBlockEntryListFromAddress (\r
243 IN UINT64 *RootTable,\r
244 IN UINT64 RegionStart,\r
245 OUT UINTN *TableLevel,\r
246 IN OUT UINT64 *BlockEntrySize,\r
247 IN OUT UINT64 **LastBlockEntry\r
248 )\r
249{\r
250 UINTN RootTableLevel;\r
251 UINTN RootTableEntryCount;\r
252 UINT64 *TranslationTable;\r
253 UINT64 *BlockEntry;\r
254 UINT64 BlockEntryAddress;\r
255 UINTN BaseAddressAlignment;\r
256 UINTN PageLevel;\r
257 UINTN Index;\r
258 UINTN IndexLevel;\r
259 UINTN T0SZ;\r
260 UINT64 Attributes;\r
261 UINT64 TableAttributes;\r
262\r
263 // Initialize variable\r
264 BlockEntry = NULL;\r
265\r
266 // Ensure the parameters are valid\r
267 ASSERT (TableLevel && BlockEntrySize && LastBlockEntry);\r
268\r
269 // Ensure the Region is aligned on 4KB boundary\r
270 ASSERT ((RegionStart & (SIZE_4KB - 1)) == 0);\r
271\r
272 // Ensure the required size is aligned on 4KB boundary\r
273 ASSERT ((*BlockEntrySize & (SIZE_4KB - 1)) == 0);\r
274\r
275 //\r
383070d3 276 // Calculate LastBlockEntry from T0SZ - this is the last block entry of the root Translation table\r
25402f5d
HL
277 //\r
278 T0SZ = ArmGetTCR () & TCR_T0SZ_MASK;\r
279 // Get the Table info from T0SZ\r
280 GetRootTranslationTableInfo (T0SZ, &RootTableLevel, &RootTableEntryCount);\r
281 // The last block of the root table depends on the number of entry in this table\r
d9680b94 282 *LastBlockEntry = TT_LAST_BLOCK_ADDRESS(RootTable, RootTableEntryCount);\r
25402f5d
HL
283\r
284 // If the start address is 0x0 then we use the size of the region to identify the alignment\r
285 if (RegionStart == 0) {\r
286 // Identify the highest possible alignment for the Region Size\r
287 for (BaseAddressAlignment = 0; BaseAddressAlignment < 64; BaseAddressAlignment++) {\r
288 if ((1 << BaseAddressAlignment) & *BlockEntrySize) {\r
289 break;\r
290 }\r
291 }\r
292 } else {\r
293 // Identify the highest possible alignment for the Base Address\r
294 for (BaseAddressAlignment = 0; BaseAddressAlignment < 64; BaseAddressAlignment++) {\r
295 if ((1 << BaseAddressAlignment) & RegionStart) {\r
296 break;\r
297 }\r
298 }\r
299 }\r
300\r
301 // Identify the Page Level the RegionStart must belongs to\r
302 PageLevel = 3 - ((BaseAddressAlignment - 12) / 9);\r
303\r
6ea162c2
OM
304 // If the required size is smaller than the current block size then we need to go to the page below.\r
305 // The PageLevel was calculated on the Base Address alignment but did not take in account the alignment\r
306 // of the allocation size\r
307 if (*BlockEntrySize < TT_BLOCK_ENTRY_SIZE_AT_LEVEL (PageLevel)) {\r
25402f5d
HL
308 // It does not fit so we need to go a page level above\r
309 PageLevel++;\r
310 }\r
311\r
312 // Expose the found PageLevel to the caller\r
313 *TableLevel = PageLevel;\r
314\r
315 // Now, we have the Table Level we can get the Block Size associated to this table\r
6ea162c2 316 *BlockEntrySize = TT_BLOCK_ENTRY_SIZE_AT_LEVEL (PageLevel);\r
25402f5d
HL
317\r
318 //\r
319 // Get the Table Descriptor for the corresponding PageLevel. We need to decompose RegionStart to get appropriate entries\r
320 //\r
321\r
322 TranslationTable = RootTable;\r
323 for (IndexLevel = RootTableLevel; IndexLevel <= PageLevel; IndexLevel++) {\r
324 BlockEntry = (UINT64*)TT_GET_ENTRY_FOR_ADDRESS (TranslationTable, IndexLevel, RegionStart);\r
325\r
326 if ((IndexLevel != 3) && ((*BlockEntry & TT_TYPE_MASK) == TT_TYPE_TABLE_ENTRY)) {\r
327 // Go to the next table\r
328 TranslationTable = (UINT64*)(*BlockEntry & TT_ADDRESS_MASK_DESCRIPTION_TABLE);\r
329\r
330 // If we are at the last level then update the output\r
331 if (IndexLevel == PageLevel) {\r
332 // And get the appropriate BlockEntry at the next level\r
333 BlockEntry = (UINT64*)TT_GET_ENTRY_FOR_ADDRESS (TranslationTable, IndexLevel + 1, RegionStart);\r
334\r
335 // Set the last block for this new table\r
d9680b94 336 *LastBlockEntry = TT_LAST_BLOCK_ADDRESS(TranslationTable, TT_ENTRY_COUNT);\r
25402f5d
HL
337 }\r
338 } else if ((*BlockEntry & TT_TYPE_MASK) == TT_TYPE_BLOCK_ENTRY) {\r
339 // If we are not at the last level then we need to split this BlockEntry\r
340 if (IndexLevel != PageLevel) {\r
341 // Retrieve the attributes from the block entry\r
342 Attributes = *BlockEntry & TT_ATTRIBUTES_MASK;\r
343\r
344 // Convert the block entry attributes into Table descriptor attributes\r
345 TableAttributes = TT_TABLE_AP_NO_PERMISSION;\r
346 if (Attributes & TT_PXN_MASK) {\r
347 TableAttributes = TT_TABLE_PXN;\r
348 }\r
349 if (Attributes & TT_UXN_MASK) {\r
350 TableAttributes = TT_TABLE_XN;\r
351 }\r
352 if (Attributes & TT_NS) {\r
353 TableAttributes = TT_TABLE_NS;\r
354 }\r
355\r
356 // Get the address corresponding at this entry\r
357 BlockEntryAddress = RegionStart;\r
358 BlockEntryAddress = BlockEntryAddress >> TT_ADDRESS_OFFSET_AT_LEVEL(IndexLevel);\r
359 // Shift back to right to set zero before the effective address\r
360 BlockEntryAddress = BlockEntryAddress << TT_ADDRESS_OFFSET_AT_LEVEL(IndexLevel);\r
361\r
6ea162c2
OM
362 // Set the correct entry type for the next page level\r
363 if ((IndexLevel + 1) == 3) {\r
25402f5d
HL
364 Attributes |= TT_TYPE_BLOCK_ENTRY_LEVEL3;\r
365 } else {\r
366 Attributes |= TT_TYPE_BLOCK_ENTRY;\r
367 }\r
368\r
369 // Create a new translation table\r
370 TranslationTable = (UINT64*)AllocatePages (EFI_SIZE_TO_PAGES((TT_ENTRY_COUNT * sizeof(UINT64)) + TT_ALIGNMENT_DESCRIPTION_TABLE));\r
371 if (TranslationTable == NULL) {\r
372 return NULL;\r
373 }\r
374 TranslationTable = (UINT64*)((UINTN)TranslationTable & TT_ADDRESS_MASK_DESCRIPTION_TABLE);\r
375\r
6ea162c2 376 // Fill the BlockEntry with the new TranslationTable\r
25402f5d 377 *BlockEntry = ((UINTN)TranslationTable & TT_ADDRESS_MASK_DESCRIPTION_TABLE) | TableAttributes | TT_TYPE_TABLE_ENTRY;\r
383070d3 378 // Update the last block entry with the newly created translation table\r
d9680b94 379 *LastBlockEntry = TT_LAST_BLOCK_ADDRESS(TranslationTable, TT_ENTRY_COUNT);\r
25402f5d
HL
380\r
381 // Populate the newly created lower level table\r
382 BlockEntry = TranslationTable;\r
383 for (Index = 0; Index < TT_ENTRY_COUNT; Index++) {\r
384 *BlockEntry = Attributes | (BlockEntryAddress + (Index << TT_ADDRESS_OFFSET_AT_LEVEL(IndexLevel + 1)));\r
385 BlockEntry++;\r
386 }\r
387 // Block Entry points at the beginning of the Translation Table\r
388 BlockEntry = TranslationTable;\r
389 }\r
390 } else {\r
391 // Case of Invalid Entry and we are at a page level above of the one targetted.\r
392 if (IndexLevel != PageLevel) {\r
393 // Create a new translation table\r
394 TranslationTable = (UINT64*)AllocatePages (EFI_SIZE_TO_PAGES((TT_ENTRY_COUNT * sizeof(UINT64)) + TT_ALIGNMENT_DESCRIPTION_TABLE));\r
395 if (TranslationTable == NULL) {\r
396 return NULL;\r
397 }\r
398 TranslationTable = (UINT64*)((UINTN)TranslationTable & TT_ADDRESS_MASK_DESCRIPTION_TABLE);\r
399\r
400 ZeroMem (TranslationTable, TT_ENTRY_COUNT * sizeof(UINT64));\r
401\r
402 // Fill the new BlockEntry with the TranslationTable\r
403 *BlockEntry = ((UINTN)TranslationTable & TT_ADDRESS_MASK_DESCRIPTION_TABLE) | TT_TYPE_TABLE_ENTRY;\r
7017c269
GK
404 // Update the last block entry with the newly created translation table\r
405 *LastBlockEntry = TT_LAST_BLOCK_ADDRESS(TranslationTable, TT_ENTRY_COUNT);\r
25402f5d
HL
406 }\r
407 }\r
408 }\r
409\r
410 return BlockEntry;\r
411}\r
412\r
413STATIC\r
414RETURN_STATUS\r
415FillTranslationTable (\r
416 IN UINT64 *RootTable,\r
417 IN ARM_MEMORY_REGION_DESCRIPTOR *MemoryRegion\r
418 )\r
419{\r
420 UINT64 Attributes;\r
421 UINT32 Type;\r
422 UINT64 RegionStart;\r
423 UINT64 RemainingRegionLength;\r
424 UINT64 *BlockEntry;\r
425 UINT64 *LastBlockEntry;\r
426 UINT64 BlockEntrySize;\r
427 UINTN TableLevel;\r
428\r
429 // Ensure the Length is aligned on 4KB boundary\r
430 ASSERT ((MemoryRegion->Length > 0) && ((MemoryRegion->Length & (SIZE_4KB - 1)) == 0));\r
431\r
432 // Variable initialization\r
433 Attributes = ArmMemoryAttributeToPageAttribute (MemoryRegion->Attributes) | TT_AF;\r
434 RemainingRegionLength = MemoryRegion->Length;\r
435 RegionStart = MemoryRegion->VirtualBase;\r
436\r
437 do {\r
438 // Get the first Block Entry that matches the Virtual Address and also the information on the Table Descriptor\r
439 // such as the the size of the Block Entry and the address of the last BlockEntry of the Table Descriptor\r
440 BlockEntrySize = RemainingRegionLength;\r
441 BlockEntry = GetBlockEntryListFromAddress (RootTable, RegionStart, &TableLevel, &BlockEntrySize, &LastBlockEntry);\r
442 if (BlockEntry == NULL) {\r
443 // GetBlockEntryListFromAddress() return NULL when it fails to allocate new pages from the Translation Tables\r
444 return RETURN_OUT_OF_RESOURCES;\r
445 }\r
446\r
447 if (TableLevel != 3) {\r
448 Type = TT_TYPE_BLOCK_ENTRY;\r
449 } else {\r
450 Type = TT_TYPE_BLOCK_ENTRY_LEVEL3;\r
451 }\r
452\r
453 do {\r
454 // Fill the Block Entry with attribute and output block address\r
455 *BlockEntry = (RegionStart & TT_ADDRESS_MASK_BLOCK_ENTRY) | Attributes | Type;\r
456\r
457 // Go to the next BlockEntry\r
458 RegionStart += BlockEntrySize;\r
459 RemainingRegionLength -= BlockEntrySize;\r
460 BlockEntry++;\r
461 } while ((RemainingRegionLength >= BlockEntrySize) && (BlockEntry <= LastBlockEntry));\r
462 } while (RemainingRegionLength != 0);\r
463\r
464 return RETURN_SUCCESS;\r
465}\r
466\r
467RETURN_STATUS\r
468SetMemoryAttributes (\r
469 IN EFI_PHYSICAL_ADDRESS BaseAddress,\r
470 IN UINT64 Length,\r
471 IN UINT64 Attributes,\r
472 IN EFI_PHYSICAL_ADDRESS VirtualMask\r
473 )\r
e6f3ed43 474{\r
25402f5d
HL
475 RETURN_STATUS Status;\r
476 ARM_MEMORY_REGION_DESCRIPTOR MemoryRegion;\r
477 UINT64 *TranslationTable;\r
478\r
479 MemoryRegion.PhysicalBase = BaseAddress;\r
480 MemoryRegion.VirtualBase = BaseAddress;\r
481 MemoryRegion.Length = Length;\r
482 MemoryRegion.Attributes = GcdAttributeToArmAttribute (Attributes);\r
483\r
484 TranslationTable = ArmGetTTBR0BaseAddress ();\r
485\r
e6f3ed43
LL
486 Status = FillTranslationTable (TranslationTable, &MemoryRegion);\r
487 if (RETURN_ERROR (Status)) {\r
488 return Status;\r
25402f5d
HL
489 }\r
490\r
491 // Flush d-cache so descriptors make it back to uncached memory for subsequent table walks\r
492 // flush and invalidate pages\r
493 ArmCleanInvalidateDataCache ();\r
494\r
495 ArmInvalidateInstructionCache ();\r
496\r
497 // Invalidate all TLB entries so changes are synced\r
498 ArmInvalidateTlb ();\r
499\r
500 return RETURN_SUCCESS;\r
501}\r
502\r
503RETURN_STATUS\r
504EFIAPI\r
505ArmConfigureMmu (\r
506 IN ARM_MEMORY_REGION_DESCRIPTOR *MemoryTable,\r
507 OUT VOID **TranslationTableBase OPTIONAL,\r
508 OUT UINTN *TranslationTableSize OPTIONAL\r
509 )\r
510{\r
511 VOID* TranslationTable;\r
512 UINTN TranslationTablePageCount;\r
513 UINT32 TranslationTableAttribute;\r
514 ARM_MEMORY_REGION_DESCRIPTOR *MemoryTableEntry;\r
515 UINT64 MaxAddress;\r
516 UINT64 TopAddress;\r
517 UINTN T0SZ;\r
518 UINTN RootTableEntryCount;\r
519 UINT64 TCR;\r
520 RETURN_STATUS Status;\r
521\r
522 ASSERT (MemoryTable != NULL);\r
523\r
524 // Identify the highest address of the memory table\r
525 MaxAddress = MemoryTable->PhysicalBase + MemoryTable->Length - 1;\r
526 MemoryTableEntry = MemoryTable;\r
527 while (MemoryTableEntry->Length != 0) {\r
528 TopAddress = MemoryTableEntry->PhysicalBase + MemoryTableEntry->Length - 1;\r
529 if (TopAddress > MaxAddress) {\r
530 MaxAddress = TopAddress;\r
531 }\r
532 MemoryTableEntry++;\r
533 }\r
534\r
535 // Lookup the Table Level to get the information\r
536 LookupAddresstoRootTable (MaxAddress, &T0SZ, &RootTableEntryCount);\r
537\r
538 //\r
539 // Set TCR that allows us to retrieve T0SZ in the subsequent functions\r
540 //\r
e21227c6
OM
541 // Ideally we will be running at EL2, but should support EL1 as well.\r
542 // UEFI should not run at EL3.\r
543 if (ArmReadCurrentEL () == AARCH64_EL2) {\r
544 //Note: Bits 23 and 31 are reserved(RES1) bits in TCR_EL2\r
25402f5d
HL
545 TCR = T0SZ | (1UL << 31) | (1UL << 23) | TCR_TG0_4KB;\r
546\r
547 // Set the Physical Address Size using MaxAddress\r
548 if (MaxAddress < SIZE_4GB) {\r
549 TCR |= TCR_PS_4GB;\r
550 } else if (MaxAddress < SIZE_64GB) {\r
551 TCR |= TCR_PS_64GB;\r
552 } else if (MaxAddress < SIZE_1TB) {\r
553 TCR |= TCR_PS_1TB;\r
554 } else if (MaxAddress < SIZE_4TB) {\r
555 TCR |= TCR_PS_4TB;\r
556 } else if (MaxAddress < SIZE_16TB) {\r
557 TCR |= TCR_PS_16TB;\r
558 } else if (MaxAddress < SIZE_256TB) {\r
559 TCR |= TCR_PS_256TB;\r
560 } else {\r
e21227c6
OM
561 DEBUG ((EFI_D_ERROR, "ArmConfigureMmu: The MaxAddress 0x%lX is not supported by this MMU configuration.\n", MaxAddress));\r
562 ASSERT (0); // Bigger than 48-bit memory space are not supported\r
563 return RETURN_UNSUPPORTED;\r
564 }\r
565 } else if (ArmReadCurrentEL () == AARCH64_EL1) {\r
566 TCR = T0SZ | TCR_TG0_4KB;\r
567\r
568 // Set the Physical Address Size using MaxAddress\r
569 if (MaxAddress < SIZE_4GB) {\r
570 TCR |= TCR_IPS_4GB;\r
571 } else if (MaxAddress < SIZE_64GB) {\r
572 TCR |= TCR_IPS_64GB;\r
573 } else if (MaxAddress < SIZE_1TB) {\r
574 TCR |= TCR_IPS_1TB;\r
575 } else if (MaxAddress < SIZE_4TB) {\r
576 TCR |= TCR_IPS_4TB;\r
577 } else if (MaxAddress < SIZE_16TB) {\r
578 TCR |= TCR_IPS_16TB;\r
579 } else if (MaxAddress < SIZE_256TB) {\r
580 TCR |= TCR_IPS_256TB;\r
581 } else {\r
582 DEBUG ((EFI_D_ERROR, "ArmConfigureMmu: The MaxAddress 0x%lX is not supported by this MMU configuration.\n", MaxAddress));\r
25402f5d
HL
583 ASSERT (0); // Bigger than 48-bit memory space are not supported\r
584 return RETURN_UNSUPPORTED;\r
585 }\r
586 } else {\r
e21227c6 587 ASSERT (0); // UEFI is only expected to run at EL2 and EL1, not EL3.\r
25402f5d
HL
588 return RETURN_UNSUPPORTED;\r
589 }\r
590\r
591 // Set TCR\r
592 ArmSetTCR (TCR);\r
593\r
594 // Allocate pages for translation table\r
595 TranslationTablePageCount = EFI_SIZE_TO_PAGES((RootTableEntryCount * sizeof(UINT64)) + TT_ALIGNMENT_DESCRIPTION_TABLE);\r
596 TranslationTable = AllocatePages (TranslationTablePageCount);\r
597 if (TranslationTable == NULL) {\r
598 return RETURN_OUT_OF_RESOURCES;\r
599 }\r
600 TranslationTable = (VOID*)((UINTN)TranslationTable & TT_ADDRESS_MASK_DESCRIPTION_TABLE);\r
601 // We set TTBR0 just after allocating the table to retrieve its location from the subsequent\r
602 // functions without needing to pass this value across the functions. The MMU is only enabled\r
603 // after the translation tables are populated.\r
604 ArmSetTTBR0 (TranslationTable);\r
605\r
606 if (TranslationTableBase != NULL) {\r
607 *TranslationTableBase = TranslationTable;\r
608 }\r
609\r
610 if (TranslationTableSize != NULL) {\r
611 *TranslationTableSize = RootTableEntryCount * sizeof(UINT64);\r
612 }\r
613\r
614 ZeroMem (TranslationTable, RootTableEntryCount * sizeof(UINT64));\r
615\r
616 // Disable MMU and caches. ArmDisableMmu() also invalidates the TLBs\r
617 ArmDisableMmu ();\r
618 ArmDisableDataCache ();\r
619 ArmDisableInstructionCache ();\r
620\r
621 // Make sure nothing sneaked into the cache\r
622 ArmCleanInvalidateDataCache ();\r
623 ArmInvalidateInstructionCache ();\r
624\r
625 TranslationTableAttribute = TT_ATTR_INDX_INVALID;\r
626 while (MemoryTable->Length != 0) {\r
627 // Find the memory attribute for the Translation Table\r
628 if (((UINTN)TranslationTable >= MemoryTable->PhysicalBase) &&\r
629 ((UINTN)TranslationTable <= MemoryTable->PhysicalBase - 1 + MemoryTable->Length)) {\r
630 TranslationTableAttribute = MemoryTable->Attributes;\r
631 }\r
632\r
633 Status = FillTranslationTable (TranslationTable, MemoryTable);\r
634 if (RETURN_ERROR (Status)) {\r
635 goto FREE_TRANSLATION_TABLE;\r
636 }\r
637 MemoryTable++;\r
638 }\r
639\r
640 // Translate the Memory Attributes into Translation Table Register Attributes\r
641 if ((TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_UNCACHED_UNBUFFERED) ||\r
642 (TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_UNCACHED_UNBUFFERED)) {\r
643 TCR |= TCR_SH_NON_SHAREABLE | TCR_RGN_OUTER_NON_CACHEABLE | TCR_RGN_INNER_NON_CACHEABLE;\r
644 } else if ((TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_WRITE_BACK) ||\r
645 (TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_BACK)) {\r
646 TCR |= TCR_SH_INNER_SHAREABLE | TCR_RGN_OUTER_WRITE_BACK_ALLOC | TCR_RGN_INNER_WRITE_BACK_ALLOC;\r
647 } else if ((TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_WRITE_THROUGH) ||\r
648 (TranslationTableAttribute == ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_THROUGH)) {\r
649 TCR |= TCR_SH_NON_SHAREABLE | TCR_RGN_OUTER_WRITE_THROUGH | TCR_RGN_INNER_WRITE_THROUGH;\r
650 } else {\r
651 // If we failed to find a mapping that contains the root translation table then it probably means the translation table\r
652 // is not mapped in the given memory map.\r
653 ASSERT (0);\r
654 Status = RETURN_UNSUPPORTED;\r
655 goto FREE_TRANSLATION_TABLE;\r
656 }\r
657\r
658 ArmSetMAIR (MAIR_ATTR(TT_ATTR_INDX_DEVICE_MEMORY, MAIR_ATTR_DEVICE_MEMORY) | // mapped to EFI_MEMORY_UC\r
659 MAIR_ATTR(TT_ATTR_INDX_MEMORY_NON_CACHEABLE, MAIR_ATTR_NORMAL_MEMORY_NON_CACHEABLE) | // mapped to EFI_MEMORY_WC\r
660 MAIR_ATTR(TT_ATTR_INDX_MEMORY_WRITE_THROUGH, MAIR_ATTR_NORMAL_MEMORY_WRITE_THROUGH) | // mapped to EFI_MEMORY_WT\r
661 MAIR_ATTR(TT_ATTR_INDX_MEMORY_WRITE_BACK, MAIR_ATTR_NORMAL_MEMORY_WRITE_BACK)); // mapped to EFI_MEMORY_WB\r
662\r
663 ArmDisableAlignmentCheck ();\r
664 ArmEnableInstructionCache ();\r
665 ArmEnableDataCache ();\r
666\r
667 ArmEnableMmu ();\r
668 return RETURN_SUCCESS;\r
669\r
670FREE_TRANSLATION_TABLE:\r
671 FreePages (TranslationTable, TranslationTablePageCount);\r
672 return Status;\r
673}\r