]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPlatformPkg/ArmPlatformPkg.dec
UefiCpuPkg/PiSmmCpuDxeSmm: patch "gSmiCr3" with PatchInstructionX86()
[mirror_edk2.git] / ArmPlatformPkg / ArmPlatformPkg.dec
CommitLineData
11c20f4e 1#/** @file\r
2#\r
08e94eee 3# Copyright (c) 2011-2017, ARM Limited. All rights reserved.\r
ad7a56e5 4# Copyright (c) 2015, Intel Corporation. All rights reserved.\r
11c20f4e 5#\r
3402aac7
RC
6# This program and the accompanying materials\r
7# are licensed and made available under the terms and conditions of the BSD License\r
8# which accompanies this distribution. The full text of the license may be found at\r
9# http://opensource.org/licenses/bsd-license.php\r
10#\r
11# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
11c20f4e 13#\r
14#**/\r
15\r
16[Defines]\r
17 DEC_SPECIFICATION = 0x00010005\r
18 PACKAGE_NAME = ArmPlatformPkg\r
3402aac7 19 PACKAGE_GUID = 3308e0a0-1d94-11e0-915c-0002a5d5c51b\r
11c20f4e 20 PACKAGE_VERSION = 0.1\r
21\r
22################################################################################\r
23#\r
24# Include Section - list of Include Paths that are provided by this package.\r
25# Comments are used for Keywords and Module Types.\r
26#\r
27# Supported Module Types:\r
28# BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION\r
29#\r
30################################################################################\r
31[Includes.common]\r
32 Include # Root include for the package\r
33\r
12156134 34[LibraryClasses]\r
d9b53608 35 ArmPlatformLib|Include/Library/ArmPlatformLib.h\r
99cfb43a 36 LcdHwLib|Include/Library/LcdHwLib.h\r
d9b53608
AB
37 LcdPlatformLib|Include/Library/LcdPlatformLib.h\r
38 NorFlashPlatformLib|Include/Library/NorFlashPlatformLib.h\r
12156134
AB
39 PL011UartLib|Include/Library/PL011UartLib.h\r
40\r
11c20f4e 41[Guids.common]\r
42 gArmPlatformTokenSpaceGuid = { 0x9c0aaed4, 0x74c5, 0x4043, { 0xb4, 0x17, 0xa3, 0x22, 0x38, 0x14, 0xce, 0x76 } }\r
43 #\r
44 # Following Guid must match FILE_GUID in MdeModulePkg/Universal/Variable/RuntimeDxe/VariableRuntimeDxe.inf\r
45 #\r
46 gVariableRuntimeDxeFileGuid = { 0xcbd2e4d5, 0x7068, 0x4ff5, { 0xb4, 0x62, 0x98, 0x22, 0xb4, 0xad, 0x8d, 0x60 } }\r
47\r
48[PcdsFeatureFlag.common]\r
11c20f4e 49 gArmPlatformTokenSpaceGuid.PcdSendSgiToBringUpSecondaryCores|FALSE|BOOLEAN|0x00000004\r
50\r
68dda854 51 gArmPlatformTokenSpaceGuid.PcdNorFlashCheckBlockLocked|FALSE|BOOLEAN|0x0000003C\r
d8c4bb9a
OM
52\r
53 # Disable the GOP controller on ExitBootServices(). By default the value is FALSE,\r
54 # we assume the OS will handle the FrameBuffer from the UEFI GOP information.\r
55 gArmPlatformTokenSpaceGuid.PcdGopDisableOnExitBootServices|FALSE|BOOLEAN|0x0000003D\r
56\r
11c20f4e 57[PcdsFixedAtBuild.common]\r
695df8ba 58 gArmPlatformTokenSpaceGuid.PcdCoreCount|1|UINT32|0x00000039\r
2dbcb8f0 59 gArmPlatformTokenSpaceGuid.PcdClusterCount|1|UINT32|0x00000038\r
3402aac7 60\r
11c20f4e 61 # Stack for CPU Cores in Non Secure Mode\r
bb5420bb 62 gArmPlatformTokenSpaceGuid.PcdCPUCoresStackBase|0|UINT64|0x00000009\r
2dbcb8f0 63 gArmPlatformTokenSpaceGuid.PcdCPUCorePrimaryStackSize|0x10000|UINT32|0x00000037\r
64 gArmPlatformTokenSpaceGuid.PcdCPUCoreSecondaryStackSize|0x1000|UINT32|0x0000000A\r
3402aac7 65\r
11c20f4e 66 # Size of the region used by UEFI in permanent memory (Reserved 128MB by default)\r
67 gArmPlatformTokenSpaceGuid.PcdSystemMemoryUefiRegionSize|0x08000000|UINT32|0x00000015\r
68\r
11c20f4e 69 #\r
70 # ARM Primecells\r
71 #\r
72\r
11c20f4e 73 ## SP805 Watchdog\r
74 gArmPlatformTokenSpaceGuid.PcdSP805WatchdogBase|0x0|UINT32|0x00000023\r
75 gArmPlatformTokenSpaceGuid.PcdSP805WatchdogClockFrequencyInHz|32000|UINT32|0x00000021\r
76\r
77 ## PL011 UART\r
051e63bb 78 gArmPlatformTokenSpaceGuid.PL011UartClkInHz|24000000|UINT32|0x0000001F\r
79 gArmPlatformTokenSpaceGuid.PL011UartInteger|0|UINT32|0x00000020\r
80 gArmPlatformTokenSpaceGuid.PL011UartFractional|0|UINT32|0x0000002D\r
7dfe9309 81 gArmPlatformTokenSpaceGuid.PL011UartInterrupt|0x00000000|UINT32|0x0000002F\r
d4f6c35c 82 gArmPlatformTokenSpaceGuid.PL011UartRegOffsetVariant|0|UINT8|0x0000003E\r
11c20f4e 83\r
0312b14d
EL
84 ## PL011 Serial Debug UART\r
85 gArmPlatformTokenSpaceGuid.PcdSerialDbgRegisterBase|0x00000000|UINT64|0x00000030\r
86 gArmPlatformTokenSpaceGuid.PcdSerialDbgUartBaudRate|0x00000000|UINT64|0x00000031\r
87 gArmPlatformTokenSpaceGuid.PcdSerialDbgUartClkInHz|0x00000000|UINT32|0x00000032\r
88\r
11c20f4e 89 ## PL061 GPIO\r
90 gArmPlatformTokenSpaceGuid.PcdPL061GpioBase|0x0|UINT32|0x00000025\r
3402aac7 91\r
98622390 92 ## PL111 Lcd & HdLcd\r
11c20f4e 93 gArmPlatformTokenSpaceGuid.PcdPL111LcdBase|0x0|UINT32|0x00000026\r
94 gArmPlatformTokenSpaceGuid.PcdArmHdLcdBase|0x0|UINT32|0x00000027\r
3402aac7 95\r
11c20f4e 96 ## PL180 MCI\r
97 gArmPlatformTokenSpaceGuid.PcdPL180SysMciRegAddress|0x00000000|UINT32|0x00000028\r
98 gArmPlatformTokenSpaceGuid.PcdPL180MciBaseAddress|0x00000000|UINT32|0x00000029\r
99\r
b4e2799b
AB
100[PcdsFixedAtBuild.common,PcdsDynamic.common]\r
101 ## PL031 RealTimeClock\r
102 gArmPlatformTokenSpaceGuid.PcdPL031RtcBase|0x0|UINT32|0x00000024\r
103 gArmPlatformTokenSpaceGuid.PcdPL031RtcPpmAccuracy|300000000|UINT32|0x00000022\r
104\r
08e94eee 105 gArmPlatformTokenSpaceGuid.PcdWatchdogCount|0x0|UINT32|0x00000033\r