]> git.proxmox.com Git - mirror_edk2.git/blame - BaseTools/Source/C/Include/IndustryStandard/pci22.h
BaseTools: Clear build versions to sync with buildtools/BaseTools
[mirror_edk2.git] / BaseTools / Source / C / Include / IndustryStandard / pci22.h
CommitLineData
30fdf114
LG
1/** @file\r
2 Support for PCI 2.2 standard.\r
3\r
2bc3256c 4 Copyright (c) 2006 - 2013, Intel Corporation. All rights reserved.<BR>\r
30fdf114
LG
5\r
6 This program and the accompanying materials are licensed and made available\r
7 under the terms and conditions of the BSD License which accompanies this\r
8 distribution. The full text of the license may be found at:\r
9 http://opensource.org/licenses/bsd-license.php\r
10\r
11 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13\r
14 File Name: pci22.h\r
15\r
16**/\r
17\r
18#ifndef _PCI22_H\r
19#define _PCI22_H\r
20\r
21#define PCI_MAX_SEGMENT 0\r
22\r
23#define PCI_MAX_BUS 255\r
24\r
25#define PCI_MAX_DEVICE 31\r
26#define PCI_MAX_FUNC 7\r
27\r
28//\r
29// Command\r
30//\r
31#define PCI_VGA_PALETTE_SNOOP_DISABLED 0x20\r
32\r
33#pragma pack(push, 1)\r
34typedef struct {\r
35 UINT16 VendorId;\r
36 UINT16 DeviceId;\r
37 UINT16 Command;\r
38 UINT16 Status;\r
39 UINT8 RevisionID;\r
40 UINT8 ClassCode[3];\r
41 UINT8 CacheLineSize;\r
42 UINT8 LatencyTimer;\r
43 UINT8 HeaderType;\r
44 UINT8 BIST;\r
45} PCI_DEVICE_INDEPENDENT_REGION;\r
46\r
47typedef struct {\r
48 UINT32 Bar[6];\r
49 UINT32 CISPtr;\r
50 UINT16 SubsystemVendorID;\r
51 UINT16 SubsystemID;\r
52 UINT32 ExpansionRomBar;\r
53 UINT8 CapabilityPtr;\r
54 UINT8 Reserved1[3];\r
55 UINT32 Reserved2;\r
56 UINT8 InterruptLine;\r
57 UINT8 InterruptPin;\r
58 UINT8 MinGnt;\r
59 UINT8 MaxLat;\r
60} PCI_DEVICE_HEADER_TYPE_REGION;\r
61\r
62typedef struct {\r
63 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
64 PCI_DEVICE_HEADER_TYPE_REGION Device;\r
65} PCI_TYPE00;\r
66\r
67typedef struct {\r
68 UINT32 Bar[2];\r
69 UINT8 PrimaryBus;\r
70 UINT8 SecondaryBus;\r
71 UINT8 SubordinateBus;\r
72 UINT8 SecondaryLatencyTimer;\r
73 UINT8 IoBase;\r
74 UINT8 IoLimit;\r
75 UINT16 SecondaryStatus;\r
76 UINT16 MemoryBase;\r
77 UINT16 MemoryLimit;\r
78 UINT16 PrefetchableMemoryBase;\r
79 UINT16 PrefetchableMemoryLimit;\r
80 UINT32 PrefetchableBaseUpper32;\r
81 UINT32 PrefetchableLimitUpper32;\r
82 UINT16 IoBaseUpper16;\r
83 UINT16 IoLimitUpper16;\r
84 UINT8 CapabilityPtr;\r
85 UINT8 Reserved[3];\r
86 UINT32 ExpansionRomBAR;\r
87 UINT8 InterruptLine;\r
88 UINT8 InterruptPin;\r
89 UINT16 BridgeControl;\r
90} PCI_BRIDGE_CONTROL_REGISTER;\r
91\r
92typedef struct {\r
93 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
94 PCI_BRIDGE_CONTROL_REGISTER Bridge;\r
95} PCI_TYPE01;\r
96\r
97typedef union {\r
98 PCI_TYPE00 Device;\r
99 PCI_TYPE01 Bridge;\r
100} PCI_TYPE_GENERIC;\r
101\r
102typedef struct {\r
103 UINT32 CardBusSocketReg; // Cardus Socket/ExCA Base\r
104 // Address Register\r
105 //\r
106 UINT16 Reserved;\r
107 UINT16 SecondaryStatus; // Secondary Status\r
108 UINT8 PciBusNumber; // PCI Bus Number\r
109 UINT8 CardBusBusNumber; // CardBus Bus Number\r
110 UINT8 SubordinateBusNumber; // Subordinate Bus Number\r
111 UINT8 CardBusLatencyTimer; // CardBus Latency Timer\r
112 UINT32 MemoryBase0; // Memory Base Register 0\r
113 UINT32 MemoryLimit0; // Memory Limit Register 0\r
114 UINT32 MemoryBase1;\r
115 UINT32 MemoryLimit1;\r
116 UINT32 IoBase0;\r
117 UINT32 IoLimit0; // I/O Base Register 0\r
118 UINT32 IoBase1; // I/O Limit Register 0\r
119 UINT32 IoLimit1;\r
120 UINT8 InterruptLine; // Interrupt Line\r
121 UINT8 InterruptPin; // Interrupt Pin\r
122 UINT16 BridgeControl; // Bridge Control\r
123} PCI_CARDBUS_CONTROL_REGISTER;\r
124\r
125//\r
126// Definitions of PCI class bytes and manipulation macros.\r
127//\r
128#define PCI_CLASS_OLD 0x00\r
129#define PCI_CLASS_OLD_OTHER 0x00\r
130#define PCI_CLASS_OLD_VGA 0x01\r
131\r
132#define PCI_CLASS_MASS_STORAGE 0x01\r
133#define PCI_CLASS_MASS_STORAGE_SCSI 0x00\r
134#define PCI_CLASS_MASS_STORAGE_IDE 0x01 // obsolete\r
135#define PCI_CLASS_IDE 0x01\r
136#define PCI_CLASS_MASS_STORAGE_FLOPPY 0x02\r
137#define PCI_CLASS_MASS_STORAGE_IPI 0x03\r
138#define PCI_CLASS_MASS_STORAGE_RAID 0x04\r
139#define PCI_CLASS_MASS_STORAGE_OTHER 0x80\r
140\r
141#define PCI_CLASS_NETWORK 0x02\r
142#define PCI_CLASS_NETWORK_ETHERNET 0x00\r
143#define PCI_CLASS_ETHERNET 0x00 // obsolete\r
144#define PCI_CLASS_NETWORK_TOKENRING 0x01\r
145#define PCI_CLASS_NETWORK_FDDI 0x02\r
146#define PCI_CLASS_NETWORK_ATM 0x03\r
147#define PCI_CLASS_NETWORK_ISDN 0x04\r
148#define PCI_CLASS_NETWORK_OTHER 0x80\r
149\r
150#define PCI_CLASS_DISPLAY 0x03\r
151#define PCI_CLASS_DISPLAY_CTRL 0x03 // obsolete\r
152#define PCI_CLASS_DISPLAY_VGA 0x00\r
153#define PCI_CLASS_VGA 0x00 // obsolete\r
154#define PCI_CLASS_DISPLAY_XGA 0x01\r
155#define PCI_CLASS_DISPLAY_3D 0x02\r
156#define PCI_CLASS_DISPLAY_OTHER 0x80\r
157#define PCI_CLASS_DISPLAY_GFX 0x80\r
158#define PCI_CLASS_GFX 0x80 // obsolete\r
159#define PCI_CLASS_BRIDGE 0x06\r
160#define PCI_CLASS_BRIDGE_HOST 0x00\r
161#define PCI_CLASS_BRIDGE_ISA 0x01\r
162#define PCI_CLASS_ISA 0x01 // obsolete\r
163#define PCI_CLASS_BRIDGE_EISA 0x02\r
164#define PCI_CLASS_BRIDGE_MCA 0x03\r
165#define PCI_CLASS_BRIDGE_P2P 0x04\r
166#define PCI_CLASS_BRIDGE_PCMCIA 0x05\r
167#define PCI_CLASS_BRIDGE_NUBUS 0x06\r
168#define PCI_CLASS_BRIDGE_CARDBUS 0x07\r
169#define PCI_CLASS_BRIDGE_RACEWAY 0x08\r
170#define PCI_CLASS_BRIDGE_ISA_PDECODE 0x80\r
171#define PCI_CLASS_ISA_POSITIVE_DECODE 0x80 // obsolete\r
172\r
173#define PCI_CLASS_SCC 0x07 // Simple communications controllers \r
174#define PCI_SUBCLASS_SERIAL 0x00\r
175#define PCI_IF_GENERIC_XT 0x00\r
176#define PCI_IF_16450 0x01\r
177#define PCI_IF_16550 0x02\r
178#define PCI_IF_16650 0x03\r
179#define PCI_IF_16750 0x04\r
180#define PCI_IF_16850 0x05\r
181#define PCI_IF_16950 0x06\r
182#define PCI_SUBCLASS_PARALLEL 0x01\r
183#define PCI_IF_PARALLEL_PORT 0x00\r
184#define PCI_IF_BI_DIR_PARALLEL_PORT 0x01\r
185#define PCI_IF_ECP_PARALLEL_PORT 0x02\r
186#define PCI_IF_1284_CONTROLLER 0x03\r
187#define PCI_IF_1284_DEVICE 0xFE\r
188#define PCI_SUBCLASS_MULTIPORT_SERIAL 0x02\r
189#define PCI_SUBCLASS_MODEM 0x03\r
190#define PCI_IF_GENERIC_MODEM 0x00\r
191#define PCI_IF_16450_MODEM 0x01\r
192#define PCI_IF_16550_MODEM 0x02\r
193#define PCI_IF_16650_MODEM 0x03\r
194#define PCI_IF_16750_MODEM 0x04\r
195#define PCI_SUBCLASS_OTHER 0x80\r
196\r
197#define PCI_CLASS_SYSTEM_PERIPHERAL 0x08\r
198#define PCI_SUBCLASS_PIC 0x00\r
199#define PCI_IF_8259_PIC 0x00\r
200#define PCI_IF_ISA_PIC 0x01\r
201#define PCI_IF_EISA_PIC 0x02\r
202#define PCI_IF_APIC_CONTROLLER 0x10 // I/O APIC interrupt controller , 32 bye none-prefectable memory. \r
203#define PCI_IF_APIC_CONTROLLER2 0x20 \r
204#define PCI_SUBCLASS_TIMER 0x02\r
205#define PCI_IF_8254_TIMER 0x00\r
206#define PCI_IF_ISA_TIMER 0x01\r
207#define PCI_EISA_TIMER 0x02\r
208#define PCI_SUBCLASS_RTC 0x03\r
209#define PCI_IF_GENERIC_RTC 0x00\r
210#define PCI_IF_ISA_RTC 0x00\r
211#define PCI_SUBCLASS_PNP_CONTROLLER 0x04 // HotPlug Controller\r
212\r
213#define PCI_CLASS_INPUT_DEVICE 0x09\r
214#define PCI_SUBCLASS_KEYBOARD 0x00\r
215#define PCI_SUBCLASS_PEN 0x01\r
216#define PCI_SUBCLASS_MOUSE_CONTROLLER 0x02\r
217#define PCI_SUBCLASS_SCAN_CONTROLLER 0x03\r
218#define PCI_SUBCLASS_GAMEPORT 0x04\r
219\r
220#define PCI_CLASS_DOCKING_STATION 0x0A\r
221\r
222#define PCI_CLASS_PROCESSOR 0x0B\r
223#define PCI_SUBCLASS_PROC_386 0x00\r
224#define PCI_SUBCLASS_PROC_486 0x01\r
225#define PCI_SUBCLASS_PROC_PENTIUM 0x02\r
226#define PCI_SUBCLASS_PROC_ALPHA 0x10\r
227#define PCI_SUBCLASS_PROC_POWERPC 0x20\r
228#define PCI_SUBCLASS_PROC_MIPS 0x30\r
229#define PCI_SUBCLASS_PROC_CO_PORC 0x40 // Co-Processor\r
230\r
231#define PCI_CLASS_SERIAL 0x0C\r
232#define PCI_CLASS_SERIAL_FIREWIRE 0x00\r
233#define PCI_CLASS_SERIAL_ACCESS_BUS 0x01\r
234#define PCI_CLASS_SERIAL_SSA 0x02\r
235#define PCI_CLASS_SERIAL_USB 0x03\r
236#define PCI_CLASS_SERIAL_FIBRECHANNEL 0x04\r
237#define PCI_CLASS_SERIAL_SMB 0x05\r
238\r
239#define PCI_CLASS_WIRELESS 0x0D\r
240#define PCI_SUBCLASS_IRDA 0x00\r
241#define PCI_SUBCLASS_IR 0x01\r
242#define PCI_SUBCLASS_RF 0x02\r
243\r
244#define PCI_CLASS_INTELLIGENT_IO 0x0E\r
245\r
246#define PCI_CLASS_SATELLITE 0x0F\r
247#define PCI_SUBCLASS_TV 0x01\r
248#define PCI_SUBCLASS_AUDIO 0x02\r
249#define PCI_SUBCLASS_VOICE 0x03\r
250#define PCI_SUBCLASS_DATA 0x04\r
251\r
252#define PCI_SECURITY_CONTROLLER 0x10 // Encryption and decryption controller\r
253#define PCI_SUBCLASS_NET_COMPUT 0x00\r
254#define PCI_SUBCLASS_ENTERTAINMENT 0x10 \r
255\r
256#define PCI_CLASS_DPIO 0x11\r
257\r
258#define IS_CLASS1(_p, c) ((_p)->Hdr.ClassCode[2] == (c))\r
259#define IS_CLASS2(_p, c, s) (IS_CLASS1 (_p, c) && ((_p)->Hdr.ClassCode[1] == (s)))\r
260#define IS_CLASS3(_p, c, s, p) (IS_CLASS2 (_p, c, s) && ((_p)->Hdr.ClassCode[0] == (p)))\r
261\r
262#define IS_PCI_DISPLAY(_p) IS_CLASS1 (_p, PCI_CLASS_DISPLAY)\r
263#define IS_PCI_VGA(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 0)\r
264#define IS_PCI_8514(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 1)\r
265#define IS_PCI_GFX(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_GFX, 0)\r
266#define IS_PCI_OLD(_p) IS_CLASS1 (_p, PCI_CLASS_OLD)\r
267#define IS_PCI_OLD_VGA(_p) IS_CLASS2 (_p, PCI_CLASS_OLD, PCI_CLASS_OLD_VGA)\r
268#define IS_PCI_IDE(_p) IS_CLASS2 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_IDE)\r
269#define IS_PCI_SCSI(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_SCSI, 0)\r
270#define IS_PCI_RAID(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_RAID, 0)\r
271#define IS_PCI_LPC(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_ISA, 0)\r
272#define IS_PCI_P2P(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 0)\r
273#define IS_PCI_P2P_SUB(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 1)\r
274#define IS_PCI_USB(_p) IS_CLASS2 (_p, PCI_CLASS_SERIAL, PCI_CLASS_SERIAL_USB)\r
275\r
276#define HEADER_TYPE_DEVICE 0x00\r
277#define HEADER_TYPE_PCI_TO_PCI_BRIDGE 0x01\r
278#define HEADER_TYPE_CARDBUS_BRIDGE 0x02\r
279\r
280#define HEADER_TYPE_MULTI_FUNCTION 0x80\r
281#define HEADER_LAYOUT_CODE 0x7f\r
282\r
283#define IS_PCI_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_PCI_TO_PCI_BRIDGE))\r
284#define IS_CARDBUS_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_CARDBUS_BRIDGE))\r
285#define IS_PCI_MULTI_FUNC(_p) ((_p)->Hdr.HeaderType & HEADER_TYPE_MULTI_FUNCTION)\r
286\r
287#define PCI_DEVICE_ROMBAR 0x30\r
288#define PCI_BRIDGE_ROMBAR 0x38\r
289\r
290#define PCI_MAX_BAR 0x0006\r
291#define PCI_MAX_CONFIG_OFFSET 0x0100\r
292\r
293#define PCI_VENDOR_ID_OFFSET 0x00\r
294#define PCI_DEVICE_ID_OFFSET 0x02\r
295#define PCI_COMMAND_OFFSET 0x04\r
296#define PCI_PRIMARY_STATUS_OFFSET 0x06\r
297#define PCI_REVISION_ID_OFFSET 0x08\r
298#define PCI_CLASSCODE_OFFSET 0x09\r
299#define PCI_CACHELINE_SIZE_OFFSET 0x0C\r
300#define PCI_LATENCY_TIMER_OFFSET 0x0D\r
301#define PCI_HEADER_TYPE_OFFSET 0x0E\r
302#define PCI_BIST_OFFSET 0x0F\r
303#define PCI_BASE_ADDRESSREG_OFFSET 0x10\r
304#define PCI_CARDBUS_CIS_OFFSET 0x28\r
305#define PCI_SVID_OFFSET 0x2C // SubSystem Vendor id\r
306#define PCI_SUBSYSTEM_VENDOR_ID_OFFSET 0x2C\r
307#define PCI_SID_OFFSET 0x2E // SubSystem ID\r
308#define PCI_SUBSYSTEM_ID_OFFSET 0x2E\r
309#define PCI_EXPANSION_ROM_BASE 0x30\r
310#define PCI_CAPBILITY_POINTER_OFFSET 0x34\r
311#define PCI_INT_LINE_OFFSET 0x3C // Interrupt Line Register\r
312#define PCI_INT_PIN_OFFSET 0x3D // Interrupt Pin Register\r
313#define PCI_MAXGNT_OFFSET 0x3E // Max Grant Register\r
314#define PCI_MAXLAT_OFFSET 0x3F // Max Latency Register\r
315\r
316#define PCI_BRIDGE_CONTROL_REGISTER_OFFSET 0x3E\r
317#define PCI_BRIDGE_STATUS_REGISTER_OFFSET 0x1E\r
318\r
319#define PCI_BRIDGE_PRIMARY_BUS_REGISTER_OFFSET 0x18\r
320#define PCI_BRIDGE_SECONDARY_BUS_REGISTER_OFFSET 0x19\r
321#define PCI_BRIDGE_SUBORDINATE_BUS_REGISTER_OFFSET 0x1a\r
322\r
323typedef union {\r
324 struct {\r
325 UINT32 Reg : 8;\r
326 UINT32 Func : 3;\r
327 UINT32 Dev : 5;\r
328 UINT32 Bus : 8;\r
329 UINT32 Reserved : 7;\r
330 UINT32 Enable : 1;\r
331 } Bits;\r
332 UINT32 Uint32;\r
333} PCI_CONFIG_ACCESS_CF8;\r
334\r
335#pragma pack()\r
336\r
337#define PCI_EXPANSION_ROM_HEADER_SIGNATURE 0xaa55\r
2bc3256c 338#define PCI_DATA_STRUCTURE_SIGNATURE SIGNATURE_32 ('P', 'C', 'I', 'R')\r
30fdf114
LG
339#define PCI_CODE_TYPE_PCAT_IMAGE 0x00\r
340#define PCI_CODE_TYPE_EFI_IMAGE 0x03\r
341#define EFI_PCI_EXPANSION_ROM_HEADER_COMPRESSED 0x0001\r
342\r
343#define EFI_PCI_COMMAND_IO_SPACE 0x0001\r
344#define EFI_PCI_COMMAND_MEMORY_SPACE 0x0002\r
345#define EFI_PCI_COMMAND_BUS_MASTER 0x0004\r
346#define EFI_PCI_COMMAND_SPECIAL_CYCLE 0x0008\r
347#define EFI_PCI_COMMAND_MEMORY_WRITE_AND_INVALIDATE 0x0010\r
348#define EFI_PCI_COMMAND_VGA_PALETTE_SNOOP 0x0020\r
349#define EFI_PCI_COMMAND_PARITY_ERROR_RESPOND 0x0040\r
350#define EFI_PCI_COMMAND_STEPPING_CONTROL 0x0080\r
351#define EFI_PCI_COMMAND_SERR 0x0100\r
352#define EFI_PCI_COMMAND_FAST_BACK_TO_BACK 0x0200\r
353\r
354#define EFI_PCI_BRIDGE_CONTROL_PARITY_ERROR_RESPONSE 0x0001\r
355#define EFI_PCI_BRIDGE_CONTROL_SERR 0x0002\r
356#define EFI_PCI_BRIDGE_CONTROL_ISA 0x0004\r
357#define EFI_PCI_BRIDGE_CONTROL_VGA 0x0008\r
358#define EFI_PCI_BRIDGE_CONTROL_VGA_16 0x0010\r
359#define EFI_PCI_BRIDGE_CONTROL_MASTER_ABORT 0x0020\r
360#define EFI_PCI_BRIDGE_CONTROL_RESET_SECONDARY_BUS 0x0040\r
361#define EFI_PCI_BRIDGE_CONTROL_FAST_BACK_TO_BACK 0x0080\r
362#define EFI_PCI_BRIDGE_CONTROL_PRIMARY_DISCARD_TIMER 0x0100\r
363#define EFI_PCI_BRIDGE_CONTROL_SECONDARY_DISCARD_TIMER 0x0200\r
364#define EFI_PCI_BRIDGE_CONTROL_TIMER_STATUS 0x0400\r
365#define EFI_PCI_BRIDGE_CONTROL_DISCARD_TIMER_SERR 0x0800\r
366\r
367//\r
368// Following are the PCI-CARDBUS bridge control bit\r
369//\r
370#define EFI_PCI_BRIDGE_CONTROL_IREQINT_ENABLE 0x0080\r
371#define EFI_PCI_BRIDGE_CONTROL_RANGE0_MEMORY_TYPE 0x0100\r
372#define EFI_PCI_BRIDGE_CONTROL_RANGE1_MEMORY_TYPE 0x0200\r
373#define EFI_PCI_BRIDGE_CONTROL_WRITE_POSTING_ENABLE 0x0400\r
374\r
375//\r
376// Following are the PCI status control bit\r
377//\r
378#define EFI_PCI_STATUS_CAPABILITY 0x0010\r
379#define EFI_PCI_STATUS_66MZ_CAPABLE 0x0020\r
380#define EFI_PCI_FAST_BACK_TO_BACK_CAPABLE 0x0080\r
381#define EFI_PCI_MASTER_DATA_PARITY_ERROR 0x0100\r
382\r
383#define EFI_PCI_CAPABILITY_PTR 0x34\r
384#define EFI_PCI_CARDBUS_BRIDGE_CAPABILITY_PTR 0x14\r
385\r
386#pragma pack(1)\r
387typedef struct {\r
388 UINT16 Signature; // 0xaa55\r
389 UINT8 Reserved[0x16];\r
390 UINT16 PcirOffset;\r
391} PCI_EXPANSION_ROM_HEADER;\r
392\r
393typedef struct {\r
394 UINT16 Signature; // 0xaa55\r
395 UINT8 Size512;\r
396 UINT8 InitEntryPoint[3];\r
397 UINT8 Reserved[0x12];\r
398 UINT16 PcirOffset;\r
399} EFI_LEGACY_EXPANSION_ROM_HEADER;\r
400\r
401typedef struct {\r
402 UINT32 Signature; // "PCIR"\r
403 UINT16 VendorId;\r
404 UINT16 DeviceId;\r
405 UINT16 Reserved0;\r
406 UINT16 Length;\r
407 UINT8 Revision;\r
408 UINT8 ClassCode[3];\r
409 UINT16 ImageLength;\r
410 UINT16 CodeRevision;\r
411 UINT8 CodeType;\r
412 UINT8 Indicator;\r
413 UINT16 Reserved1;\r
414} PCI_DATA_STRUCTURE;\r
415\r
416//\r
417// PCI Capability List IDs and records\r
418//\r
419#define EFI_PCI_CAPABILITY_ID_PMI 0x01\r
420#define EFI_PCI_CAPABILITY_ID_AGP 0x02\r
421#define EFI_PCI_CAPABILITY_ID_VPD 0x03\r
422#define EFI_PCI_CAPABILITY_ID_SLOTID 0x04\r
423#define EFI_PCI_CAPABILITY_ID_MSI 0x05\r
424#define EFI_PCI_CAPABILITY_ID_HOTPLUG 0x06\r
425#define EFI_PCI_CAPABILITY_ID_PCIX 0x07\r
426\r
427typedef struct {\r
428 UINT8 CapabilityID;\r
429 UINT8 NextItemPtr;\r
430} EFI_PCI_CAPABILITY_HDR;\r
431\r
432//\r
433// Capability EFI_PCI_CAPABILITY_ID_PMI\r
434//\r
435typedef struct {\r
436 EFI_PCI_CAPABILITY_HDR Hdr;\r
437 UINT16 PMC;\r
438 UINT16 PMCSR;\r
439 UINT8 BridgeExtention;\r
440 UINT8 Data;\r
441} EFI_PCI_CAPABILITY_PMI;\r
442\r
443//\r
444// Capability EFI_PCI_CAPABILITY_ID_AGP\r
445//\r
446typedef struct {\r
447 EFI_PCI_CAPABILITY_HDR Hdr;\r
448 UINT8 Rev;\r
449 UINT8 Reserved;\r
450 UINT32 Status;\r
451 UINT32 Command;\r
452} EFI_PCI_CAPABILITY_AGP;\r
453\r
454//\r
455// Capability EFI_PCI_CAPABILITY_ID_VPD\r
456//\r
457typedef struct {\r
458 EFI_PCI_CAPABILITY_HDR Hdr;\r
459 UINT16 AddrReg;\r
460 UINT32 DataReg;\r
461} EFI_PCI_CAPABILITY_VPD;\r
462\r
463//\r
464// Capability EFI_PCI_CAPABILITY_ID_SLOTID\r
465//\r
466typedef struct {\r
467 EFI_PCI_CAPABILITY_HDR Hdr;\r
468 UINT8 ExpnsSlotReg;\r
469 UINT8 ChassisNo;\r
470} EFI_PCI_CAPABILITY_SLOTID;\r
471\r
472//\r
473// Capability EFI_PCI_CAPABILITY_ID_MSI\r
474//\r
475typedef struct {\r
476 EFI_PCI_CAPABILITY_HDR Hdr;\r
477 UINT16 MsgCtrlReg;\r
478 UINT32 MsgAddrReg;\r
479 UINT16 MsgDataReg;\r
480} EFI_PCI_CAPABILITY_MSI32;\r
481\r
482typedef struct {\r
483 EFI_PCI_CAPABILITY_HDR Hdr;\r
484 UINT16 MsgCtrlReg;\r
485 UINT32 MsgAddrRegLsdw;\r
486 UINT32 MsgAddrRegMsdw;\r
487 UINT16 MsgDataReg;\r
488} EFI_PCI_CAPABILITY_MSI64;\r
489\r
490//\r
491// Capability EFI_PCI_CAPABILITY_ID_HOTPLUG\r
492//\r
493typedef struct {\r
494 EFI_PCI_CAPABILITY_HDR Hdr;\r
495 //\r
496 // not finished - fields need to go here\r
497 //\r
498} EFI_PCI_CAPABILITY_HOTPLUG;\r
499\r
500//\r
501// Capability EFI_PCI_CAPABILITY_ID_PCIX\r
502//\r
503typedef struct {\r
504 EFI_PCI_CAPABILITY_HDR Hdr;\r
505 UINT16 CommandReg;\r
506 UINT32 StatusReg;\r
507} EFI_PCI_CAPABILITY_PCIX;\r
508\r
509typedef struct {\r
510 EFI_PCI_CAPABILITY_HDR Hdr;\r
511 UINT16 SecStatusReg;\r
512 UINT32 StatusReg;\r
513 UINT32 SplitTransCtrlRegUp;\r
514 UINT32 SplitTransCtrlRegDn;\r
515} EFI_PCI_CAPABILITY_PCIX_BRDG;\r
516\r
517#define DEVICE_ID_NOCARE 0xFFFF\r
518\r
519#define PCI_ACPI_UNUSED 0\r
520#define PCI_BAR_NOCHANGE 0\r
521#define PCI_BAR_OLD_ALIGN 0xFFFFFFFFFFFFFFFFULL\r
522#define PCI_BAR_EVEN_ALIGN 0xFFFFFFFFFFFFFFFEULL\r
523#define PCI_BAR_SQUAD_ALIGN 0xFFFFFFFFFFFFFFFDULL\r
524#define PCI_BAR_DQUAD_ALIGN 0xFFFFFFFFFFFFFFFCULL\r
525\r
526#define PCI_BAR_IDX0 0x00\r
527#define PCI_BAR_IDX1 0x01\r
528#define PCI_BAR_IDX2 0x02\r
529#define PCI_BAR_IDX3 0x03\r
530#define PCI_BAR_IDX4 0x04\r
531#define PCI_BAR_IDX5 0x05\r
532#define PCI_BAR_ALL 0xFF\r
533\r
534#pragma pack(pop)\r
535\r
536//\r
537// NOTE: The following header files are included here for\r
538// compatibility consideration.\r
539//\r
540#include "pci23.h"\r
541#include "pci30.h"\r
542#include "EfiPci.h"\r
543\r
544#endif\r