]> git.proxmox.com Git - mirror_edk2.git/blame - IntelFrameworkModulePkg/Bus/Isa/IsaSerialDxe/Serial.h
Updated to use new PCD settings
[mirror_edk2.git] / IntelFrameworkModulePkg / Bus / Isa / IsaSerialDxe / Serial.h
CommitLineData
f8cd287b 1/**@file\r
637ff819 2 Include for Serial Driver\r
f8cd287b 3 \r
4Copyright (c) 2006 - 2007, Intel Corporation.<BR>\r
5All rights reserved. This program and the accompanying materials\r
6are licensed and made available under the terms and conditions of the BSD License\r
7which accompanies this distribution. The full text of the license may be found at\r
8http://opensource.org/licenses/bsd-license.php\r
637ff819 9\r
f8cd287b 10THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
11WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
637ff819 12\r
f8cd287b 13**/\r
637ff819 14\r
15#ifndef _SERIAL_H\r
16#define _SERIAL_H\r
17\r
ed7748fe 18\r
637ff819 19#include <PiDxe.h>\r
20#include <FrameworkPei.h>\r
ed7748fe 21\r
637ff819 22#include <Protocol/IsaIo.h>\r
23#include <Protocol/SerialIo.h>\r
24#include <Protocol/DevicePath.h>\r
ed7748fe 25\r
637ff819 26#include <Library/DebugLib.h>\r
27#include <Library/UefiDriverEntryPoint.h>\r
28#include <Library/BaseLib.h>\r
29#include <Library/UefiLib.h>\r
30#include <Library/DevicePathLib.h>\r
31#include <Library/BaseMemoryLib.h>\r
32#include <Library/MemoryAllocationLib.h>\r
33#include <Library/UefiBootServicesTableLib.h>\r
34#include <Library/ReportStatusCodeLib.h>\r
35#include <Library/PcdLib.h>\r
36//\r
37// Driver Binding Externs\r
38//\r
39extern EFI_DRIVER_BINDING_PROTOCOL gSerialControllerDriver;\r
40extern EFI_COMPONENT_NAME_PROTOCOL gIsaSerialComponentName;\r
41\r
42//\r
43// Internal Data Structures\r
44//\r
45#define SERIAL_DEV_SIGNATURE EFI_SIGNATURE_32 ('s', 'e', 'r', 'd')\r
46#define SERIAL_MAX_BUFFER_SIZE 16\r
47#define TIMEOUT_STALL_INTERVAL 10\r
48\r
49//\r
50// Name: SERIAL_DEV_FIFO\r
51// Purpose: To define Receive FIFO and Transmit FIFO\r
52// Context: Used by serial data transmit and receive\r
53// Fields:\r
54// First UINT32: The index of the first data in array Data[]\r
55// Last UINT32: The index, which you can put a new data into array Data[]\r
56// Surplus UINT32: Identify how many data you can put into array Data[]\r
57// Data[] UINT8 : An array, which used to store data\r
58//\r
59typedef struct {\r
60 UINT32 First;\r
61 UINT32 Last;\r
62 UINT32 Surplus;\r
63 UINT8 Data[SERIAL_MAX_BUFFER_SIZE];\r
64} SERIAL_DEV_FIFO;\r
65\r
66typedef enum {\r
67 UART8250 = 0,\r
68 UART16450 = 1,\r
69 UART16550 = 2,\r
70 UART16550A= 3\r
71} EFI_UART_TYPE;\r
72\r
73//\r
74// Name: SERIAL_DEV\r
75// Purpose: To provide device specific information\r
76// Context:\r
77// Fields:\r
78// Signature UINTN: The identity of the serial device\r
79// SerialIo SERIAL_IO_PROTOCOL: Serial I/O protocol interface\r
80// SerialMode SERIAL_IO_MODE:\r
81// DevicePath EFI_DEVICE_PATH_PROTOCOL *: Device path of the serial device\r
82// Handle EFI_HANDLE: The handle instance attached to serial device\r
83// BaseAddress UINT16: The base address of specific serial device\r
84// Receive SERIAL_DEV_FIFO: The FIFO used to store data,\r
85// which is received by UART\r
86// Transmit SERIAL_DEV_FIFO: The FIFO used to store data,\r
87// which you want to transmit by UART\r
88// SoftwareLoopbackEnable BOOLEAN:\r
89// Type EFI_UART_TYPE: Specify the UART type of certain serial device\r
90//\r
91typedef struct {\r
92 UINTN Signature;\r
93\r
94 EFI_HANDLE Handle;\r
95 EFI_SERIAL_IO_PROTOCOL SerialIo;\r
96 EFI_SERIAL_IO_MODE SerialMode;\r
97 EFI_DEVICE_PATH_PROTOCOL *DevicePath;\r
98\r
99 EFI_DEVICE_PATH_PROTOCOL *ParentDevicePath;\r
100 UART_DEVICE_PATH UartDevicePath;\r
101 EFI_ISA_IO_PROTOCOL *IsaIo;\r
102\r
103 UINT16 BaseAddress;\r
104 SERIAL_DEV_FIFO Receive;\r
105 SERIAL_DEV_FIFO Transmit;\r
106 BOOLEAN SoftwareLoopbackEnable;\r
107 BOOLEAN HardwareFlowControl;\r
108 EFI_UART_TYPE Type;\r
109 EFI_UNICODE_STRING_TABLE *ControllerNameTable;\r
110} SERIAL_DEV;\r
111\r
112#include "ComponentName.h"\r
113\r
114#define SERIAL_DEV_FROM_THIS(a) CR (a, SERIAL_DEV, SerialIo, SERIAL_DEV_SIGNATURE)\r
115\r
116//\r
117// Globale Variables\r
118//\r
119extern EFI_DRIVER_BINDING_PROTOCOL gSerialControllerDriver;\r
120\r
121//\r
122// Serial Driver Defaults\r
123//\r
637ff819 124#define SERIAL_PORT_DEFAULT_RECEIVE_FIFO_DEPTH 1\r
125#define SERIAL_PORT_DEFAULT_TIMEOUT 1000000\r
6b88ceec
A
126\r
127/*\r
128#define SERIAL_PORT_DEFAULT_BAUD_RATE 115200\r
637ff819 129#define SERIAL_PORT_DEFAULT_PARITY NoParity\r
130#define SERIAL_PORT_DEFAULT_DATA_BITS 8\r
131#define SERIAL_PORT_DEFAULT_STOP_BITS 1\r
6b88ceec 132*/\r
637ff819 133#define SERIAL_PORT_DEFAULT_CONTROL_MASK 0\r
134\r
6b88ceec 135\r
637ff819 136//\r
137// (24000000/13)MHz input clock\r
138//\r
139#define SERIAL_PORT_INPUT_CLOCK 1843200\r
140\r
141//\r
142// 115200 baud with rounding errors\r
143//\r
144#define SERIAL_PORT_MAX_BAUD_RATE 115400\r
145#define SERIAL_PORT_MIN_BAUD_RATE 50\r
146\r
147#define SERIAL_PORT_MAX_RECEIVE_FIFO_DEPTH 16\r
148#define SERIAL_PORT_MIN_TIMEOUT 1 // 1 uS\r
149#define SERIAL_PORT_MAX_TIMEOUT 100000000 // 100 seconds\r
150//\r
151// UART Registers\r
152//\r
153#define SERIAL_REGISTER_THR 0 // WO Transmit Holding Register\r
154#define SERIAL_REGISTER_RBR 0 // RO Receive Buffer Register\r
155#define SERIAL_REGISTER_DLL 0 // R/W Divisor Latch LSB\r
156#define SERIAL_REGISTER_DLM 1 // R/W Divisor Latch MSB\r
157#define SERIAL_REGISTER_IER 1 // R/W Interrupt Enable Register\r
158#define SERIAL_REGISTER_IIR 2 // RO Interrupt Identification Register\r
159#define SERIAL_REGISTER_FCR 2 // WO FIFO Cotrol Register\r
160#define SERIAL_REGISTER_LCR 3 // R/W Line Control Register\r
161#define SERIAL_REGISTER_MCR 4 // R/W Modem Control Register\r
162#define SERIAL_REGISTER_LSR 5 // R/W Line Status Register\r
163#define SERIAL_REGISTER_MSR 6 // R/W Modem Status Register\r
164#define SERIAL_REGISTER_SCR 7 // R/W Scratch Pad Register\r
165#pragma pack(1)\r
166//\r
167// Name: SERIAL_PORT_IER_BITS\r
168// Purpose: Define each bit in Interrupt Enable Register\r
169// Context:\r
170// Fields:\r
171// RAVIE Bit0: Receiver Data Available Interrupt Enable\r
172// THEIE Bit1: Transmistter Holding Register Empty Interrupt Enable\r
173// RIE Bit2: Receiver Interrupt Enable\r
174// MIE Bit3: Modem Interrupt Enable\r
175// Reserved Bit4-Bit7: Reserved\r
176//\r
177typedef struct {\r
178 UINT8 RAVIE : 1;\r
179 UINT8 THEIE : 1;\r
180 UINT8 RIE : 1;\r
181 UINT8 MIE : 1;\r
182 UINT8 Reserved : 4;\r
183} SERIAL_PORT_IER_BITS;\r
184\r
185//\r
186// Name: SERIAL_PORT_IER\r
187// Purpose:\r
188// Context:\r
189// Fields:\r
190// Bits SERIAL_PORT_IER_BITS: Bits of the IER\r
191// Data UINT8: the value of the IER\r
192//\r
193typedef union {\r
194 SERIAL_PORT_IER_BITS Bits;\r
195 UINT8 Data;\r
196} SERIAL_PORT_IER;\r
197\r
198//\r
199// Name: SERIAL_PORT_IIR_BITS\r
200// Purpose: Define each bit in Interrupt Identification Register\r
201// Context:\r
202// Fields:\r
203// IPS Bit0: Interrupt Pending Status\r
204// IIB Bit1-Bit3: Interrupt ID Bits\r
205// Reserved Bit4-Bit5: Reserved\r
206// FIFOES Bit6-Bit7: FIFO Mode Enable Status\r
207//\r
208typedef struct {\r
209 UINT8 IPS : 1;\r
210 UINT8 IIB : 3;\r
211 UINT8 Reserved : 2;\r
212 UINT8 FIFOES : 2;\r
213} SERIAL_PORT_IIR_BITS;\r
214\r
215//\r
216// Name: SERIAL_PORT_IIR\r
217// Purpose:\r
218// Context:\r
219// Fields:\r
220// Bits SERIAL_PORT_IIR_BITS: Bits of the IIR\r
221// Data UINT8: the value of the IIR\r
222//\r
223typedef union {\r
224 SERIAL_PORT_IIR_BITS Bits;\r
225 UINT8 Data;\r
226} SERIAL_PORT_IIR;\r
227\r
228//\r
229// Name: SERIAL_PORT_FCR_BITS\r
230// Purpose: Define each bit in FIFO Control Register\r
231// Context:\r
232// Fields:\r
233// TRFIFOE Bit0: Transmit and Receive FIFO Enable\r
234// RESETRF Bit1: Reset Reciever FIFO\r
235// RESETTF Bit2: Reset Transmistter FIFO\r
236// DMS Bit3: DMA Mode Select\r
237// Reserved Bit4-Bit5: Reserved\r
238// RTB Bit6-Bit7: Receive Trigger Bits\r
239//\r
240typedef struct {\r
241 UINT8 TRFIFOE : 1;\r
242 UINT8 RESETRF : 1;\r
243 UINT8 RESETTF : 1;\r
244 UINT8 DMS : 1;\r
245 UINT8 Reserved : 2;\r
246 UINT8 RTB : 2;\r
247} SERIAL_PORT_FCR_BITS;\r
248\r
249//\r
250// Name: SERIAL_PORT_FCR\r
251// Purpose:\r
252// Context:\r
253// Fields:\r
254// Bits SERIAL_PORT_FCR_BITS: Bits of the FCR\r
255// Data UINT8: the value of the FCR\r
256//\r
257typedef union {\r
258 SERIAL_PORT_FCR_BITS Bits;\r
259 UINT8 Data;\r
260} SERIAL_PORT_FCR;\r
261\r
262//\r
263// Name: SERIAL_PORT_LCR_BITS\r
264// Purpose: Define each bit in Line Control Register\r
265// Context:\r
266// Fields:\r
267// SERIALDB Bit0-Bit1: Number of Serial Data Bits\r
268// STOPB Bit2: Number of Stop Bits\r
269// PAREN Bit3: Parity Enable\r
270// EVENPAR Bit4: Even Parity Select\r
271// STICPAR Bit5: Sticky Parity\r
272// BRCON Bit6: Break Control\r
273// DLAB Bit7: Divisor Latch Access Bit\r
274//\r
275typedef struct {\r
276 UINT8 SERIALDB : 2;\r
277 UINT8 STOPB : 1;\r
278 UINT8 PAREN : 1;\r
279 UINT8 EVENPAR : 1;\r
280 UINT8 STICPAR : 1;\r
281 UINT8 BRCON : 1;\r
282 UINT8 DLAB : 1;\r
283} SERIAL_PORT_LCR_BITS;\r
284\r
285//\r
286// Name: SERIAL_PORT_LCR\r
287// Purpose:\r
288// Context:\r
289// Fields:\r
290// Bits SERIAL_PORT_LCR_BITS: Bits of the LCR\r
291// Data UINT8: the value of the LCR\r
292//\r
293typedef union {\r
294 SERIAL_PORT_LCR_BITS Bits;\r
295 UINT8 Data;\r
296} SERIAL_PORT_LCR;\r
297\r
298//\r
299// Name: SERIAL_PORT_MCR_BITS\r
300// Purpose: Define each bit in Modem Control Register\r
301// Context:\r
302// Fields:\r
303// DTRC Bit0: Data Terminal Ready Control\r
304// RTS Bit1: Request To Send Control\r
305// OUT1 Bit2: Output1\r
306// OUT2 Bit3: Output2, used to disable interrupt\r
307// LME; Bit4: Loopback Mode Enable\r
308// Reserved Bit5-Bit7: Reserved\r
309//\r
310typedef struct {\r
311 UINT8 DTRC : 1;\r
312 UINT8 RTS : 1;\r
313 UINT8 OUT1 : 1;\r
314 UINT8 OUT2 : 1;\r
315 UINT8 LME : 1;\r
316 UINT8 Reserved : 3;\r
317} SERIAL_PORT_MCR_BITS;\r
318\r
319//\r
320// Name: SERIAL_PORT_MCR\r
321// Purpose:\r
322// Context:\r
323// Fields:\r
324// Bits SERIAL_PORT_MCR_BITS: Bits of the MCR\r
325// Data UINT8: the value of the MCR\r
326//\r
327typedef union {\r
328 SERIAL_PORT_MCR_BITS Bits;\r
329 UINT8 Data;\r
330} SERIAL_PORT_MCR;\r
331\r
332//\r
333// Name: SERIAL_PORT_LSR_BITS\r
334// Purpose: Define each bit in Line Status Register\r
335// Context:\r
336// Fields:\r
337// DR Bit0: Receiver Data Ready Status\r
338// OE Bit1: Overrun Error Status\r
339// PE Bit2: Parity Error Status\r
340// FE Bit3: Framing Error Status\r
341// BI Bit4: Break Interrupt Status\r
342// THRE Bit5: Transmistter Holding Register Status\r
343// TEMT Bit6: Transmitter Empty Status\r
344// FIFOE Bit7: FIFO Error Status\r
345//\r
346typedef struct {\r
347 UINT8 DR : 1;\r
348 UINT8 OE : 1;\r
349 UINT8 PE : 1;\r
350 UINT8 FE : 1;\r
351 UINT8 BI : 1;\r
352 UINT8 THRE : 1;\r
353 UINT8 TEMT : 1;\r
354 UINT8 FIFOE : 1;\r
355} SERIAL_PORT_LSR_BITS;\r
356\r
357//\r
358// Name: SERIAL_PORT_LSR\r
359// Purpose:\r
360// Context:\r
361// Fields:\r
362// Bits SERIAL_PORT_LSR_BITS: Bits of the LSR\r
363// Data UINT8: the value of the LSR\r
364//\r
365typedef union {\r
366 SERIAL_PORT_LSR_BITS Bits;\r
367 UINT8 Data;\r
368} SERIAL_PORT_LSR;\r
369\r
370//\r
371// Name: SERIAL_PORT_MSR_BITS\r
372// Purpose: Define each bit in Modem Status Register\r
373// Context:\r
374// Fields:\r
375// DeltaCTS Bit0: Delta Clear To Send Status\r
376// DeltaDSR Bit1: Delta Data Set Ready Status\r
377// TrailingEdgeRI Bit2: Trailing Edge of Ring Indicator Status\r
378// DeltaDCD Bit3: Delta Data Carrier Detect Status\r
379// CTS Bit4: Clear To Send Status\r
380// DSR Bit5: Data Set Ready Status\r
381// RI Bit6: Ring Indicator Status\r
382// DCD Bit7: Data Carrier Detect Status\r
383//\r
384typedef struct {\r
385 UINT8 DeltaCTS : 1;\r
386 UINT8 DeltaDSR : 1;\r
387 UINT8 TrailingEdgeRI : 1;\r
388 UINT8 DeltaDCD : 1;\r
389 UINT8 CTS : 1;\r
390 UINT8 DSR : 1;\r
391 UINT8 RI : 1;\r
392 UINT8 DCD : 1;\r
393} SERIAL_PORT_MSR_BITS;\r
394\r
395//\r
396// Name: SERIAL_PORT_MSR\r
397// Purpose:\r
398// Context:\r
399// Fields:\r
400// Bits SERIAL_PORT_MSR_BITS: Bits of the MSR\r
401// Data UINT8: the value of the MSR\r
402//\r
403typedef union {\r
404 SERIAL_PORT_MSR_BITS Bits;\r
405 UINT8 Data;\r
406} SERIAL_PORT_MSR;\r
407\r
408#pragma pack()\r
409//\r
410// Define serial register I/O macros\r
411//\r
412#define READ_RBR(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_RBR)\r
413#define READ_DLL(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_DLL)\r
414#define READ_DLM(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_DLM)\r
415#define READ_IER(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_IER)\r
416#define READ_IIR(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_IIR)\r
417#define READ_LCR(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_LCR)\r
418#define READ_MCR(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_MCR)\r
419#define READ_LSR(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_LSR)\r
420#define READ_MSR(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_MSR)\r
421#define READ_SCR(IO, B) IsaSerialReadPort (IO, B, SERIAL_REGISTER_SCR)\r
422\r
423#define WRITE_THR(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_THR, D)\r
424#define WRITE_DLL(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_DLL, D)\r
425#define WRITE_DLM(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_DLM, D)\r
426#define WRITE_IER(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_IER, D)\r
427#define WRITE_FCR(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_FCR, D)\r
428#define WRITE_LCR(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_LCR, D)\r
429#define WRITE_MCR(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_MCR, D)\r
430#define WRITE_LSR(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_LSR, D)\r
431#define WRITE_MSR(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_MSR, D)\r
432#define WRITE_SCR(IO, B, D) IsaSerialWritePort (IO, B, SERIAL_REGISTER_SCR, D)\r
433\r
434//\r
435// Prototypes\r
436// Driver model protocol interface\r
437//\r
438\r
439EFI_STATUS\r
440EFIAPI\r
441SerialControllerDriverSupported (\r
442 IN EFI_DRIVER_BINDING_PROTOCOL *This,\r
443 IN EFI_HANDLE Controller,\r
444 IN EFI_DEVICE_PATH_PROTOCOL *RemainingDevicePath\r
445 );\r
446\r
447EFI_STATUS\r
448EFIAPI\r
449SerialControllerDriverStart (\r
450 IN EFI_DRIVER_BINDING_PROTOCOL *This,\r
451 IN EFI_HANDLE Controller,\r
452 IN EFI_DEVICE_PATH_PROTOCOL *RemainingDevicePath\r
453 );\r
454\r
455EFI_STATUS\r
456EFIAPI\r
457SerialControllerDriverStop (\r
458 IN EFI_DRIVER_BINDING_PROTOCOL *This,\r
459 IN EFI_HANDLE Controller,\r
460 IN UINTN NumberOfChildren,\r
461 IN EFI_HANDLE *ChildHandleBuffer\r
462 );\r
463\r
464//\r
465// Serial I/O Protocol Interface\r
466//\r
467EFI_STATUS\r
468EFIAPI\r
469IsaSerialReset (\r
470 IN EFI_SERIAL_IO_PROTOCOL *This\r
471 );\r
472\r
473EFI_STATUS\r
474EFIAPI\r
475IsaSerialSetAttributes (\r
476 IN EFI_SERIAL_IO_PROTOCOL *This,\r
477 IN UINT64 BaudRate,\r
478 IN UINT32 ReceiveFifoDepth,\r
479 IN UINT32 Timeout,\r
480 IN EFI_PARITY_TYPE Parity,\r
481 IN UINT8 DataBits,\r
482 IN EFI_STOP_BITS_TYPE StopBits\r
483 );\r
484\r
485EFI_STATUS\r
486EFIAPI\r
487IsaSerialSetControl (\r
488 IN EFI_SERIAL_IO_PROTOCOL *This,\r
489 IN UINT32 Control\r
490 );\r
491\r
492EFI_STATUS\r
493EFIAPI\r
494IsaSerialGetControl (\r
495 IN EFI_SERIAL_IO_PROTOCOL *This,\r
496 OUT UINT32 *Control\r
497 );\r
498\r
499EFI_STATUS\r
500EFIAPI\r
501IsaSerialWrite (\r
502 IN EFI_SERIAL_IO_PROTOCOL *This,\r
503 IN OUT UINTN *BufferSize,\r
504 IN VOID *Buffer\r
505 );\r
506\r
507EFI_STATUS\r
508EFIAPI\r
509IsaSerialRead (\r
510 IN EFI_SERIAL_IO_PROTOCOL *This,\r
511 IN OUT UINTN *BufferSize,\r
512 OUT VOID *Buffer\r
513 );\r
514\r
515//\r
516// Internal Functions\r
517//\r
518BOOLEAN\r
519IsaSerialPortPresent (\r
520 IN SERIAL_DEV *SerialDevice\r
521 );\r
522\r
523BOOLEAN\r
524IsaSerialFifoFull (\r
525 IN SERIAL_DEV_FIFO *Fifo\r
526 );\r
527\r
528BOOLEAN\r
529IsaSerialFifoEmpty (\r
530 IN SERIAL_DEV_FIFO *Fifo\r
531 );\r
532\r
533EFI_STATUS\r
534IsaSerialFifoAdd (\r
535 IN SERIAL_DEV_FIFO *Fifo,\r
536 IN UINT8 Data\r
537 );\r
538\r
539EFI_STATUS\r
540IsaSerialFifoRemove (\r
541 IN SERIAL_DEV_FIFO *Fifo,\r
542 OUT UINT8 *Data\r
543 );\r
544\r
545EFI_STATUS\r
546IsaSerialReceiveTransmit (\r
547 IN SERIAL_DEV *SerialDevice\r
548 );\r
549\r
550UINT8\r
551IsaSerialReadPort (\r
552 IN EFI_ISA_IO_PROTOCOL *IsaIo,\r
553 IN UINT16 BaseAddress,\r
554 IN UINT32 Offset\r
555 );\r
556\r
557VOID\r
558IsaSerialWritePort (\r
559 IN EFI_ISA_IO_PROTOCOL *IsaIo,\r
560 IN UINT16 BaseAddress,\r
561 IN UINT32 Offset,\r
562 IN UINT8 Data\r
563 );\r
564\r
565#endif\r