]> git.proxmox.com Git - mirror_edk2.git/blame - Tools/CodeTools/TianoTools/Include/IndustryStandard/pci22.h
Restructuring for better separation of Tool packages.
[mirror_edk2.git] / Tools / CodeTools / TianoTools / Include / IndustryStandard / pci22.h
CommitLineData
21b50a27 1/** @file\r
2 Support for PCI 2.2 standard.\r
3\r
4 Copyright (c) 2006, Intel Corporation \r
5 All rights reserved. This program and the accompanying materials \r
6 are licensed and made available under the terms and conditions of the BSD License \r
7 which accompanies this distribution. The full text of the license may be found at \r
8 http://opensource.org/licenses/bsd-license.php \r
9\r
10 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, \r
11 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED. \r
12\r
13 Module Name: pci22.h\r
14\r
15**/\r
16\r
17#ifndef _PCI22_H\r
18#define _PCI22_H\r
19\r
20#define PCI_MAX_SEGMENT 0\r
21\r
22#define PCI_MAX_BUS 255\r
23\r
24#define PCI_MAX_DEVICE 31\r
25#define PCI_MAX_FUNC 7\r
26\r
27//\r
28// Command\r
29//\r
30#define PCI_VGA_PALETTE_SNOOP_DISABLED 0x20\r
31\r
32#pragma pack(push, 1)\r
33typedef struct {\r
34 UINT16 VendorId;\r
35 UINT16 DeviceId;\r
36 UINT16 Command;\r
37 UINT16 Status;\r
38 UINT8 RevisionID;\r
39 UINT8 ClassCode[3];\r
40 UINT8 CacheLineSize;\r
41 UINT8 LatencyTimer;\r
42 UINT8 HeaderType;\r
43 UINT8 BIST;\r
44} PCI_DEVICE_INDEPENDENT_REGION;\r
45\r
46typedef struct {\r
47 UINT32 Bar[6];\r
48 UINT32 CISPtr;\r
49 UINT16 SubsystemVendorID;\r
50 UINT16 SubsystemID;\r
51 UINT32 ExpansionRomBar;\r
52 UINT8 CapabilityPtr;\r
53 UINT8 Reserved1[3];\r
54 UINT32 Reserved2;\r
55 UINT8 InterruptLine;\r
56 UINT8 InterruptPin;\r
57 UINT8 MinGnt;\r
58 UINT8 MaxLat;\r
59} PCI_DEVICE_HEADER_TYPE_REGION;\r
60\r
61typedef struct {\r
62 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
63 PCI_DEVICE_HEADER_TYPE_REGION Device;\r
64} PCI_TYPE00;\r
65\r
66typedef struct {\r
67 UINT32 Bar[2];\r
68 UINT8 PrimaryBus;\r
69 UINT8 SecondaryBus;\r
70 UINT8 SubordinateBus;\r
71 UINT8 SecondaryLatencyTimer;\r
72 UINT8 IoBase;\r
73 UINT8 IoLimit;\r
74 UINT16 SecondaryStatus;\r
75 UINT16 MemoryBase;\r
76 UINT16 MemoryLimit;\r
77 UINT16 PrefetchableMemoryBase;\r
78 UINT16 PrefetchableMemoryLimit;\r
79 UINT32 PrefetchableBaseUpper32;\r
80 UINT32 PrefetchableLimitUpper32;\r
81 UINT16 IoBaseUpper16;\r
82 UINT16 IoLimitUpper16;\r
83 UINT8 CapabilityPtr;\r
84 UINT8 Reserved[3];\r
85 UINT32 ExpansionRomBAR;\r
86 UINT8 InterruptLine;\r
87 UINT8 InterruptPin;\r
88 UINT16 BridgeControl;\r
89} PCI_BRIDGE_CONTROL_REGISTER;\r
90\r
91typedef struct {\r
92 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
93 PCI_BRIDGE_CONTROL_REGISTER Bridge;\r
94} PCI_TYPE01;\r
95\r
96typedef union {\r
97 PCI_TYPE00 Device;\r
98 PCI_TYPE01 Bridge;\r
99} PCI_TYPE_GENERIC;\r
100\r
101typedef struct {\r
102 UINT32 CardBusSocketReg; // Cardus Socket/ExCA Base\r
103 // Address Register\r
104 //\r
105 UINT16 Reserved;\r
106 UINT16 SecondaryStatus; // Secondary Status\r
107 UINT8 PciBusNumber; // PCI Bus Number\r
108 UINT8 CardBusBusNumber; // CardBus Bus Number\r
109 UINT8 SubordinateBusNumber; // Subordinate Bus Number\r
110 UINT8 CardBusLatencyTimer; // CardBus Latency Timer\r
111 UINT32 MemoryBase0; // Memory Base Register 0\r
112 UINT32 MemoryLimit0; // Memory Limit Register 0\r
113 UINT32 MemoryBase1;\r
114 UINT32 MemoryLimit1;\r
115 UINT32 IoBase0;\r
116 UINT32 IoLimit0; // I/O Base Register 0\r
117 UINT32 IoBase1; // I/O Limit Register 0\r
118 UINT32 IoLimit1;\r
119 UINT8 InterruptLine; // Interrupt Line\r
120 UINT8 InterruptPin; // Interrupt Pin\r
121 UINT16 BridgeControl; // Bridge Control\r
122} PCI_CARDBUS_CONTROL_REGISTER;\r
123\r
124//\r
125// Definitions of PCI class bytes and manipulation macros.\r
126//\r
127#define PCI_CLASS_OLD 0x00\r
128#define PCI_CLASS_OLD_OTHER 0x00\r
129#define PCI_CLASS_OLD_VGA 0x01\r
130\r
131#define PCI_CLASS_MASS_STORAGE 0x01\r
132#define PCI_CLASS_MASS_STORAGE_SCSI 0x00\r
133#define PCI_CLASS_MASS_STORAGE_IDE 0x01 // obsolete\r
134#define PCI_CLASS_IDE 0x01\r
135#define PCI_CLASS_MASS_STORAGE_FLOPPY 0x02\r
136#define PCI_CLASS_MASS_STORAGE_IPI 0x03\r
137#define PCI_CLASS_MASS_STORAGE_RAID 0x04\r
138#define PCI_CLASS_MASS_STORAGE_OTHER 0x80\r
139\r
140#define PCI_CLASS_NETWORK 0x02\r
141#define PCI_CLASS_NETWORK_ETHERNET 0x00\r
142#define PCI_CLASS_ETHERNET 0x00 // obsolete\r
143#define PCI_CLASS_NETWORK_TOKENRING 0x01\r
144#define PCI_CLASS_NETWORK_FDDI 0x02\r
145#define PCI_CLASS_NETWORK_ATM 0x03\r
146#define PCI_CLASS_NETWORK_ISDN 0x04\r
147#define PCI_CLASS_NETWORK_OTHER 0x80\r
148\r
149#define PCI_CLASS_DISPLAY 0x03\r
150#define PCI_CLASS_DISPLAY_CTRL 0x03 // obsolete\r
151#define PCI_CLASS_DISPLAY_VGA 0x00\r
152#define PCI_CLASS_VGA 0x00 // obsolete\r
153#define PCI_CLASS_DISPLAY_XGA 0x01\r
154#define PCI_CLASS_DISPLAY_3D 0x02\r
155#define PCI_CLASS_DISPLAY_OTHER 0x80\r
156#define PCI_CLASS_DISPLAY_GFX 0x80\r
157#define PCI_CLASS_GFX 0x80 // obsolete\r
158#define PCI_CLASS_BRIDGE 0x06\r
159#define PCI_CLASS_BRIDGE_HOST 0x00\r
160#define PCI_CLASS_BRIDGE_ISA 0x01\r
161#define PCI_CLASS_ISA 0x01 // obsolete\r
162#define PCI_CLASS_BRIDGE_EISA 0x02\r
163#define PCI_CLASS_BRIDGE_MCA 0x03\r
164#define PCI_CLASS_BRIDGE_P2P 0x04\r
165#define PCI_CLASS_BRIDGE_PCMCIA 0x05\r
166#define PCI_CLASS_BRIDGE_NUBUS 0x06\r
167#define PCI_CLASS_BRIDGE_CARDBUS 0x07\r
168#define PCI_CLASS_BRIDGE_RACEWAY 0x08\r
169#define PCI_CLASS_BRIDGE_ISA_PDECODE 0x80\r
170#define PCI_CLASS_ISA_POSITIVE_DECODE 0x80 // obsolete\r
171#define PCI_CLASS_SERIAL 0x0C\r
172#define PCI_CLASS_SERIAL_FIREWIRE 0x00\r
173#define PCI_CLASS_SERIAL_ACCESS_BUS 0x01\r
174#define PCI_CLASS_SERIAL_SSA 0x02\r
175#define PCI_CLASS_SERIAL_USB 0x03\r
176#define PCI_CLASS_SERIAL_FIBRECHANNEL 0x04\r
177#define PCI_CLASS_SERIAL_SMB 0x05\r
178\r
179#define IS_CLASS1(_p, c) ((_p)->Hdr.ClassCode[2] == (c))\r
180#define IS_CLASS2(_p, c, s) (IS_CLASS1 (_p, c) && ((_p)->Hdr.ClassCode[1] == (s)))\r
181#define IS_CLASS3(_p, c, s, p) (IS_CLASS2 (_p, c, s) && ((_p)->Hdr.ClassCode[0] == (p)))\r
182\r
183#define IS_PCI_DISPLAY(_p) IS_CLASS1 (_p, PCI_CLASS_DISPLAY)\r
184#define IS_PCI_VGA(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 0)\r
185#define IS_PCI_8514(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 1)\r
186#define IS_PCI_GFX(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_GFX, 0)\r
187#define IS_PCI_OLD(_p) IS_CLASS1 (_p, PCI_CLASS_OLD)\r
188#define IS_PCI_OLD_VGA(_p) IS_CLASS2 (_p, PCI_CLASS_OLD, PCI_CLASS_OLD_VGA)\r
189#define IS_PCI_IDE(_p) IS_CLASS2 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_IDE)\r
190#define IS_PCI_SCSI(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_SCSI, 0)\r
191#define IS_PCI_RAID(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_RAID, 0)\r
192#define IS_PCI_LPC(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_ISA, 0)\r
193#define IS_PCI_P2P(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 0)\r
194#define IS_PCI_P2P_SUB(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 1)\r
195#define IS_PCI_USB(_p) IS_CLASS2 (_p, PCI_CLASS_SERIAL, PCI_CLASS_SERIAL_USB)\r
196\r
197#define HEADER_TYPE_DEVICE 0x00\r
198#define HEADER_TYPE_PCI_TO_PCI_BRIDGE 0x01\r
199#define HEADER_TYPE_CARDBUS_BRIDGE 0x02\r
200\r
201#define HEADER_TYPE_MULTI_FUNCTION 0x80\r
202#define HEADER_LAYOUT_CODE 0x7f\r
203\r
204#define IS_PCI_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_PCI_TO_PCI_BRIDGE))\r
205#define IS_CARDBUS_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_CARDBUS_BRIDGE))\r
206#define IS_PCI_MULTI_FUNC(_p) ((_p)->Hdr.HeaderType & HEADER_TYPE_MULTI_FUNCTION)\r
207\r
208#define PCI_DEVICE_ROMBAR 0x30\r
209#define PCI_BRIDGE_ROMBAR 0x38\r
210\r
211#define PCI_MAX_BAR 6\r
212#define PCI_MAX_CONFIG_OFFSET 0x100\r
213//\r
214// bugbug: this is supported in PCI spec v2.3\r
215//\r
216#define PCI_EXP_MAX_CONFIG_OFFSET 0x1000\r
217\r
218#define PCI_VENDOR_ID_OFFSET 0x00\r
219#define PCI_DEVICE_ID_OFFSET 0x02\r
220#define PCI_COMMAND_OFFSET 0x04\r
221#define PCI_PRIMARY_STATUS_OFFSET 0x06\r
222#define PCI_REVISION_ID_OFFSET 0x08\r
223#define PCI_CLASSCODE_OFFSET 0x09\r
224#define PCI_CACHELINE_SIZE_OFFSET 0x0C\r
225#define PCI_LATENCY_TIMER_OFFSET 0x0D\r
226#define PCI_HEADER_TYPE_OFFSET 0x0E\r
227#define PCI_BIST_OFFSET 0x0F\r
228\r
229#define PCI_BRIDGE_CONTROL_REGISTER_OFFSET 0x3E\r
230#define PCI_BRIDGE_STATUS_REGISTER_OFFSET 0x1E\r
231\r
232#define PCI_BRIDGE_PRIMARY_BUS_REGISTER_OFFSET 0x18\r
233#define PCI_BRIDGE_SECONDARY_BUS_REGISTER_OFFSET 0x19\r
234#define PCI_BRIDGE_SUBORDINATE_BUS_REGISTER_OFFSET 0x1a\r
235\r
236typedef struct {\r
237 UINT8 Register;\r
238 UINT8 Function;\r
239 UINT8 Device;\r
240 UINT8 Bus;\r
241 UINT8 Reserved[4];\r
242} DEFIO_PCI_ADDR;\r
243\r
244typedef union {\r
245 struct {\r
246 UINT32 Reg : 8;\r
247 UINT32 Func : 3;\r
248 UINT32 Dev : 5;\r
249 UINT32 Bus : 8;\r
250 UINT32 Reserved : 7;\r
251 UINT32 Enable : 1;\r
252 } Bits;\r
253 UINT32 Uint32;\r
254} PCI_CONFIG_ACCESS_CF8;\r
255\r
256#pragma pack()\r
257\r
258#define EFI_ROOT_BRIDGE_LIST 'eprb'\r
259#define PCI_EXPANSION_ROM_HEADER_SIGNATURE 0xaa55\r
260#define EFI_PCI_EXPANSION_ROM_HEADER_EFISIGNATURE 0x0EF1\r
261#define PCI_DATA_STRUCTURE_SIGNATURE EFI_SIGNATURE_32 ('P', 'C', 'I', 'R')\r
262#define PCI_CODE_TYPE_PCAT_IMAGE 0x00\r
263#define PCI_CODE_TYPE_EFI_IMAGE 0x03\r
264#define EFI_PCI_EXPANSION_ROM_HEADER_COMPRESSED 0x0001\r
265\r
266#define EFI_PCI_COMMAND_IO_SPACE 0x0001\r
267#define EFI_PCI_COMMAND_MEMORY_SPACE 0x0002\r
268#define EFI_PCI_COMMAND_BUS_MASTER 0x0004\r
269#define EFI_PCI_COMMAND_SPECIAL_CYCLE 0x0008\r
270#define EFI_PCI_COMMAND_MEMORY_WRITE_AND_INVALIDATE 0x0010\r
271#define EFI_PCI_COMMAND_VGA_PALETTE_SNOOP 0x0020\r
272#define EFI_PCI_COMMAND_PARITY_ERROR_RESPOND 0x0040\r
273#define EFI_PCI_COMMAND_STEPPING_CONTROL 0x0080\r
274#define EFI_PCI_COMMAND_SERR 0x0100\r
275#define EFI_PCI_COMMAND_FAST_BACK_TO_BACK 0x0200\r
276\r
277#define EFI_PCI_BRIDGE_CONTROL_PARITY_ERROR_RESPONSE 0x0001\r
278#define EFI_PCI_BRIDGE_CONTROL_SERR 0x0002\r
279#define EFI_PCI_BRIDGE_CONTROL_ISA 0x0004\r
280#define EFI_PCI_BRIDGE_CONTROL_VGA 0x0008\r
281#define EFI_PCI_BRIDGE_CONTROL_VGA_16 0x0010\r
282#define EFI_PCI_BRIDGE_CONTROL_MASTER_ABORT 0x0020\r
283#define EFI_PCI_BRIDGE_CONTROL_RESET_SECONDARY_BUS 0x0040\r
284#define EFI_PCI_BRIDGE_CONTROL_FAST_BACK_TO_BACK 0x0080\r
285#define EFI_PCI_BRIDGE_CONTROL_PRIMARY_DISCARD_TIMER 0x0100\r
286#define EFI_PCI_BRIDGE_CONTROL_SECONDARY_DISCARD_TIMER 0x0200\r
287#define EFI_PCI_BRIDGE_CONTROL_TIMER_STATUS 0x0400\r
288#define EFI_PCI_BRIDGE_CONTROL_DISCARD_TIMER_SERR 0x0800\r
289\r
290//\r
291// Following are the PCI-CARDBUS bridge control bit\r
292//\r
293#define EFI_PCI_BRIDGE_CONTROL_IREQINT_ENABLE 0x0080\r
294#define EFI_PCI_BRIDGE_CONTROL_RANGE0_MEMORY_TYPE 0x0100\r
295#define EFI_PCI_BRIDGE_CONTROL_RANGE1_MEMORY_TYPE 0x0200\r
296#define EFI_PCI_BRIDGE_CONTROL_WRITE_POSTING_ENABLE 0x0400\r
297\r
298//\r
299// Following are the PCI status control bit\r
300//\r
301#define EFI_PCI_STATUS_CAPABILITY 0x0010\r
302#define EFI_PCI_STATUS_66MZ_CAPABLE 0x0020\r
303#define EFI_PCI_FAST_BACK_TO_BACK_CAPABLE 0x0080\r
304#define EFI_PCI_MASTER_DATA_PARITY_ERROR 0x0100\r
305\r
306#define EFI_PCI_CAPABILITY_PTR 0x34\r
307#define EFI_PCI_CARDBUS_BRIDGE_CAPABILITY_PTR 0x14\r
308\r
309#pragma pack(1)\r
310typedef struct {\r
311 UINT16 Signature; // 0xaa55\r
312 UINT8 Reserved[0x16];\r
313 UINT16 PcirOffset;\r
314} PCI_EXPANSION_ROM_HEADER;\r
315\r
316typedef struct {\r
317 UINT16 Signature; // 0xaa55\r
318 UINT16 InitializationSize;\r
319 UINT32 EfiSignature; // 0x0EF1\r
320 UINT16 EfiSubsystem;\r
321 UINT16 EfiMachineType;\r
322 UINT16 CompressionType;\r
323 UINT8 Reserved[8];\r
324 UINT16 EfiImageHeaderOffset;\r
325 UINT16 PcirOffset;\r
326} EFI_PCI_EXPANSION_ROM_HEADER;\r
327\r
328typedef struct {\r
329 UINT16 Signature; // 0xaa55\r
330 UINT8 Size512;\r
331 UINT8 Reserved[15];\r
332 UINT16 PcirOffset;\r
333} EFI_LEGACY_EXPANSION_ROM_HEADER;\r
334\r
335typedef union {\r
336 UINT8 *Raw;\r
337 PCI_EXPANSION_ROM_HEADER *Generic;\r
338 EFI_PCI_EXPANSION_ROM_HEADER *Efi;\r
339 EFI_LEGACY_EXPANSION_ROM_HEADER *PcAt;\r
340} EFI_PCI_ROM_HEADER;\r
341\r
342typedef struct {\r
343 UINT32 Signature; // "PCIR"\r
344 UINT16 VendorId;\r
345 UINT16 DeviceId;\r
346 UINT16 Reserved0;\r
347 UINT16 Length;\r
348 UINT8 Revision;\r
349 UINT8 ClassCode[3];\r
350 UINT16 ImageLength;\r
351 UINT16 CodeRevision;\r
352 UINT8 CodeType;\r
353 UINT8 Indicator;\r
354 UINT16 Reserved1;\r
355} PCI_DATA_STRUCTURE;\r
356\r
357//\r
358// PCI Capability List IDs and records\r
359//\r
360#define EFI_PCI_CAPABILITY_ID_PMI 0x01\r
361#define EFI_PCI_CAPABILITY_ID_AGP 0x02\r
362#define EFI_PCI_CAPABILITY_ID_VPD 0x03\r
363#define EFI_PCI_CAPABILITY_ID_SLOTID 0x04\r
364#define EFI_PCI_CAPABILITY_ID_MSI 0x05\r
365#define EFI_PCI_CAPABILITY_ID_HOTPLUG 0x06\r
366#define EFI_PCI_CAPABILITY_ID_PCIX 0x07\r
367//\r
368// bugbug: this ID is defined in PCI spec v2.3\r
369//\r
370#define EFI_PCI_CAPABILITY_ID_PCIEXP 0x10\r
371\r
372typedef struct {\r
373 UINT8 CapabilityID;\r
374 UINT8 NextItemPtr;\r
375} EFI_PCI_CAPABILITY_HDR;\r
376\r
377//\r
378// Capability EFI_PCI_CAPABILITY_ID_PMI\r
379//\r
380typedef struct {\r
381 EFI_PCI_CAPABILITY_HDR Hdr;\r
382 UINT16 PMC;\r
383 UINT16 PMCSR;\r
384 UINT8 BridgeExtention;\r
385 UINT8 Data;\r
386} EFI_PCI_CAPABILITY_PMI;\r
387\r
388//\r
389// Capability EFI_PCI_CAPABILITY_ID_AGP\r
390//\r
391typedef struct {\r
392 EFI_PCI_CAPABILITY_HDR Hdr;\r
393 UINT8 Rev;\r
394 UINT8 Reserved;\r
395 UINT32 Status;\r
396 UINT32 Command;\r
397} EFI_PCI_CAPABILITY_AGP;\r
398\r
399//\r
400// Capability EFI_PCI_CAPABILITY_ID_VPD\r
401//\r
402typedef struct {\r
403 EFI_PCI_CAPABILITY_HDR Hdr;\r
404 UINT16 AddrReg;\r
405 UINT32 DataReg;\r
406} EFI_PCI_CAPABILITY_VPD;\r
407\r
408//\r
409// Capability EFI_PCI_CAPABILITY_ID_SLOTID\r
410//\r
411typedef struct {\r
412 EFI_PCI_CAPABILITY_HDR Hdr;\r
413 UINT8 ExpnsSlotReg;\r
414 UINT8 ChassisNo;\r
415} EFI_PCI_CAPABILITY_SLOTID;\r
416\r
417//\r
418// Capability EFI_PCI_CAPABILITY_ID_MSI\r
419//\r
420typedef struct {\r
421 EFI_PCI_CAPABILITY_HDR Hdr;\r
422 UINT16 MsgCtrlReg;\r
423 UINT32 MsgAddrReg;\r
424 UINT16 MsgDataReg;\r
425} EFI_PCI_CAPABILITY_MSI32;\r
426\r
427typedef struct {\r
428 EFI_PCI_CAPABILITY_HDR Hdr;\r
429 UINT16 MsgCtrlReg;\r
430 UINT32 MsgAddrRegLsdw;\r
431 UINT32 MsgAddrRegMsdw;\r
432 UINT16 MsgDataReg;\r
433} EFI_PCI_CAPABILITY_MSI64;\r
434\r
435//\r
436// Capability EFI_PCI_CAPABILITY_ID_HOTPLUG\r
437//\r
438typedef struct {\r
439 EFI_PCI_CAPABILITY_HDR Hdr;\r
440 //\r
441 // not finished - fields need to go here\r
442 //\r
443} EFI_PCI_CAPABILITY_HOTPLUG;\r
444\r
445//\r
446// Capability EFI_PCI_CAPABILITY_ID_PCIX\r
447//\r
448typedef struct {\r
449 EFI_PCI_CAPABILITY_HDR Hdr;\r
450 UINT16 CommandReg;\r
451 UINT32 StatusReg;\r
452} EFI_PCI_CAPABILITY_PCIX;\r
453\r
454typedef struct {\r
455 EFI_PCI_CAPABILITY_HDR Hdr;\r
456 UINT16 SecStatusReg;\r
457 UINT32 StatusReg;\r
458 UINT32 SplitTransCtrlRegUp;\r
459 UINT32 SplitTransCtrlRegDn;\r
460} EFI_PCI_CAPABILITY_PCIX_BRDG;\r
461\r
462#define DEVICE_ID_NOCARE 0xFFFF\r
463\r
464#define PCI_ACPI_UNUSED 0\r
465#define PCI_BAR_NOCHANGE 0\r
466#define PCI_BAR_OLD_ALIGN 0xFFFFFFFFFFFFFFFFULL\r
467#define PCI_BAR_EVEN_ALIGN 0xFFFFFFFFFFFFFFFEULL\r
468#define PCI_BAR_SQUAD_ALIGN 0xFFFFFFFFFFFFFFFDULL\r
469#define PCI_BAR_DQUAD_ALIGN 0xFFFFFFFFFFFFFFFCULL\r
470\r
471#define PCI_BAR_IDX0 0x00\r
472#define PCI_BAR_IDX1 0x01\r
473#define PCI_BAR_IDX2 0x02\r
474#define PCI_BAR_IDX3 0x03\r
475#define PCI_BAR_IDX4 0x04\r
476#define PCI_BAR_IDX5 0x05\r
477#define PCI_BAR_ALL 0xFF\r
478\r
479#pragma pack(pop)\r
480\r
481#endif\r