]> git.proxmox.com Git - mirror_edk2.git/blame - UefiCpuPkg/Library/MtrrLib/MtrrLib.c
UefiCpuPkg/MtrrLib: Add worker functions to access MTRRs or variable
[mirror_edk2.git] / UefiCpuPkg / Library / MtrrLib / MtrrLib.c
CommitLineData
e50466da 1/** @file\r
2 MTRR setting library\r
3\r
0a4f7aa0 4 Copyright (c) 2008 - 2015, Intel Corporation. All rights reserved.<BR>\r
01a1c0fc 5 This program and the accompanying materials\r
e50466da 6 are licensed and made available under the terms and conditions of the BSD License\r
7 which accompanies this distribution. The full text of the license may be found at\r
8 http://opensource.org/licenses/bsd-license.php\r
9\r
10 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
11 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
12\r
13**/\r
14\r
15#include <Base.h>\r
16\r
17#include <Library/MtrrLib.h>\r
18#include <Library/BaseLib.h>\r
19#include <Library/CpuLib.h>\r
20#include <Library/BaseMemoryLib.h>\r
21#include <Library/DebugLib.h>\r
22\r
c878cee4 23//\r
24// Context to save and restore when MTRRs are programmed\r
25//\r
26typedef struct {\r
27 UINTN Cr4;\r
28 BOOLEAN InterruptState;\r
29} MTRR_CONTEXT;\r
30\r
e50466da 31//\r
32// This table defines the offset, base and length of the fixed MTRRs\r
33//\r
f877f300 34CONST FIXED_MTRR mMtrrLibFixedMtrrTable[] = {\r
e50466da 35 {\r
36 MTRR_LIB_IA32_MTRR_FIX64K_00000,\r
37 0,\r
38 SIZE_64KB\r
39 },\r
40 {\r
41 MTRR_LIB_IA32_MTRR_FIX16K_80000,\r
42 0x80000,\r
43 SIZE_16KB\r
44 },\r
45 {\r
46 MTRR_LIB_IA32_MTRR_FIX16K_A0000,\r
47 0xA0000,\r
48 SIZE_16KB\r
49 },\r
50 {\r
51 MTRR_LIB_IA32_MTRR_FIX4K_C0000,\r
52 0xC0000,\r
53 SIZE_4KB\r
54 },\r
55 {\r
56 MTRR_LIB_IA32_MTRR_FIX4K_C8000,\r
57 0xC8000,\r
58 SIZE_4KB\r
59 },\r
60 {\r
61 MTRR_LIB_IA32_MTRR_FIX4K_D0000,\r
62 0xD0000,\r
63 SIZE_4KB\r
64 },\r
65 {\r
66 MTRR_LIB_IA32_MTRR_FIX4K_D8000,\r
67 0xD8000,\r
68 SIZE_4KB\r
69 },\r
70 {\r
71 MTRR_LIB_IA32_MTRR_FIX4K_E0000,\r
72 0xE0000,\r
73 SIZE_4KB\r
74 },\r
75 {\r
76 MTRR_LIB_IA32_MTRR_FIX4K_E8000,\r
77 0xE8000,\r
78 SIZE_4KB\r
79 },\r
80 {\r
81 MTRR_LIB_IA32_MTRR_FIX4K_F0000,\r
82 0xF0000,\r
83 SIZE_4KB\r
84 },\r
85 {\r
86 MTRR_LIB_IA32_MTRR_FIX4K_F8000,\r
87 0xF8000,\r
88 SIZE_4KB\r
76b4cae3 89 }\r
e50466da 90};\r
91\r
f877f300 92//\r
93// Lookup table used to print MTRRs\r
94//\r
95GLOBAL_REMOVE_IF_UNREFERENCED CONST CHAR8 *mMtrrMemoryCacheTypeShortName[] = {\r
96 "UC", // CacheUncacheable\r
97 "WC", // CacheWriteCombining\r
98 "R*", // Invalid\r
99 "R*", // Invalid\r
100 "WT", // CacheWriteThrough\r
101 "WP", // CacheWriteProtected\r
102 "WB", // CacheWriteBack\r
103 "R*" // Invalid\r
104};\r
105\r
31b3597e
MK
106/**\r
107 Worker function returns the variable MTRR count for the CPU.\r
108\r
109 @return Variable MTRR count\r
110\r
111**/\r
112UINT32\r
113GetVariableMtrrCountWorker (\r
114 VOID\r
115 )\r
116{\r
117 UINT32 VariableMtrrCount;\r
118\r
119 VariableMtrrCount = (UINT32)(AsmReadMsr64 (MTRR_LIB_IA32_MTRR_CAP) & MTRR_LIB_IA32_MTRR_CAP_VCNT_MASK);\r
120 ASSERT (VariableMtrrCount <= MTRR_NUMBER_OF_VARIABLE_MTRR);\r
121 return VariableMtrrCount;\r
122}\r
123\r
3b9be416
JY
124/**\r
125 Returns the variable MTRR count for the CPU.\r
126\r
127 @return Variable MTRR count\r
128\r
129**/\r
130UINT32\r
ed8dfd7b 131EFIAPI\r
3b9be416
JY
132GetVariableMtrrCount (\r
133 VOID\r
134 )\r
135{\r
947a573a 136 if (!IsMtrrSupported ()) {\r
137 return 0;\r
138 }\r
31b3597e 139 return GetVariableMtrrCountWorker ();\r
3b9be416
JY
140}\r
141\r
142/**\r
31b3597e 143 Worker function returns the firmware usable variable MTRR count for the CPU.\r
3b9be416
JY
144\r
145 @return Firmware usable variable MTRR count\r
146\r
147**/\r
148UINT32\r
31b3597e 149GetFirmwareVariableMtrrCountWorker (\r
3b9be416
JY
150 VOID\r
151 )\r
152{\r
947a573a 153 UINT32 VariableMtrrCount;\r
46309b11 154 UINT32 ReservedMtrrNumber;\r
947a573a 155\r
31b3597e 156 VariableMtrrCount = GetVariableMtrrCountWorker ();\r
46309b11
JF
157 ReservedMtrrNumber = PcdGet32 (PcdCpuNumberOfReservedVariableMtrrs);\r
158 if (VariableMtrrCount < ReservedMtrrNumber) {\r
947a573a 159 return 0;\r
160 }\r
161\r
46309b11 162 return VariableMtrrCount - ReservedMtrrNumber;\r
3b9be416 163}\r
e50466da 164\r
31b3597e
MK
165/**\r
166 Returns the firmware usable variable MTRR count for the CPU.\r
167\r
168 @return Firmware usable variable MTRR count\r
169\r
170**/\r
171UINT32\r
172EFIAPI\r
173GetFirmwareVariableMtrrCount (\r
174 VOID\r
175 )\r
176{\r
177 if (!IsMtrrSupported ()) {\r
178 return 0;\r
179 }\r
180 return GetFirmwareVariableMtrrCountWorker ();\r
181}\r
182\r
183/**\r
184 Worker function returns the default MTRR cache type for the system.\r
185\r
5abd5ed4
MK
186 If MtrrSetting is not NULL, returns the default MTRR cache type from input\r
187 MTRR settings buffer.\r
188 If MtrrSetting is NULL, returns the default MTRR cache type from MSR.\r
189\r
190 @param[in] MtrrSetting A buffer holding all MTRRs content.\r
191\r
31b3597e
MK
192 @return The default MTRR cache type.\r
193\r
194**/\r
195MTRR_MEMORY_CACHE_TYPE\r
196MtrrGetDefaultMemoryTypeWorker (\r
5abd5ed4 197 IN MTRR_SETTINGS *MtrrSetting\r
31b3597e
MK
198 )\r
199{\r
5abd5ed4
MK
200 if (MtrrSetting == NULL) {\r
201 return (MTRR_MEMORY_CACHE_TYPE) (AsmReadMsr64 (MTRR_LIB_IA32_MTRR_DEF_TYPE) & 0x7);\r
202 } else {\r
203 return (MTRR_MEMORY_CACHE_TYPE) (MtrrSetting->MtrrDefType & 0x7);\r
204 }\r
31b3597e
MK
205}\r
206\r
207\r
e50466da 208/**\r
209 Returns the default MTRR cache type for the system.\r
210\r
91ec7824 211 @return The default MTRR cache type.\r
e50466da 212\r
213**/\r
91ec7824 214MTRR_MEMORY_CACHE_TYPE\r
215EFIAPI\r
216MtrrGetDefaultMemoryType (\r
e50466da 217 VOID\r
91ec7824 218 )\r
e50466da 219{\r
91ec7824 220 if (!IsMtrrSupported ()) {\r
221 return CacheUncacheable;\r
222 }\r
5abd5ed4 223 return MtrrGetDefaultMemoryTypeWorker (NULL);\r
91ec7824 224}\r
e50466da 225\r
226/**\r
227 Preparation before programming MTRR.\r
228\r
229 This function will do some preparation for programming MTRRs:\r
230 disable cache, invalid cache and disable MTRR caching functionality\r
231\r
a5953380 232 @param[out] MtrrContext Pointer to context to save\r
e50466da 233\r
234**/\r
c878cee4 235VOID\r
e50466da 236PreMtrrChange (\r
c878cee4 237 OUT MTRR_CONTEXT *MtrrContext\r
e50466da 238 )\r
239{\r
c878cee4 240 //\r
241 // Disable interrupts and save current interrupt state\r
242 //\r
243 MtrrContext->InterruptState = SaveAndDisableInterrupts();\r
76b4cae3 244\r
e50466da 245 //\r
246 // Enter no fill cache mode, CD=1(Bit30), NW=0 (Bit29)\r
247 //\r
58b23d90 248 AsmDisableCache ();\r
249\r
e50466da 250 //\r
58b23d90 251 // Save original CR4 value and clear PGE flag (Bit 7)\r
e50466da 252 //\r
c878cee4 253 MtrrContext->Cr4 = AsmReadCr4 ();\r
254 AsmWriteCr4 (MtrrContext->Cr4 & (~BIT7));\r
58b23d90 255\r
e50466da 256 //\r
257 // Flush all TLBs\r
258 //\r
259 CpuFlushTlb ();\r
58b23d90 260\r
e50466da 261 //\r
76b4cae3 262 // Disable MTRRs\r
e50466da 263 //\r
264 AsmMsrBitFieldWrite64 (MTRR_LIB_IA32_MTRR_DEF_TYPE, 10, 11, 0);\r
e50466da 265}\r
266\r
e50466da 267/**\r
268 Cleaning up after programming MTRRs.\r
269\r
270 This function will do some clean up after programming MTRRs:\r
0779e5bf 271 Flush all TLBs, re-enable caching, restore CR4.\r
e50466da 272\r
a5953380 273 @param[in] MtrrContext Pointer to context to restore\r
e50466da 274\r
275**/\r
276VOID\r
0779e5bf 277PostMtrrChangeEnableCache (\r
c878cee4 278 IN MTRR_CONTEXT *MtrrContext\r
e50466da 279 )\r
280{\r
e50466da 281 //\r
76b4cae3 282 // Flush all TLBs\r
e50466da 283 //\r
e50466da 284 CpuFlushTlb ();\r
285\r
286 //\r
287 // Enable Normal Mode caching CD=NW=0, CD(Bit30), NW(Bit29)\r
288 //\r
58b23d90 289 AsmEnableCache ();\r
e50466da 290\r
58b23d90 291 //\r
292 // Restore original CR4 value\r
293 //\r
c878cee4 294 AsmWriteCr4 (MtrrContext->Cr4);\r
76b4cae3 295\r
c878cee4 296 //\r
297 // Restore original interrupt state\r
298 //\r
299 SetInterruptState (MtrrContext->InterruptState);\r
e50466da 300}\r
301\r
0779e5bf 302/**\r
303 Cleaning up after programming MTRRs.\r
304\r
305 This function will do some clean up after programming MTRRs:\r
306 enable MTRR caching functionality, and enable cache\r
307\r
a5953380 308 @param[in] MtrrContext Pointer to context to restore\r
0779e5bf 309\r
310**/\r
311VOID\r
312PostMtrrChange (\r
c878cee4 313 IN MTRR_CONTEXT *MtrrContext\r
0779e5bf 314 )\r
315{\r
316 //\r
317 // Enable Cache MTRR\r
318 //\r
319 AsmMsrBitFieldWrite64 (MTRR_LIB_IA32_MTRR_DEF_TYPE, 10, 11, 3);\r
320\r
c878cee4 321 PostMtrrChangeEnableCache (MtrrContext);\r
0779e5bf 322}\r
323\r
85b7f65b
MK
324/**\r
325 Worker function gets the content in fixed MTRRs\r
326\r
327 @param[out] FixedSettings A buffer to hold fixed MTRRs content.\r
328\r
329 @retval The pointer of FixedSettings\r
330\r
331**/\r
332MTRR_FIXED_SETTINGS*\r
333MtrrGetFixedMtrrWorker (\r
334 OUT MTRR_FIXED_SETTINGS *FixedSettings\r
335 )\r
336{\r
337 UINT32 Index;\r
338\r
339 for (Index = 0; Index < MTRR_NUMBER_OF_FIXED_MTRR; Index++) {\r
340 FixedSettings->Mtrr[Index] =\r
341 AsmReadMsr64 (mMtrrLibFixedMtrrTable[Index].Msr);\r
342 }\r
343\r
344 return FixedSettings;\r
345}\r
346\r
347\r
348/**\r
349 This function gets the content in fixed MTRRs\r
350\r
351 @param[out] FixedSettings A buffer to hold fixed MTRRs content.\r
352\r
353 @retval The pointer of FixedSettings\r
354\r
355**/\r
356MTRR_FIXED_SETTINGS*\r
357EFIAPI\r
358MtrrGetFixedMtrr (\r
359 OUT MTRR_FIXED_SETTINGS *FixedSettings\r
360 )\r
361{\r
362 if (!IsMtrrSupported ()) {\r
363 return FixedSettings;\r
364 }\r
365\r
366 return MtrrGetFixedMtrrWorker (FixedSettings);\r
367}\r
368\r
369\r
370/**\r
371 Worker function will get the raw value in variable MTRRs\r
372\r
5abd5ed4
MK
373 If MtrrSetting is not NULL, gets the variable MTRRs raw value from input\r
374 MTRR settings buffer.\r
375 If MtrrSetting is NULL, gets the variable MTRRs raw value from MTRRs.\r
376\r
377 @param[in] MtrrSetting A buffer holding all MTRRs content.\r
378 @param[in] VariableMtrrCount Number of variable MTRRs.\r
85b7f65b
MK
379 @param[out] VariableSettings A buffer to hold variable MTRRs content.\r
380\r
381 @return The VariableSettings input pointer\r
382\r
383**/\r
384MTRR_VARIABLE_SETTINGS*\r
385MtrrGetVariableMtrrWorker (\r
5abd5ed4 386 IN MTRR_SETTINGS *MtrrSetting,\r
acf431e6 387 IN UINT32 VariableMtrrCount,\r
85b7f65b
MK
388 OUT MTRR_VARIABLE_SETTINGS *VariableSettings\r
389 )\r
390{\r
391 UINT32 Index;\r
85b7f65b 392\r
85b7f65b
MK
393 ASSERT (VariableMtrrCount <= MTRR_NUMBER_OF_VARIABLE_MTRR);\r
394\r
395 for (Index = 0; Index < VariableMtrrCount; Index++) {\r
5abd5ed4
MK
396 if (MtrrSetting == NULL) {\r
397 VariableSettings->Mtrr[Index].Base =\r
398 AsmReadMsr64 (MTRR_LIB_IA32_VARIABLE_MTRR_BASE + (Index << 1));\r
399 VariableSettings->Mtrr[Index].Mask =\r
400 AsmReadMsr64 (MTRR_LIB_IA32_VARIABLE_MTRR_BASE + (Index << 1) + 1);\r
401 } else {\r
402 VariableSettings->Mtrr[Index].Base = MtrrSetting->Variables.Mtrr[Index].Base;\r
403 VariableSettings->Mtrr[Index].Mask = MtrrSetting->Variables.Mtrr[Index].Mask;\r
404 }\r
85b7f65b
MK
405 }\r
406\r
407 return VariableSettings;\r
408}\r
409\r
410/**\r
411 This function will get the raw value in variable MTRRs\r
412\r
413 @param[out] VariableSettings A buffer to hold variable MTRRs content.\r
414\r
415 @return The VariableSettings input pointer\r
416\r
417**/\r
418MTRR_VARIABLE_SETTINGS*\r
419EFIAPI\r
420MtrrGetVariableMtrr (\r
421 OUT MTRR_VARIABLE_SETTINGS *VariableSettings\r
422 )\r
423{\r
424 if (!IsMtrrSupported ()) {\r
425 return VariableSettings;\r
426 }\r
427\r
428 return MtrrGetVariableMtrrWorker (\r
5abd5ed4 429 NULL,\r
acf431e6 430 GetVariableMtrrCountWorker (),\r
85b7f65b
MK
431 VariableSettings\r
432 );\r
433}\r
e50466da 434\r
435/**\r
436 Programs fixed MTRRs registers.\r
437\r
76b4cae3
MK
438 @param[in] MemoryCacheType The memory type to set.\r
439 @param[in, out] Base The base address of memory range.\r
440 @param[in, out] Length The length of memory range.\r
fa25cf38
MK
441 @param[out] ReturnMsrNum The index of the fixed MTRR MSR to program.\r
442 @param[out] ReturnClearMask The bits to clear in the fixed MTRR MSR.\r
443 @param[out] ReturnOrMask The bits to set in the fixed MTRR MSR.\r
e50466da 444\r
445 @retval RETURN_SUCCESS The cache type was updated successfully\r
446 @retval RETURN_UNSUPPORTED The requested range or cache type was invalid\r
447 for the fixed MTRRs.\r
448\r
449**/\r
450RETURN_STATUS\r
451ProgramFixedMtrr (\r
fa25cf38
MK
452 IN UINT64 MemoryCacheType,\r
453 IN OUT UINT64 *Base,\r
454 IN OUT UINT64 *Length,\r
455 OUT UINT32 *ReturnMsrNum,\r
456 OUT UINT64 *ReturnClearMask,\r
457 OUT UINT64 *ReturnOrMask\r
e50466da 458 )\r
459{\r
460 UINT32 MsrNum;\r
461 UINT32 ByteShift;\r
462 UINT64 TempQword;\r
463 UINT64 OrMask;\r
464 UINT64 ClearMask;\r
465\r
466 TempQword = 0;\r
467 OrMask = 0;\r
468 ClearMask = 0;\r
469\r
470 for (MsrNum = 0; MsrNum < MTRR_NUMBER_OF_FIXED_MTRR; MsrNum++) {\r
f877f300 471 if ((*Base >= mMtrrLibFixedMtrrTable[MsrNum].BaseAddress) &&\r
e50466da 472 (*Base <\r
473 (\r
f877f300 474 mMtrrLibFixedMtrrTable[MsrNum].BaseAddress +\r
475 (8 * mMtrrLibFixedMtrrTable[MsrNum].Length)\r
e50466da 476 )\r
477 )\r
478 ) {\r
479 break;\r
480 }\r
481 }\r
482\r
483 if (MsrNum == MTRR_NUMBER_OF_FIXED_MTRR) {\r
484 return RETURN_UNSUPPORTED;\r
485 }\r
486\r
487 //\r
488 // We found the fixed MTRR to be programmed\r
489 //\r
490 for (ByteShift = 0; ByteShift < 8; ByteShift++) {\r
491 if (*Base ==\r
492 (\r
f877f300 493 mMtrrLibFixedMtrrTable[MsrNum].BaseAddress +\r
494 (ByteShift * mMtrrLibFixedMtrrTable[MsrNum].Length)\r
e50466da 495 )\r
496 ) {\r
497 break;\r
498 }\r
499 }\r
500\r
501 if (ByteShift == 8) {\r
502 return RETURN_UNSUPPORTED;\r
503 }\r
504\r
505 for (\r
506 ;\r
f877f300 507 ((ByteShift < 8) && (*Length >= mMtrrLibFixedMtrrTable[MsrNum].Length));\r
e50466da 508 ByteShift++\r
509 ) {\r
510 OrMask |= LShiftU64 ((UINT64) MemoryCacheType, (UINT32) (ByteShift * 8));\r
511 ClearMask |= LShiftU64 ((UINT64) 0xFF, (UINT32) (ByteShift * 8));\r
f877f300 512 *Length -= mMtrrLibFixedMtrrTable[MsrNum].Length;\r
513 *Base += mMtrrLibFixedMtrrTable[MsrNum].Length;\r
e50466da 514 }\r
515\r
516 if (ByteShift < 8 && (*Length != 0)) {\r
517 return RETURN_UNSUPPORTED;\r
518 }\r
519\r
fa25cf38
MK
520 *ReturnMsrNum = MsrNum;\r
521 *ReturnClearMask = ClearMask;\r
522 *ReturnOrMask = OrMask;\r
523\r
e50466da 524 return RETURN_SUCCESS;\r
525}\r
526\r
527\r
d0baed7d
MK
528/**\r
529 Worker function gets the attribute of variable MTRRs.\r
530\r
531 This function shadows the content of variable MTRRs into an\r
532 internal array: VariableMtrr.\r
533\r
534 @param[in] VariableSettings The variable MTRR values to shadow\r
535 @param[in] FirmwareVariableMtrrCount The number of variable MTRRs available to firmware\r
536 @param[in] MtrrValidBitsMask The mask for the valid bit of the MTRR\r
537 @param[in] MtrrValidAddressMask The valid address mask for MTRR\r
538 @param[out] VariableMtrr The array to shadow variable MTRRs content\r
539\r
540 @return The return value of this parameter indicates the\r
541 number of MTRRs which has been used.\r
542\r
543**/\r
544UINT32\r
545MtrrGetMemoryAttributeInVariableMtrrWorker (\r
546 IN MTRR_VARIABLE_SETTINGS *VariableSettings,\r
547 IN UINTN FirmwareVariableMtrrCount,\r
548 IN UINT64 MtrrValidBitsMask,\r
549 IN UINT64 MtrrValidAddressMask,\r
550 OUT VARIABLE_MTRR *VariableMtrr\r
551 )\r
552{\r
553 UINTN Index;\r
554 UINT32 UsedMtrr;\r
555\r
556 ZeroMem (VariableMtrr, sizeof (VARIABLE_MTRR) * MTRR_NUMBER_OF_VARIABLE_MTRR);\r
557 for (Index = 0, UsedMtrr = 0; Index < FirmwareVariableMtrrCount; Index++) {\r
558 if ((VariableSettings->Mtrr[Index].Mask & MTRR_LIB_CACHE_MTRR_ENABLED) != 0) {\r
559 VariableMtrr[Index].Msr = (UINT32)Index;\r
560 VariableMtrr[Index].BaseAddress = (VariableSettings->Mtrr[Index].Base & MtrrValidAddressMask);\r
561 VariableMtrr[Index].Length = ((~(VariableSettings->Mtrr[Index].Mask & MtrrValidAddressMask)) & MtrrValidBitsMask) + 1;\r
562 VariableMtrr[Index].Type = (VariableSettings->Mtrr[Index].Base & 0x0ff);\r
563 VariableMtrr[Index].Valid = TRUE;\r
564 VariableMtrr[Index].Used = TRUE;\r
565 UsedMtrr++;\r
566 }\r
567 }\r
568 return UsedMtrr;\r
569}\r
570\r
571\r
e50466da 572/**\r
76b4cae3 573 Gets the attribute of variable MTRRs.\r
e50466da 574\r
3ba736f3
JY
575 This function shadows the content of variable MTRRs into an\r
576 internal array: VariableMtrr.\r
e50466da 577\r
76b4cae3
MK
578 @param[in] MtrrValidBitsMask The mask for the valid bit of the MTRR\r
579 @param[in] MtrrValidAddressMask The valid address mask for MTRR\r
580 @param[out] VariableMtrr The array to shadow variable MTRRs content\r
e50466da 581\r
3ba736f3
JY
582 @return The return value of this paramter indicates the\r
583 number of MTRRs which has been used.\r
e50466da 584\r
585**/\r
3ba736f3 586UINT32\r
e50466da 587EFIAPI\r
588MtrrGetMemoryAttributeInVariableMtrr (\r
589 IN UINT64 MtrrValidBitsMask,\r
590 IN UINT64 MtrrValidAddressMask,\r
591 OUT VARIABLE_MTRR *VariableMtrr\r
592 )\r
593{\r
d0baed7d 594 MTRR_VARIABLE_SETTINGS VariableSettings;\r
3b9be416 595\r
947a573a 596 if (!IsMtrrSupported ()) {\r
597 return 0;\r
598 }\r
599\r
d0baed7d 600 MtrrGetVariableMtrrWorker (\r
5abd5ed4 601 NULL,\r
d0baed7d
MK
602 GetVariableMtrrCountWorker (),\r
603 &VariableSettings\r
604 );\r
e50466da 605\r
d0baed7d
MK
606 return MtrrGetMemoryAttributeInVariableMtrrWorker (\r
607 &VariableSettings,\r
608 GetFirmwareVariableMtrrCountWorker (),\r
609 MtrrValidBitsMask,\r
610 MtrrValidAddressMask,\r
611 VariableMtrr\r
612 );\r
e50466da 613}\r
614\r
615\r
616/**\r
617 Checks overlap between given memory range and MTRRs.\r
618\r
acf431e6
MK
619 @param[in] FirmwareVariableMtrrCount The number of variable MTRRs available\r
620 to firmware.\r
76b4cae3
MK
621 @param[in] Start The start address of memory range.\r
622 @param[in] End The end address of memory range.\r
623 @param[in] VariableMtrr The array to shadow variable MTRRs content\r
e50466da 624\r
625 @retval TRUE Overlap exists.\r
626 @retval FALSE No overlap.\r
627\r
628**/\r
629BOOLEAN\r
630CheckMemoryAttributeOverlap (\r
acf431e6
MK
631 IN UINTN FirmwareVariableMtrrCount,\r
632 IN PHYSICAL_ADDRESS Start,\r
633 IN PHYSICAL_ADDRESS End,\r
634 IN VARIABLE_MTRR *VariableMtrr\r
e50466da 635 )\r
636{\r
637 UINT32 Index;\r
638\r
acf431e6 639 for (Index = 0; Index < FirmwareVariableMtrrCount; Index++) {\r
e50466da 640 if (\r
641 VariableMtrr[Index].Valid &&\r
642 !(\r
643 (Start > (VariableMtrr[Index].BaseAddress +\r
644 VariableMtrr[Index].Length - 1)\r
645 ) ||\r
646 (End < VariableMtrr[Index].BaseAddress)\r
647 )\r
648 ) {\r
649 return TRUE;\r
650 }\r
651 }\r
652\r
653 return FALSE;\r
654}\r
655\r
656\r
657/**\r
658 Marks a variable MTRR as non-valid.\r
659\r
76b4cae3
MK
660 @param[in] Index The index of the array VariableMtrr to be invalidated\r
661 @param[in] VariableMtrr The array to shadow variable MTRRs content\r
662 @param[out] UsedMtrr The number of MTRRs which has already been used\r
e50466da 663\r
664**/\r
665VOID\r
666InvalidateShadowMtrr (\r
667 IN UINTN Index,\r
668 IN VARIABLE_MTRR *VariableMtrr,\r
669 OUT UINT32 *UsedMtrr\r
670 )\r
671{\r
672 VariableMtrr[Index].Valid = FALSE;\r
673 *UsedMtrr = *UsedMtrr - 1;\r
674}\r
675\r
676\r
677/**\r
76b4cae3 678 Combines memory attributes.\r
e50466da 679\r
680 If overlap exists between given memory range and MTRRs, try to combine them.\r
681\r
acf431e6
MK
682 @param[in] FirmwareVariableMtrrCount The number of variable MTRRs\r
683 available to firmware.\r
76b4cae3
MK
684 @param[in] Attributes The memory type to set.\r
685 @param[in, out] Base The base address of memory range.\r
686 @param[in, out] Length The length of memory range.\r
687 @param[in] VariableMtrr The array to shadow variable MTRRs content\r
688 @param[in, out] UsedMtrr The number of MTRRs which has already been used\r
689 @param[out] OverwriteExistingMtrr Returns whether an existing MTRR was used\r
e50466da 690\r
691 @retval EFI_SUCCESS Memory region successfully combined.\r
692 @retval EFI_ACCESS_DENIED Memory region cannot be combined.\r
693\r
694**/\r
695RETURN_STATUS\r
696CombineMemoryAttribute (\r
acf431e6 697 IN UINT32 FirmwareVariableMtrrCount,\r
e50466da 698 IN UINT64 Attributes,\r
699 IN OUT UINT64 *Base,\r
700 IN OUT UINT64 *Length,\r
701 IN VARIABLE_MTRR *VariableMtrr,\r
702 IN OUT UINT32 *UsedMtrr,\r
703 OUT BOOLEAN *OverwriteExistingMtrr\r
704 )\r
705{\r
706 UINT32 Index;\r
707 UINT64 CombineStart;\r
708 UINT64 CombineEnd;\r
709 UINT64 MtrrEnd;\r
710 UINT64 EndAddress;\r
1e60a0ec 711 BOOLEAN CoveredByExistingMtrr;\r
3b9be416 712\r
e50466da 713 *OverwriteExistingMtrr = FALSE;\r
1e60a0ec 714 CoveredByExistingMtrr = FALSE;\r
e50466da 715 EndAddress = *Base +*Length - 1;\r
716\r
3b9be416 717 for (Index = 0; Index < FirmwareVariableMtrrCount; Index++) {\r
e50466da 718\r
719 MtrrEnd = VariableMtrr[Index].BaseAddress + VariableMtrr[Index].Length - 1;\r
720 if (\r
721 !VariableMtrr[Index].Valid ||\r
722 (\r
723 *Base > (MtrrEnd) ||\r
724 (EndAddress < VariableMtrr[Index].BaseAddress)\r
725 )\r
726 ) {\r
727 continue;\r
728 }\r
729\r
730 //\r
731 // Combine same attribute MTRR range\r
732 //\r
733 if (Attributes == VariableMtrr[Index].Type) {\r
734 //\r
76b4cae3 735 // if the MTRR range contain the request range, set a flag, then continue to\r
1e60a0ec 736 // invalidate any MTRR of the same request range with higher priority cache type.\r
e50466da 737 //\r
738 if (VariableMtrr[Index].BaseAddress <= *Base && MtrrEnd >= EndAddress) {\r
1e60a0ec 739 CoveredByExistingMtrr = TRUE;\r
740 continue;\r
e50466da 741 }\r
742 //\r
743 // invalid this MTRR, and program the combine range\r
744 //\r
745 CombineStart =\r
746 (*Base) < VariableMtrr[Index].BaseAddress ?\r
747 (*Base) :\r
748 VariableMtrr[Index].BaseAddress;\r
749 CombineEnd = EndAddress > MtrrEnd ? EndAddress : MtrrEnd;\r
750\r
751 //\r
752 // Record the MTRR usage status in VariableMtrr array.\r
753 //\r
754 InvalidateShadowMtrr (Index, VariableMtrr, UsedMtrr);\r
755 *Base = CombineStart;\r
756 *Length = CombineEnd - CombineStart + 1;\r
757 EndAddress = CombineEnd;\r
758 *OverwriteExistingMtrr = TRUE;\r
759 continue;\r
760 } else {\r
761 //\r
762 // The cache type is different, but the range is convered by one MTRR\r
763 //\r
764 if (VariableMtrr[Index].BaseAddress == *Base && MtrrEnd == EndAddress) {\r
765 InvalidateShadowMtrr (Index, VariableMtrr, UsedMtrr);\r
766 continue;\r
767 }\r
768\r
769 }\r
770\r
771 if ((Attributes== MTRR_CACHE_WRITE_THROUGH &&\r
772 VariableMtrr[Index].Type == MTRR_CACHE_WRITE_BACK) ||\r
773 (Attributes == MTRR_CACHE_WRITE_BACK &&\r
774 VariableMtrr[Index].Type == MTRR_CACHE_WRITE_THROUGH) ||\r
775 (Attributes == MTRR_CACHE_UNCACHEABLE) ||\r
776 (VariableMtrr[Index].Type == MTRR_CACHE_UNCACHEABLE)\r
777 ) {\r
778 *OverwriteExistingMtrr = TRUE;\r
779 continue;\r
780 }\r
781 //\r
782 // Other type memory overlap is invalid\r
783 //\r
784 return RETURN_ACCESS_DENIED;\r
785 }\r
786\r
1e60a0ec 787 if (CoveredByExistingMtrr) {\r
788 *Length = 0;\r
789 }\r
790\r
e50466da 791 return RETURN_SUCCESS;\r
792}\r
793\r
794\r
795/**\r
76b4cae3
MK
796 Calculates the maximum value which is a power of 2, but less the MemoryLength.\r
797\r
798 @param[in] MemoryLength The number to pass in.\r
e50466da 799\r
e50466da 800 @return The maximum value which is align to power of 2 and less the MemoryLength\r
801\r
802**/\r
803UINT64\r
804Power2MaxMemory (\r
805 IN UINT64 MemoryLength\r
806 )\r
807{\r
808 UINT64 Result;\r
809\r
430fbbe0 810 if (RShiftU64 (MemoryLength, 32) != 0) {\r
e50466da 811 Result = LShiftU64 (\r
812 (UINT64) GetPowerOfTwo32 (\r
813 (UINT32) RShiftU64 (MemoryLength, 32)\r
814 ),\r
815 32\r
816 );\r
817 } else {\r
818 Result = (UINT64) GetPowerOfTwo32 ((UINT32) MemoryLength);\r
819 }\r
820\r
821 return Result;\r
822}\r
823\r
824\r
825/**\r
76b4cae3 826 Determines the MTRR numbers used to program a memory range.\r
e50466da 827\r
76b4cae3
MK
828 This function first checks the alignment of the base address.\r
829 If the alignment of the base address <= Length, cover the memory range\r
830 (BaseAddress, alignment) by a MTRR, then BaseAddress += alignment and\r
831 Length -= alignment. Repeat the step until alignment > Length.\r
e50466da 832\r
76b4cae3
MK
833 Then this function determines which direction of programming the variable\r
834 MTRRs for the remaining length will use fewer MTRRs.\r
1a2ad6fc 835\r
76b4cae3
MK
836 @param[in] BaseAddress Length of Memory to program MTRR\r
837 @param[in] Length Length of Memory to program MTRR\r
838 @param[in] MtrrNumber Pointer to the number of necessary MTRRs\r
e50466da 839\r
840 @retval TRUE Positive direction is better.\r
76b4cae3 841 FALSE Negative direction is better.\r
e50466da 842\r
843**/\r
844BOOLEAN\r
1a2ad6fc 845GetMtrrNumberAndDirection (\r
846 IN UINT64 BaseAddress,\r
847 IN UINT64 Length,\r
e50466da 848 IN UINTN *MtrrNumber\r
849 )\r
850{\r
851 UINT64 TempQword;\r
1a2ad6fc 852 UINT64 Alignment;\r
e50466da 853 UINT32 Positive;\r
854 UINT32 Subtractive;\r
855\r
1a2ad6fc 856 *MtrrNumber = 0;\r
857\r
858 if (BaseAddress != 0) {\r
859 do {\r
860 //\r
861 // Calculate the alignment of the base address.\r
862 //\r
863 Alignment = LShiftU64 (1, (UINTN)LowBitSet64 (BaseAddress));\r
864\r
865 if (Alignment > Length) {\r
866 break;\r
867 }\r
868\r
869 (*MtrrNumber)++;\r
870 BaseAddress += Alignment;\r
871 Length -= Alignment;\r
872 } while (TRUE);\r
873\r
874 if (Length == 0) {\r
875 return TRUE;\r
876 }\r
877 }\r
878\r
879 TempQword = Length;\r
e50466da 880 Positive = 0;\r
881 Subtractive = 0;\r
882\r
883 do {\r
884 TempQword -= Power2MaxMemory (TempQword);\r
885 Positive++;\r
886 } while (TempQword != 0);\r
887\r
1a2ad6fc 888 TempQword = Power2MaxMemory (LShiftU64 (Length, 1)) - Length;\r
e50466da 889 Subtractive++;\r
890 do {\r
891 TempQword -= Power2MaxMemory (TempQword);\r
892 Subtractive++;\r
893 } while (TempQword != 0);\r
894\r
895 if (Positive <= Subtractive) {\r
1a2ad6fc 896 *MtrrNumber += Positive;\r
e50466da 897 return TRUE;\r
898 } else {\r
1a2ad6fc 899 *MtrrNumber += Subtractive;\r
e50466da 900 return FALSE;\r
901 }\r
902}\r
903\r
904/**\r
905 Invalid variable MTRRs according to the value in the shadow array.\r
906\r
907 This function programs MTRRs according to the values specified\r
908 in the shadow array.\r
909\r
b0fa5d29 910 @param[in, out] VariableSettings Variable MTRR settings\r
acf431e6 911 @param[in] VariableMtrrCount Number of variable MTRRs\r
76b4cae3 912 @param[in, out] VariableMtrr Shadow of variable MTRR contents\r
e50466da 913\r
914**/\r
e50466da 915VOID\r
916InvalidateMtrr (\r
b0fa5d29 917 IN OUT MTRR_VARIABLE_SETTINGS *VariableSettings,\r
acf431e6 918 IN UINTN VariableMtrrCount,\r
76b4cae3
MK
919 IN OUT VARIABLE_MTRR *VariableMtrr\r
920 )\r
e50466da 921{\r
c878cee4 922 UINTN Index;\r
e50466da 923\r
b0fa5d29 924 for (Index = 0; Index < VariableMtrrCount; Index++) {\r
430fbbe0 925 if (!VariableMtrr[Index].Valid && VariableMtrr[Index].Used) {\r
b0fa5d29
MK
926 VariableSettings->Mtrr[Index].Base = 0;\r
927 VariableSettings->Mtrr[Index].Mask = 0;\r
e50466da 928 VariableMtrr[Index].Used = FALSE;\r
929 }\r
e50466da 930 }\r
e50466da 931}\r
932\r
933\r
934/**\r
935 Programs variable MTRRs\r
936\r
937 This function programs variable MTRRs\r
938\r
b0fa5d29 939 @param[in, out] VariableSettings Variable MTRR settings.\r
76b4cae3
MK
940 @param[in] MtrrNumber Index of MTRR to program.\r
941 @param[in] BaseAddress Base address of memory region.\r
942 @param[in] Length Length of memory region.\r
943 @param[in] MemoryCacheType Memory type to set.\r
944 @param[in] MtrrValidAddressMask The valid address mask for MTRR\r
e50466da 945\r
946**/\r
e50466da 947VOID\r
948ProgramVariableMtrr (\r
b0fa5d29
MK
949 IN OUT MTRR_VARIABLE_SETTINGS *VariableSettings,\r
950 IN UINTN MtrrNumber,\r
951 IN PHYSICAL_ADDRESS BaseAddress,\r
952 IN UINT64 Length,\r
953 IN UINT64 MemoryCacheType,\r
954 IN UINT64 MtrrValidAddressMask\r
e50466da 955 )\r
956{\r
c878cee4 957 UINT64 TempQword;\r
e50466da 958\r
959 //\r
960 // MTRR Physical Base\r
961 //\r
962 TempQword = (BaseAddress & MtrrValidAddressMask) | MemoryCacheType;\r
b0fa5d29 963 VariableSettings->Mtrr[MtrrNumber].Base = TempQword;\r
e50466da 964\r
965 //\r
966 // MTRR Physical Mask\r
967 //\r
968 TempQword = ~(Length - 1);\r
b0fa5d29 969 VariableSettings->Mtrr[MtrrNumber].Mask = (TempQword & MtrrValidAddressMask) | MTRR_LIB_CACHE_MTRR_ENABLED;\r
e50466da 970}\r
971\r
972\r
973/**\r
76b4cae3 974 Converts the Memory attribute value to MTRR_MEMORY_CACHE_TYPE.\r
e50466da 975\r
5abd5ed4
MK
976 If MtrrSetting is not NULL, gets the default memory attribute from input\r
977 MTRR settings buffer.\r
978 If MtrrSetting is NULL, gets the default memory attribute from MSR.\r
979\r
980 @param[in] MtrrSetting A buffer holding all MTRRs content.\r
76b4cae3 981 @param[in] MtrrType MTRR memory type\r
e50466da 982\r
983 @return The enum item in MTRR_MEMORY_CACHE_TYPE\r
984\r
985**/\r
e50466da 986MTRR_MEMORY_CACHE_TYPE\r
987GetMemoryCacheTypeFromMtrrType (\r
5abd5ed4 988 IN MTRR_SETTINGS *MtrrSetting,\r
e50466da 989 IN UINT64 MtrrType\r
990 )\r
991{\r
992 switch (MtrrType) {\r
993 case MTRR_CACHE_UNCACHEABLE:\r
994 return CacheUncacheable;\r
995 case MTRR_CACHE_WRITE_COMBINING:\r
996 return CacheWriteCombining;\r
997 case MTRR_CACHE_WRITE_THROUGH:\r
998 return CacheWriteThrough;\r
999 case MTRR_CACHE_WRITE_PROTECTED:\r
1000 return CacheWriteProtected;\r
1001 case MTRR_CACHE_WRITE_BACK:\r
1002 return CacheWriteBack;\r
1003 default:\r
1004 //\r
1005 // MtrrType is MTRR_CACHE_INVALID_TYPE, that means\r
76b4cae3 1006 // no MTRR covers the range\r
e50466da 1007 //\r
5abd5ed4 1008 return MtrrGetDefaultMemoryTypeWorker (MtrrSetting);\r
e50466da 1009 }\r
1010}\r
1011\r
1012/**\r
1013 Initializes the valid bits mask and valid address mask for MTRRs.\r
1014\r
1015 This function initializes the valid bits mask and valid address mask for MTRRs.\r
1016\r
76b4cae3
MK
1017 @param[out] MtrrValidBitsMask The mask for the valid bit of the MTRR\r
1018 @param[out] MtrrValidAddressMask The valid address mask for the MTRR\r
e50466da 1019\r
1020**/\r
e50466da 1021VOID\r
1022MtrrLibInitializeMtrrMask (\r
1023 OUT UINT64 *MtrrValidBitsMask,\r
1024 OUT UINT64 *MtrrValidAddressMask\r
1025 )\r
1026{\r
f877f300 1027 UINT32 RegEax;\r
1028 UINT8 PhysicalAddressBits;\r
e50466da 1029\r
1030 AsmCpuid (0x80000000, &RegEax, NULL, NULL, NULL);\r
1031\r
1032 if (RegEax >= 0x80000008) {\r
1033 AsmCpuid (0x80000008, &RegEax, NULL, NULL, NULL);\r
1034\r
1035 PhysicalAddressBits = (UINT8) RegEax;\r
1036\r
1037 *MtrrValidBitsMask = LShiftU64 (1, PhysicalAddressBits) - 1;\r
1038 *MtrrValidAddressMask = *MtrrValidBitsMask & 0xfffffffffffff000ULL;\r
1039 } else {\r
0a4f7aa0
JF
1040 *MtrrValidBitsMask = MTRR_LIB_MSR_VALID_MASK;\r
1041 *MtrrValidAddressMask = MTRR_LIB_CACHE_VALID_ADDRESS;\r
e50466da 1042 }\r
1043}\r
1044\r
1045\r
1046/**\r
76b4cae3 1047 Determines the real attribute of a memory range.\r
e50466da 1048\r
1049 This function is to arbitrate the real attribute of the memory when\r
76b4cae3 1050 there are 2 MTRRs covers the same memory range. For further details,\r
e50466da 1051 please refer the IA32 Software Developer's Manual, Volume 3,\r
1052 Section 10.11.4.1.\r
1053\r
76b4cae3
MK
1054 @param[in] MtrrType1 The first kind of Memory type\r
1055 @param[in] MtrrType2 The second kind of memory type\r
e50466da 1056\r
1057**/\r
1058UINT64\r
1059MtrrPrecedence (\r
76b4cae3
MK
1060 IN UINT64 MtrrType1,\r
1061 IN UINT64 MtrrType2\r
e50466da 1062 )\r
1063{\r
1064 UINT64 MtrrType;\r
1065\r
1066 MtrrType = MTRR_CACHE_INVALID_TYPE;\r
1067 switch (MtrrType1) {\r
1068 case MTRR_CACHE_UNCACHEABLE:\r
1069 MtrrType = MTRR_CACHE_UNCACHEABLE;\r
1070 break;\r
1071 case MTRR_CACHE_WRITE_COMBINING:\r
1072 if (\r
1073 MtrrType2==MTRR_CACHE_WRITE_COMBINING ||\r
1074 MtrrType2==MTRR_CACHE_UNCACHEABLE\r
1075 ) {\r
1076 MtrrType = MtrrType2;\r
1077 }\r
1078 break;\r
1079 case MTRR_CACHE_WRITE_THROUGH:\r
1080 if (\r
1081 MtrrType2==MTRR_CACHE_WRITE_THROUGH ||\r
1082 MtrrType2==MTRR_CACHE_WRITE_BACK\r
1083 ) {\r
1084 MtrrType = MTRR_CACHE_WRITE_THROUGH;\r
1085 } else if(MtrrType2==MTRR_CACHE_UNCACHEABLE) {\r
1086 MtrrType = MTRR_CACHE_UNCACHEABLE;\r
1087 }\r
1088 break;\r
1089 case MTRR_CACHE_WRITE_PROTECTED:\r
1090 if (MtrrType2 == MTRR_CACHE_WRITE_PROTECTED ||\r
1091 MtrrType2 == MTRR_CACHE_UNCACHEABLE) {\r
1092 MtrrType = MtrrType2;\r
1093 }\r
1094 break;\r
1095 case MTRR_CACHE_WRITE_BACK:\r
1096 if (\r
1097 MtrrType2== MTRR_CACHE_UNCACHEABLE ||\r
1098 MtrrType2==MTRR_CACHE_WRITE_THROUGH ||\r
1099 MtrrType2== MTRR_CACHE_WRITE_BACK\r
1100 ) {\r
1101 MtrrType = MtrrType2;\r
1102 }\r
1103 break;\r
1104 case MTRR_CACHE_INVALID_TYPE:\r
1105 MtrrType = MtrrType2;\r
1106 break;\r
1107 default:\r
1108 break;\r
1109 }\r
1110\r
1111 if (MtrrType2 == MTRR_CACHE_INVALID_TYPE) {\r
1112 MtrrType = MtrrType1;\r
1113 }\r
1114 return MtrrType;\r
1115}\r
1116\r
e50466da 1117/**\r
5abd5ed4 1118 Worker function will get the memory cache type of the specific address.\r
e50466da 1119\r
5abd5ed4
MK
1120 If MtrrSetting is not NULL, gets the memory cache type from input\r
1121 MTRR settings buffer.\r
1122 If MtrrSetting is NULL, gets the memory cache type from MTRRs.\r
e50466da 1123\r
5abd5ed4 1124 @param[in] MtrrSetting A buffer holding all MTRRs content.\r
85b7f65b
MK
1125 @param[in] Address The specific address\r
1126\r
1127 @return Memory cache type of the specific address\r
e50466da 1128\r
1129**/\r
85b7f65b 1130MTRR_MEMORY_CACHE_TYPE\r
5abd5ed4
MK
1131MtrrGetMemoryAttributeByAddressWorker (\r
1132 IN MTRR_SETTINGS *MtrrSetting,\r
85b7f65b 1133 IN PHYSICAL_ADDRESS Address\r
e50466da 1134 )\r
1135{\r
85b7f65b
MK
1136 UINT64 TempQword;\r
1137 UINTN Index;\r
1138 UINTN SubIndex;\r
1139 UINT64 MtrrType;\r
1140 UINT64 TempMtrrType;\r
1141 MTRR_MEMORY_CACHE_TYPE CacheType;\r
1142 VARIABLE_MTRR VariableMtrr[MTRR_NUMBER_OF_VARIABLE_MTRR];\r
1143 UINT64 MtrrValidBitsMask;\r
1144 UINT64 MtrrValidAddressMask;\r
1145 UINTN VariableMtrrCount;\r
d0baed7d 1146 MTRR_VARIABLE_SETTINGS VariableSettings;\r
f877f300 1147\r
e50466da 1148 //\r
85b7f65b 1149 // Check if MTRR is enabled, if not, return UC as attribute\r
e50466da 1150 //\r
5abd5ed4
MK
1151 if (MtrrSetting == NULL) {\r
1152 TempQword = AsmReadMsr64 (MTRR_LIB_IA32_MTRR_DEF_TYPE);\r
1153 } else {\r
1154 TempQword = MtrrSetting->MtrrDefType;\r
1155 }\r
85b7f65b 1156 MtrrType = MTRR_CACHE_INVALID_TYPE;\r
e50466da 1157\r
85b7f65b
MK
1158 if ((TempQword & MTRR_LIB_CACHE_MTRR_ENABLED) == 0) {\r
1159 return CacheUncacheable;\r
e50466da 1160 }\r
1161\r
1162 //\r
85b7f65b 1163 // If address is less than 1M, then try to go through the fixed MTRR\r
e50466da 1164 //\r
85b7f65b
MK
1165 if (Address < BASE_1MB) {\r
1166 if ((TempQword & MTRR_LIB_CACHE_FIXED_MTRR_ENABLED) != 0) {\r
1167 //\r
1168 // Go through the fixed MTRR\r
1169 //\r
1170 for (Index = 0; Index < MTRR_NUMBER_OF_FIXED_MTRR; Index++) {\r
1171 if (Address >= mMtrrLibFixedMtrrTable[Index].BaseAddress &&\r
1172 Address < (\r
1173 mMtrrLibFixedMtrrTable[Index].BaseAddress +\r
1174 (mMtrrLibFixedMtrrTable[Index].Length * 8)\r
1175 )\r
1176 ) {\r
1177 SubIndex =\r
1178 ((UINTN)Address - mMtrrLibFixedMtrrTable[Index].BaseAddress) /\r
1179 mMtrrLibFixedMtrrTable[Index].Length;\r
5abd5ed4
MK
1180 if (MtrrSetting == NULL) {\r
1181 TempQword = AsmReadMsr64 (mMtrrLibFixedMtrrTable[Index].Msr);\r
1182 } else {\r
1183 TempQword = MtrrSetting->Fixed.Mtrr[Index];\r
1184 }\r
85b7f65b 1185 MtrrType = RShiftU64 (TempQword, SubIndex * 8) & 0xFF;\r
5abd5ed4 1186 return GetMemoryCacheTypeFromMtrrType (MtrrSetting, MtrrType);\r
85b7f65b
MK
1187 }\r
1188 }\r
e50466da 1189 }\r
1190 }\r
85b7f65b 1191 MtrrLibInitializeMtrrMask(&MtrrValidBitsMask, &MtrrValidAddressMask);\r
d0baed7d
MK
1192\r
1193 MtrrGetVariableMtrrWorker (\r
5abd5ed4 1194 MtrrSetting,\r
d0baed7d
MK
1195 GetVariableMtrrCountWorker (),\r
1196 &VariableSettings\r
85b7f65b 1197 );\r
e50466da 1198\r
d0baed7d
MK
1199 MtrrGetMemoryAttributeInVariableMtrrWorker (\r
1200 &VariableSettings,\r
1201 GetFirmwareVariableMtrrCountWorker (),\r
1202 MtrrValidBitsMask,\r
1203 MtrrValidAddressMask,\r
1204 VariableMtrr\r
1205 );\r
1206\r
e50466da 1207 //\r
85b7f65b 1208 // Go through the variable MTRR\r
e50466da 1209 //\r
acf431e6 1210 VariableMtrrCount = GetVariableMtrrCountWorker ();\r
85b7f65b
MK
1211 ASSERT (VariableMtrrCount <= MTRR_NUMBER_OF_VARIABLE_MTRR);\r
1212\r
1213 for (Index = 0; Index < VariableMtrrCount; Index++) {\r
1214 if (VariableMtrr[Index].Valid) {\r
1215 if (Address >= VariableMtrr[Index].BaseAddress &&\r
1216 Address < VariableMtrr[Index].BaseAddress+VariableMtrr[Index].Length) {\r
1217 TempMtrrType = VariableMtrr[Index].Type;\r
1218 MtrrType = MtrrPrecedence (MtrrType, TempMtrrType);\r
1219 }\r
1220 }\r
e50466da 1221 }\r
5abd5ed4 1222 CacheType = GetMemoryCacheTypeFromMtrrType (MtrrSetting, MtrrType);\r
e50466da 1223\r
85b7f65b
MK
1224 return CacheType;\r
1225}\r
1226\r
1227\r
5abd5ed4
MK
1228/**\r
1229 This function will get the memory cache type of the specific address.\r
1230\r
1231 This function is mainly for debug purpose.\r
1232\r
1233 @param[in] Address The specific address\r
1234\r
1235 @return Memory cache type of the specific address\r
1236\r
1237**/\r
1238MTRR_MEMORY_CACHE_TYPE\r
1239EFIAPI\r
1240MtrrGetMemoryAttribute (\r
1241 IN PHYSICAL_ADDRESS Address\r
1242 )\r
1243{\r
1244 if (!IsMtrrSupported ()) {\r
1245 return CacheUncacheable;\r
1246 }\r
1247\r
1248 return MtrrGetMemoryAttributeByAddressWorker (NULL, Address);\r
1249}\r
1250\r
85b7f65b
MK
1251\r
1252/**\r
1253 This function prints all MTRRs for debugging.\r
1254**/\r
1255VOID\r
1256EFIAPI\r
1257MtrrDebugPrintAllMtrrs (\r
1258 VOID\r
1259 )\r
1260{\r
1261 DEBUG_CODE (\r
1262 MTRR_SETTINGS MtrrSettings;\r
1263 UINTN Index;\r
1264 UINTN Index1;\r
1265 UINTN VariableMtrrCount;\r
1266 UINT64 Base;\r
1267 UINT64 Limit;\r
1268 UINT64 MtrrBase;\r
1269 UINT64 MtrrLimit;\r
1270 UINT64 RangeBase;\r
1271 UINT64 RangeLimit;\r
1272 UINT64 NoRangeBase;\r
1273 UINT64 NoRangeLimit;\r
1274 UINT32 RegEax;\r
1275 UINTN MemoryType;\r
1276 UINTN PreviousMemoryType;\r
1277 BOOLEAN Found;\r
1278\r
1279 if (!IsMtrrSupported ()) {\r
1280 return;\r
1281 }\r
1282\r
1283 DEBUG((DEBUG_CACHE, "MTRR Settings\n"));\r
1284 DEBUG((DEBUG_CACHE, "=============\n"));\r
1285\r
1286 MtrrGetAllMtrrs (&MtrrSettings);\r
1287 DEBUG((DEBUG_CACHE, "MTRR Default Type: %016lx\n", MtrrSettings.MtrrDefType));\r
1288 for (Index = 0; Index < MTRR_NUMBER_OF_FIXED_MTRR; Index++) {\r
1289 DEBUG((DEBUG_CACHE, "Fixed MTRR[%02d] : %016lx\n", Index, MtrrSettings.Fixed.Mtrr[Index]));\r
1290 }\r
1291\r
1292 VariableMtrrCount = GetVariableMtrrCount ();\r
1293 for (Index = 0; Index < VariableMtrrCount; Index++) {\r
1294 DEBUG((DEBUG_CACHE, "Variable MTRR[%02d]: Base=%016lx Mask=%016lx\n",\r
1295 Index,\r
1296 MtrrSettings.Variables.Mtrr[Index].Base,\r
1297 MtrrSettings.Variables.Mtrr[Index].Mask\r
1298 ));\r
1299 }\r
1300 DEBUG((DEBUG_CACHE, "\n"));\r
1301 DEBUG((DEBUG_CACHE, "MTRR Ranges\n"));\r
1302 DEBUG((DEBUG_CACHE, "====================================\n"));\r
1303\r
1304 Base = 0;\r
1305 PreviousMemoryType = MTRR_CACHE_INVALID_TYPE;\r
1306 for (Index = 0; Index < MTRR_NUMBER_OF_FIXED_MTRR; Index++) {\r
1307 Base = mMtrrLibFixedMtrrTable[Index].BaseAddress;\r
1308 for (Index1 = 0; Index1 < 8; Index1++) {\r
1309 MemoryType = (UINTN)(RShiftU64 (MtrrSettings.Fixed.Mtrr[Index], Index1 * 8) & 0xff);\r
1310 if (MemoryType > CacheWriteBack) {\r
1311 MemoryType = MTRR_CACHE_INVALID_TYPE;\r
1312 }\r
1313 if (MemoryType != PreviousMemoryType) {\r
1314 if (PreviousMemoryType != MTRR_CACHE_INVALID_TYPE) {\r
1315 DEBUG((DEBUG_CACHE, "%016lx\n", Base - 1));\r
1316 }\r
1317 PreviousMemoryType = MemoryType;\r
1318 DEBUG((DEBUG_CACHE, "%a:%016lx-", mMtrrMemoryCacheTypeShortName[MemoryType], Base));\r
1319 }\r
1320 Base += mMtrrLibFixedMtrrTable[Index].Length;\r
1321 }\r
1322 }\r
1323 DEBUG((DEBUG_CACHE, "%016lx\n", Base - 1));\r
1324\r
1325 VariableMtrrCount = GetVariableMtrrCount ();\r
1326\r
1327 Limit = BIT36 - 1;\r
1328 AsmCpuid (0x80000000, &RegEax, NULL, NULL, NULL);\r
1329 if (RegEax >= 0x80000008) {\r
1330 AsmCpuid (0x80000008, &RegEax, NULL, NULL, NULL);\r
1331 Limit = LShiftU64 (1, RegEax & 0xff) - 1;\r
1332 }\r
1333 Base = BASE_1MB;\r
1334 PreviousMemoryType = MTRR_CACHE_INVALID_TYPE;\r
1335 do {\r
1336 MemoryType = MtrrGetMemoryAttribute (Base);\r
1337 if (MemoryType > CacheWriteBack) {\r
1338 MemoryType = MTRR_CACHE_INVALID_TYPE;\r
1339 }\r
1340\r
1341 if (MemoryType != PreviousMemoryType) {\r
1342 if (PreviousMemoryType != MTRR_CACHE_INVALID_TYPE) {\r
1343 DEBUG((DEBUG_CACHE, "%016lx\n", Base - 1));\r
1344 }\r
1345 PreviousMemoryType = MemoryType;\r
1346 DEBUG((DEBUG_CACHE, "%a:%016lx-", mMtrrMemoryCacheTypeShortName[MemoryType], Base));\r
1347 }\r
1348\r
1349 RangeBase = BASE_1MB;\r
1350 NoRangeBase = BASE_1MB;\r
1351 RangeLimit = Limit;\r
1352 NoRangeLimit = Limit;\r
1353\r
1354 for (Index = 0, Found = FALSE; Index < VariableMtrrCount; Index++) {\r
1355 if ((MtrrSettings.Variables.Mtrr[Index].Mask & BIT11) == 0) {\r
1356 //\r
1357 // If mask is not valid, then do not display range\r
1358 //\r
1359 continue;\r
1360 }\r
1361 MtrrBase = (MtrrSettings.Variables.Mtrr[Index].Base & (~(SIZE_4KB - 1)));\r
1362 MtrrLimit = MtrrBase + ((~(MtrrSettings.Variables.Mtrr[Index].Mask & (~(SIZE_4KB - 1)))) & Limit);\r
1363\r
1364 if (Base >= MtrrBase && Base < MtrrLimit) {\r
1365 Found = TRUE;\r
1366 }\r
1367\r
1368 if (Base >= MtrrBase && MtrrBase > RangeBase) {\r
1369 RangeBase = MtrrBase;\r
1370 }\r
1371 if (Base > MtrrLimit && MtrrLimit > RangeBase) {\r
1372 RangeBase = MtrrLimit + 1;\r
1373 }\r
1374 if (Base < MtrrBase && MtrrBase < RangeLimit) {\r
1375 RangeLimit = MtrrBase - 1;\r
1376 }\r
1377 if (Base < MtrrLimit && MtrrLimit <= RangeLimit) {\r
1378 RangeLimit = MtrrLimit;\r
1379 }\r
1380\r
1381 if (Base > MtrrLimit && NoRangeBase < MtrrLimit) {\r
1382 NoRangeBase = MtrrLimit + 1;\r
1383 }\r
1384 if (Base < MtrrBase && NoRangeLimit > MtrrBase) {\r
1385 NoRangeLimit = MtrrBase - 1;\r
1386 }\r
1387 }\r
1388\r
1389 if (Found) {\r
1390 Base = RangeLimit + 1;\r
1391 } else {\r
1392 Base = NoRangeLimit + 1;\r
1393 }\r
1394 } while (Base < Limit);\r
1395 DEBUG((DEBUG_CACHE, "%016lx\n\n", Base - 1));\r
1396 );\r
1397}\r
1398/**\r
1399 This function attempts to set the attributes for a memory range.\r
1400\r
1401 @param[in] BaseAddress The physical address that is the start\r
1402 address of a memory region.\r
1403 @param[in] Length The size in bytes of the memory region.\r
1404 @param[in] Attribute The bit mask of attributes to set for the\r
1405 memory region.\r
1406\r
1407 @retval RETURN_SUCCESS The attributes were set for the memory\r
1408 region.\r
1409 @retval RETURN_INVALID_PARAMETER Length is zero.\r
1410 @retval RETURN_UNSUPPORTED The processor does not support one or\r
1411 more bytes of the memory resource range\r
1412 specified by BaseAddress and Length.\r
1413 @retval RETURN_UNSUPPORTED The bit mask of attributes is not support\r
1414 for the memory resource range specified\r
1415 by BaseAddress and Length.\r
1416 @retval RETURN_ACCESS_DENIED The attributes for the memory resource\r
1417 range specified by BaseAddress and Length\r
1418 cannot be modified.\r
1419 @retval RETURN_OUT_OF_RESOURCES There are not enough system resources to\r
1420 modify the attributes of the memory\r
1421 resource range.\r
1422\r
1423**/\r
1424RETURN_STATUS\r
1425EFIAPI\r
1426MtrrSetMemoryAttribute (\r
1427 IN PHYSICAL_ADDRESS BaseAddress,\r
1428 IN UINT64 Length,\r
1429 IN MTRR_MEMORY_CACHE_TYPE Attribute\r
1430 )\r
1431{\r
1432 UINT64 TempQword;\r
1433 RETURN_STATUS Status;\r
1434 UINT64 MemoryType;\r
1435 UINT64 Alignment;\r
1436 BOOLEAN OverLap;\r
1437 BOOLEAN Positive;\r
1438 UINT32 MsrNum;\r
1439 UINTN MtrrNumber;\r
1440 VARIABLE_MTRR VariableMtrr[MTRR_NUMBER_OF_VARIABLE_MTRR];\r
1441 UINT32 UsedMtrr;\r
1442 UINT64 MtrrValidBitsMask;\r
1443 UINT64 MtrrValidAddressMask;\r
1444 BOOLEAN OverwriteExistingMtrr;\r
1445 UINT32 FirmwareVariableMtrrCount;\r
85b7f65b 1446 MTRR_CONTEXT MtrrContext;\r
fa25cf38
MK
1447 BOOLEAN MtrrContextValid;\r
1448 BOOLEAN FixedSettingsValid[MTRR_NUMBER_OF_FIXED_MTRR];\r
1449 BOOLEAN FixedSettingsModified[MTRR_NUMBER_OF_FIXED_MTRR];\r
1450 MTRR_FIXED_SETTINGS WorkingFixedSettings;\r
acf431e6 1451 UINT32 VariableMtrrCount;\r
d0baed7d 1452 MTRR_VARIABLE_SETTINGS OriginalVariableSettings;\r
b0fa5d29 1453 BOOLEAN ProgramVariableSettings;\r
d0baed7d 1454 MTRR_VARIABLE_SETTINGS WorkingVariableSettings;\r
fa25cf38
MK
1455 UINT32 Index;\r
1456 UINT64 ClearMask;\r
1457 UINT64 OrMask;\r
1458 UINT64 NewValue;\r
d0baed7d 1459 MTRR_VARIABLE_SETTINGS *VariableSettings;\r
85b7f65b
MK
1460\r
1461 DEBUG((DEBUG_CACHE, "MtrrSetMemoryAttribute() %a:%016lx-%016lx\n", mMtrrMemoryCacheTypeShortName[Attribute], BaseAddress, Length));\r
fa25cf38
MK
1462 MtrrContextValid = FALSE;\r
1463 for (Index = 0; Index < MTRR_NUMBER_OF_FIXED_MTRR; Index++) {\r
1464 FixedSettingsValid[Index] = FALSE;\r
1465 FixedSettingsModified[Index] = FALSE;\r
1466 }\r
b0fa5d29 1467 ProgramVariableSettings = FALSE;\r
85b7f65b
MK
1468\r
1469 if (!IsMtrrSupported ()) {\r
1470 Status = RETURN_UNSUPPORTED;\r
1471 goto Done;\r
1472 }\r
1473\r
b0fa5d29 1474 MtrrLibInitializeMtrrMask (&MtrrValidBitsMask, &MtrrValidAddressMask);\r
85b7f65b
MK
1475\r
1476 TempQword = 0;\r
1477 MemoryType = (UINT64)Attribute;\r
1478 OverwriteExistingMtrr = FALSE;\r
1479\r
1480 //\r
1481 // Check for an invalid parameter\r
1482 //\r
1483 if (Length == 0) {\r
1484 Status = RETURN_INVALID_PARAMETER;\r
1485 goto Done;\r
1486 }\r
1487\r
1488 if (\r
1489 (BaseAddress & ~MtrrValidAddressMask) != 0 ||\r
1490 (Length & ~MtrrValidAddressMask) != 0\r
1491 ) {\r
1492 Status = RETURN_UNSUPPORTED;\r
1493 goto Done;\r
1494 }\r
1495\r
1496 //\r
1497 // Check if Fixed MTRR\r
1498 //\r
1499 Status = RETURN_SUCCESS;\r
fa25cf38
MK
1500 if (BaseAddress < BASE_1MB) {\r
1501 while ((BaseAddress < BASE_1MB) && (Length > 0) && Status == RETURN_SUCCESS) {\r
1502 Status = ProgramFixedMtrr (MemoryType, &BaseAddress, &Length, &MsrNum, &ClearMask, &OrMask);\r
1503 if (RETURN_ERROR (Status)) {\r
1504 goto Done;\r
1505 }\r
1506 if (!FixedSettingsValid[MsrNum]) {\r
1507 WorkingFixedSettings.Mtrr[MsrNum] = AsmReadMsr64 (mMtrrLibFixedMtrrTable[MsrNum].Msr);\r
1508 FixedSettingsValid[MsrNum] = TRUE;\r
1509 }\r
1510 NewValue = (WorkingFixedSettings.Mtrr[MsrNum] & ~ClearMask) | OrMask;\r
1511 if (WorkingFixedSettings.Mtrr[MsrNum] != NewValue) {\r
1512 WorkingFixedSettings.Mtrr[MsrNum] = NewValue;\r
1513 FixedSettingsModified[MsrNum] = TRUE;\r
1514 }\r
85b7f65b 1515 }\r
85b7f65b 1516\r
fa25cf38
MK
1517 if (Length == 0) {\r
1518 //\r
1519 // A Length of 0 can only make sense for fixed MTTR ranges.\r
1520 // Since we just handled the fixed MTRRs, we can skip the\r
1521 // variable MTRR section.\r
1522 //\r
1523 goto Done;\r
1524 }\r
85b7f65b
MK
1525 }\r
1526\r
1527 //\r
1528 // Since memory ranges below 1MB will be overridden by the fixed MTRRs,\r
1529 // we can set the base to 0 to save variable MTRRs.\r
1530 //\r
1531 if (BaseAddress == BASE_1MB) {\r
1532 BaseAddress = 0;\r
1533 Length += SIZE_1MB;\r
1534 }\r
1535\r
acf431e6
MK
1536 //\r
1537 // Read all variable MTRRs\r
1538 //\r
1539 VariableMtrrCount = GetVariableMtrrCountWorker ();\r
b0fa5d29 1540 FirmwareVariableMtrrCount = GetFirmwareVariableMtrrCountWorker ();\r
5abd5ed4 1541 MtrrGetVariableMtrrWorker (NULL, VariableMtrrCount, &OriginalVariableSettings);\r
d0baed7d 1542 CopyMem (&WorkingVariableSettings, &OriginalVariableSettings, sizeof (WorkingVariableSettings));\r
b0fa5d29 1543 ProgramVariableSettings = TRUE;\r
d0baed7d 1544 VariableSettings = &WorkingVariableSettings;\r
acf431e6 1545\r
85b7f65b
MK
1546 //\r
1547 // Check for overlap\r
1548 //\r
d0baed7d
MK
1549 UsedMtrr = MtrrGetMemoryAttributeInVariableMtrrWorker (\r
1550 VariableSettings,\r
1551 FirmwareVariableMtrrCount,\r
1552 MtrrValidBitsMask,\r
1553 MtrrValidAddressMask,\r
1554 VariableMtrr\r
1555 );\r
acf431e6
MK
1556 OverLap = CheckMemoryAttributeOverlap (\r
1557 FirmwareVariableMtrrCount,\r
1558 BaseAddress,\r
1559 BaseAddress + Length - 1,\r
1560 VariableMtrr\r
1561 );\r
85b7f65b 1562 if (OverLap) {\r
acf431e6
MK
1563 Status = CombineMemoryAttribute (\r
1564 FirmwareVariableMtrrCount,\r
1565 MemoryType,\r
1566 &BaseAddress,\r
1567 &Length,\r
1568 VariableMtrr,\r
1569 &UsedMtrr,\r
1570 &OverwriteExistingMtrr\r
1571 );\r
e50466da 1572 if (RETURN_ERROR (Status)) {\r
1573 goto Done;\r
1574 }\r
1575\r
1576 if (Length == 0) {\r
1577 //\r
1e60a0ec 1578 // Combined successfully, invalidate the now-unused MTRRs\r
e50466da 1579 //\r
b0fa5d29 1580 InvalidateMtrr (VariableSettings, VariableMtrrCount, VariableMtrr);\r
e50466da 1581 Status = RETURN_SUCCESS;\r
1582 goto Done;\r
1583 }\r
1584 }\r
e50466da 1585\r
1586 //\r
1587 // The memory type is the same with the type specified by\r
1588 // MTRR_LIB_IA32_MTRR_DEF_TYPE.\r
1589 //\r
91ec7824 1590 if ((!OverwriteExistingMtrr) && (Attribute == MtrrGetDefaultMemoryType ())) {\r
e50466da 1591 //\r
1592 // Invalidate the now-unused MTRRs\r
1593 //\r
b0fa5d29 1594 InvalidateMtrr (VariableSettings, VariableMtrrCount, VariableMtrr);\r
e50466da 1595 goto Done;\r
1596 }\r
1597\r
1a2ad6fc 1598 Positive = GetMtrrNumberAndDirection (BaseAddress, Length, &MtrrNumber);\r
e50466da 1599\r
1a2ad6fc 1600 if ((UsedMtrr + MtrrNumber) > FirmwareVariableMtrrCount) {\r
1601 Status = RETURN_OUT_OF_RESOURCES;\r
1602 goto Done;\r
1603 }\r
e50466da 1604\r
1a2ad6fc 1605 //\r
1606 // Invalidate the now-unused MTRRs\r
1607 //\r
b0fa5d29 1608 InvalidateMtrr (VariableSettings, VariableMtrrCount, VariableMtrr);\r
1a2ad6fc 1609\r
1610 //\r
1611 // Find first unused MTRR\r
1612 //\r
b0fa5d29
MK
1613 for (MsrNum = 0; MsrNum < VariableMtrrCount; MsrNum++) {\r
1614 if ((VariableSettings->Mtrr[MsrNum].Mask & MTRR_LIB_CACHE_MTRR_ENABLED) == 0) {\r
1a2ad6fc 1615 break;\r
1616 }\r
1617 }\r
1618\r
1619 if (BaseAddress != 0) {\r
1620 do {\r
1621 //\r
1622 // Calculate the alignment of the base address.\r
1623 //\r
1624 Alignment = LShiftU64 (1, (UINTN)LowBitSet64 (BaseAddress));\r
1625\r
1626 if (Alignment > Length) {\r
1627 break;\r
1628 }\r
1629\r
1630 //\r
1631 // Find unused MTRR\r
1632 //\r
b0fa5d29
MK
1633 for (; MsrNum < VariableMtrrCount; MsrNum++) {\r
1634 if ((VariableSettings->Mtrr[MsrNum].Mask & MTRR_LIB_CACHE_MTRR_ENABLED) == 0) {\r
1a2ad6fc 1635 break;\r
1636 }\r
1637 }\r
1638\r
1639 ProgramVariableMtrr (\r
b0fa5d29 1640 VariableSettings,\r
1a2ad6fc 1641 MsrNum,\r
1642 BaseAddress,\r
1643 Alignment,\r
1644 MemoryType,\r
1645 MtrrValidAddressMask\r
1646 );\r
1647 BaseAddress += Alignment;\r
1648 Length -= Alignment;\r
1649 } while (TRUE);\r
1650\r
1651 if (Length == 0) {\r
1652 goto Done;\r
1653 }\r
1654 }\r
1655\r
1656 TempQword = Length;\r
1657\r
1658 if (!Positive) {\r
1659 Length = Power2MaxMemory (LShiftU64 (TempQword, 1));\r
e50466da 1660\r
1661 //\r
1a2ad6fc 1662 // Find unused MTRR\r
e50466da 1663 //\r
b0fa5d29
MK
1664 for (; MsrNum < VariableMtrrCount; MsrNum++) {\r
1665 if ((VariableSettings->Mtrr[MsrNum].Mask & MTRR_LIB_CACHE_MTRR_ENABLED) == 0) {\r
e50466da 1666 break;\r
85b7f65b
MK
1667 }\r
1668 }\r
1669\r
1670 ProgramVariableMtrr (\r
b0fa5d29 1671 VariableSettings,\r
85b7f65b
MK
1672 MsrNum,\r
1673 BaseAddress,\r
1674 Length,\r
1675 MemoryType,\r
1676 MtrrValidAddressMask\r
1677 );\r
1678 BaseAddress += Length;\r
1679 TempQword = Length - TempQword;\r
1680 MemoryType = MTRR_CACHE_UNCACHEABLE;\r
e50466da 1681 }\r
1682\r
85b7f65b
MK
1683 do {\r
1684 //\r
1685 // Find unused MTRR\r
1686 //\r
b0fa5d29
MK
1687 for (; MsrNum < VariableMtrrCount; MsrNum++) {\r
1688 if ((VariableSettings->Mtrr[MsrNum].Mask & MTRR_LIB_CACHE_MTRR_ENABLED) == 0) {\r
85b7f65b
MK
1689 break;\r
1690 }\r
1691 }\r
e50466da 1692\r
85b7f65b
MK
1693 Length = Power2MaxMemory (TempQword);\r
1694 if (!Positive) {\r
1695 BaseAddress -= Length;\r
1696 }\r
31b3597e 1697\r
85b7f65b 1698 ProgramVariableMtrr (\r
b0fa5d29 1699 VariableSettings,\r
85b7f65b
MK
1700 MsrNum,\r
1701 BaseAddress,\r
1702 Length,\r
1703 MemoryType,\r
1704 MtrrValidAddressMask\r
1705 );\r
31b3597e 1706\r
85b7f65b
MK
1707 if (Positive) {\r
1708 BaseAddress += Length;\r
1709 }\r
1710 TempQword -= Length;\r
31b3597e 1711\r
85b7f65b
MK
1712 } while (TempQword > 0);\r
1713\r
1714Done:\r
fa25cf38
MK
1715\r
1716 //\r
1717 // Write fixed MTRRs that have been modified\r
1718 //\r
1719 for (Index = 0; Index < MTRR_NUMBER_OF_FIXED_MTRR; Index++) {\r
1720 if (FixedSettingsModified[Index]) {\r
1721 if (!MtrrContextValid) {\r
1722 PreMtrrChange (&MtrrContext);\r
1723 MtrrContextValid = TRUE;\r
1724 }\r
1725 AsmWriteMsr64 (\r
1726 mMtrrLibFixedMtrrTable[Index].Msr,\r
1727 WorkingFixedSettings.Mtrr[Index]\r
1728 );\r
1729 }\r
1730 }\r
1731\r
b0fa5d29
MK
1732 //\r
1733 // Write variable MTRRs\r
1734 //\r
1735 if (ProgramVariableSettings) {\r
1736 for (Index = 0; Index < VariableMtrrCount; Index++) {\r
1737 if (WorkingVariableSettings.Mtrr[Index].Base != OriginalVariableSettings.Mtrr[Index].Base ||\r
1738 WorkingVariableSettings.Mtrr[Index].Mask != OriginalVariableSettings.Mtrr[Index].Mask ) {\r
1739 if (!MtrrContextValid) {\r
1740 PreMtrrChange (&MtrrContext);\r
1741 MtrrContextValid = TRUE;\r
1742 }\r
1743 AsmWriteMsr64 (\r
1744 MTRR_LIB_IA32_VARIABLE_MTRR_BASE + (Index << 1),\r
1745 WorkingVariableSettings.Mtrr[Index].Base\r
1746 );\r
1747 AsmWriteMsr64 (\r
1748 MTRR_LIB_IA32_VARIABLE_MTRR_BASE + (Index << 1) + 1,\r
1749 WorkingVariableSettings.Mtrr[Index].Mask\r
1750 );\r
1751 }\r
1752 }\r
1753 }\r
fa25cf38
MK
1754 if (MtrrContextValid) {\r
1755 PostMtrrChange (&MtrrContext);\r
1756 }\r
1757\r
85b7f65b
MK
1758 DEBUG((DEBUG_CACHE, " Status = %r\n", Status));\r
1759 if (!RETURN_ERROR (Status)) {\r
1760 MtrrDebugPrintAllMtrrs ();\r
31b3597e
MK
1761 }\r
1762\r
85b7f65b 1763 return Status;\r
31b3597e 1764}\r
e50466da 1765/**\r
1766 Worker function setting variable MTRRs\r
1767\r
76b4cae3 1768 @param[in] VariableSettings A buffer to hold variable MTRRs content.\r
e50466da 1769\r
1770**/\r
1771VOID\r
1772MtrrSetVariableMtrrWorker (\r
1773 IN MTRR_VARIABLE_SETTINGS *VariableSettings\r
1774 )\r
1775{\r
1776 UINT32 Index;\r
3b9be416 1777 UINT32 VariableMtrrCount;\r
e50466da 1778\r
acf431e6 1779 VariableMtrrCount = GetVariableMtrrCountWorker ();\r
5bdfa4e5 1780 ASSERT (VariableMtrrCount <= MTRR_NUMBER_OF_VARIABLE_MTRR);\r
1781\r
3b9be416 1782 for (Index = 0; Index < VariableMtrrCount; Index++) {\r
e50466da 1783 AsmWriteMsr64 (\r
1784 MTRR_LIB_IA32_VARIABLE_MTRR_BASE + (Index << 1),\r
1785 VariableSettings->Mtrr[Index].Base\r
1786 );\r
1787 AsmWriteMsr64 (\r
1788 MTRR_LIB_IA32_VARIABLE_MTRR_BASE + (Index << 1) + 1,\r
1789 VariableSettings->Mtrr[Index].Mask\r
1790 );\r
1791 }\r
1792}\r
1793\r
1794\r
1795/**\r
1796 This function sets variable MTRRs\r
1797\r
76b4cae3 1798 @param[in] VariableSettings A buffer to hold variable MTRRs content.\r
e50466da 1799\r
1800 @return The pointer of VariableSettings\r
1801\r
1802**/\r
1803MTRR_VARIABLE_SETTINGS*\r
1804EFIAPI\r
1805MtrrSetVariableMtrr (\r
1806 IN MTRR_VARIABLE_SETTINGS *VariableSettings\r
1807 )\r
1808{\r
c878cee4 1809 MTRR_CONTEXT MtrrContext;\r
e50466da 1810\r
947a573a 1811 if (!IsMtrrSupported ()) {\r
1812 return VariableSettings;\r
1813 }\r
1814\r
c878cee4 1815 PreMtrrChange (&MtrrContext);\r
e50466da 1816 MtrrSetVariableMtrrWorker (VariableSettings);\r
c878cee4 1817 PostMtrrChange (&MtrrContext);\r
e518b80d
MK
1818 MtrrDebugPrintAllMtrrs ();\r
1819\r
e50466da 1820 return VariableSettings;\r
1821}\r
1822\r
e50466da 1823/**\r
1824 Worker function setting fixed MTRRs\r
1825\r
acf431e6 1826 @param[in] FixedSettings A buffer to hold fixed MTRRs content.\r
e50466da 1827\r
1828**/\r
1829VOID\r
1830MtrrSetFixedMtrrWorker (\r
1831 IN MTRR_FIXED_SETTINGS *FixedSettings\r
1832 )\r
1833{\r
1834 UINT32 Index;\r
1835\r
1836 for (Index = 0; Index < MTRR_NUMBER_OF_FIXED_MTRR; Index++) {\r
1837 AsmWriteMsr64 (\r
f877f300 1838 mMtrrLibFixedMtrrTable[Index].Msr,\r
e50466da 1839 FixedSettings->Mtrr[Index]\r
1840 );\r
1841 }\r
1842}\r
1843\r
1844\r
1845/**\r
1846 This function sets fixed MTRRs\r
1847\r
acf431e6 1848 @param[in] FixedSettings A buffer to hold fixed MTRRs content.\r
e50466da 1849\r
1850 @retval The pointer of FixedSettings\r
1851\r
1852**/\r
1853MTRR_FIXED_SETTINGS*\r
1854EFIAPI\r
1855MtrrSetFixedMtrr (\r
1856 IN MTRR_FIXED_SETTINGS *FixedSettings\r
1857 )\r
1858{\r
c878cee4 1859 MTRR_CONTEXT MtrrContext;\r
e50466da 1860\r
947a573a 1861 if (!IsMtrrSupported ()) {\r
1862 return FixedSettings;\r
1863 }\r
1864\r
c878cee4 1865 PreMtrrChange (&MtrrContext);\r
e50466da 1866 MtrrSetFixedMtrrWorker (FixedSettings);\r
c878cee4 1867 PostMtrrChange (&MtrrContext);\r
e518b80d 1868 MtrrDebugPrintAllMtrrs ();\r
e50466da 1869\r
1870 return FixedSettings;\r
1871}\r
1872\r
1873\r
1874/**\r
1875 This function gets the content in all MTRRs (variable and fixed)\r
1876\r
acf431e6 1877 @param[out] MtrrSetting A buffer to hold all MTRRs content.\r
e50466da 1878\r
1879 @retval the pointer of MtrrSetting\r
1880\r
1881**/\r
1882MTRR_SETTINGS *\r
1883EFIAPI\r
1884MtrrGetAllMtrrs (\r
1885 OUT MTRR_SETTINGS *MtrrSetting\r
1886 )\r
1887{\r
947a573a 1888 if (!IsMtrrSupported ()) {\r
1889 return MtrrSetting;\r
1890 }\r
1891\r
e50466da 1892 //\r
1893 // Get fixed MTRRs\r
1894 //\r
acf431e6 1895 MtrrGetFixedMtrrWorker (&MtrrSetting->Fixed);\r
e50466da 1896\r
1897 //\r
1898 // Get variable MTRRs\r
1899 //\r
acf431e6 1900 MtrrGetVariableMtrrWorker (\r
5abd5ed4 1901 NULL,\r
acf431e6
MK
1902 GetVariableMtrrCountWorker (),\r
1903 &MtrrSetting->Variables\r
1904 );\r
e50466da 1905\r
1906 //\r
1907 // Get MTRR_DEF_TYPE value\r
1908 //\r
1909 MtrrSetting->MtrrDefType = AsmReadMsr64 (MTRR_LIB_IA32_MTRR_DEF_TYPE);\r
1910\r
1911 return MtrrSetting;\r
1912}\r
1913\r
1914\r
1915/**\r
1916 This function sets all MTRRs (variable and fixed)\r
1917\r
76b4cae3 1918 @param[in] MtrrSetting A buffer holding all MTRRs content.\r
e50466da 1919\r
1920 @retval The pointer of MtrrSetting\r
1921\r
1922**/\r
1923MTRR_SETTINGS *\r
1924EFIAPI\r
1925MtrrSetAllMtrrs (\r
1926 IN MTRR_SETTINGS *MtrrSetting\r
1927 )\r
1928{\r
c878cee4 1929 MTRR_CONTEXT MtrrContext;\r
e50466da 1930\r
947a573a 1931 if (!IsMtrrSupported ()) {\r
1932 return MtrrSetting;\r
1933 }\r
1934\r
c878cee4 1935 PreMtrrChange (&MtrrContext);\r
e50466da 1936\r
1937 //\r
1938 // Set fixed MTRRs\r
1939 //\r
1940 MtrrSetFixedMtrrWorker (&MtrrSetting->Fixed);\r
1941\r
1942 //\r
1943 // Set variable MTRRs\r
1944 //\r
1945 MtrrSetVariableMtrrWorker (&MtrrSetting->Variables);\r
1946\r
1947 //\r
1948 // Set MTRR_DEF_TYPE value\r
1949 //\r
1950 AsmWriteMsr64 (MTRR_LIB_IA32_MTRR_DEF_TYPE, MtrrSetting->MtrrDefType);\r
1951\r
c878cee4 1952 PostMtrrChangeEnableCache (&MtrrContext);\r
e50466da 1953\r
e518b80d
MK
1954 MtrrDebugPrintAllMtrrs ();\r
1955\r
e50466da 1956 return MtrrSetting;\r
1957}\r
1958\r
e518b80d 1959\r
947a573a 1960/**\r
1961 Checks if MTRR is supported.\r
1962\r
1963 @retval TRUE MTRR is supported.\r
1964 @retval FALSE MTRR is not supported.\r
1965\r
1966**/\r
1967BOOLEAN\r
1968EFIAPI\r
1969IsMtrrSupported (\r
1970 VOID\r
1971 )\r
1972{\r
1973 UINT32 RegEdx;\r
1974 UINT64 MtrrCap;\r
1975\r
1976 //\r
1977 // Check CPUID(1).EDX[12] for MTRR capability\r
1978 //\r
1979 AsmCpuid (1, NULL, NULL, NULL, &RegEdx);\r
1980 if (BitFieldRead32 (RegEdx, 12, 12) == 0) {\r
1981 return FALSE;\r
1982 }\r
1983\r
1984 //\r
1985 // Check IA32_MTRRCAP.[0..7] for number of variable MTRRs and IA32_MTRRCAP[8] for\r
1986 // fixed MTRRs existence. If number of variable MTRRs is zero, or fixed MTRRs do not\r
1987 // exist, return false.\r
1988 //\r
1989 MtrrCap = AsmReadMsr64 (MTRR_LIB_IA32_MTRR_CAP);\r
1990 if ((BitFieldRead64 (MtrrCap, 0, 7) == 0) || (BitFieldRead64 (MtrrCap, 8, 8) == 0)) {\r
1991 return FALSE;\r
1992 }\r
1993\r
1994 return TRUE;\r
1995}\r