]> git.proxmox.com Git - mirror_edk2.git/blame - UefiCpuPkg/PiSmmCpuDxeSmm/CpuS3.c
UefiCpuPkg/AcpiCpuData: Update RegisterTableEntry type
[mirror_edk2.git] / UefiCpuPkg / PiSmmCpuDxeSmm / CpuS3.c
CommitLineData
529a5a86
MK
1/** @file\r
2Code for Processor S3 restoration\r
3\r
9cc45009 4Copyright (c) 2006 - 2017, Intel Corporation. All rights reserved.<BR>\r
529a5a86
MK
5This program and the accompanying materials\r
6are licensed and made available under the terms and conditions of the BSD License\r
7which accompanies this distribution. The full text of the license may be found at\r
8http://opensource.org/licenses/bsd-license.php\r
9\r
10THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
11WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
12\r
13**/\r
14\r
15#include "PiSmmCpuDxeSmm.h"\r
16\r
17typedef struct {\r
18 UINTN Lock;\r
19 VOID *StackStart;\r
20 UINTN StackSize;\r
21 VOID *ApFunction;\r
22 IA32_DESCRIPTOR GdtrProfile;\r
23 IA32_DESCRIPTOR IdtrProfile;\r
24 UINT32 BufferStart;\r
25 UINT32 Cr3;\r
26} MP_CPU_EXCHANGE_INFO;\r
27\r
28typedef struct {\r
29 UINT8 *RendezvousFunnelAddress;\r
30 UINTN PModeEntryOffset;\r
31 UINTN FlatJumpOffset;\r
32 UINTN Size;\r
33 UINTN LModeEntryOffset;\r
34 UINTN LongJumpOffset;\r
35} MP_ASSEMBLY_ADDRESS_MAP;\r
36\r
6c4c15fa
JF
37//\r
38// Spin lock used to serialize MemoryMapped operation\r
39//\r
40SPIN_LOCK *mMemoryMappedLock = NULL;\r
41\r
529a5a86
MK
42/**\r
43 Get starting address and size of the rendezvous entry for APs.\r
44 Information for fixing a jump instruction in the code is also returned.\r
45\r
46 @param AddressMap Output buffer for address map information.\r
47**/\r
48VOID *\r
49EFIAPI\r
50AsmGetAddressMap (\r
51 MP_ASSEMBLY_ADDRESS_MAP *AddressMap\r
52 );\r
53\r
54#define LEGACY_REGION_SIZE (2 * 0x1000)\r
55#define LEGACY_REGION_BASE (0xA0000 - LEGACY_REGION_SIZE)\r
529a5a86
MK
56\r
57ACPI_CPU_DATA mAcpiCpuData;\r
c773514d 58volatile UINT32 mNumberToFinish;\r
529a5a86
MK
59MP_CPU_EXCHANGE_INFO *mExchangeInfo;\r
60BOOLEAN mRestoreSmmConfigurationInS3 = FALSE;\r
61VOID *mGdtForAp = NULL;\r
62VOID *mIdtForAp = NULL;\r
63VOID *mMachineCheckHandlerForAp = NULL;\r
64MP_MSR_LOCK *mMsrSpinLocks = NULL;\r
dc99315b 65UINTN mMsrSpinLockCount;\r
529a5a86
MK
66UINTN mMsrCount = 0;\r
67\r
0bdc9e75
SZ
68//\r
69// S3 boot flag\r
70//\r
71BOOLEAN mSmmS3Flag = FALSE;\r
72\r
73//\r
74// Pointer to structure used during S3 Resume\r
75//\r
76SMM_S3_RESUME_STATE *mSmmS3ResumeState = NULL;\r
77\r
b10d5ddc
SZ
78BOOLEAN mAcpiS3Enable = TRUE;\r
79\r
4a0f88dd
JF
80UINT8 *mApHltLoopCode = NULL;\r
81UINT8 mApHltLoopCodeTemplate[] = {\r
ec8a3877
JF
82 0x8B, 0x44, 0x24, 0x04, // mov eax, dword ptr [esp+4]\r
83 0xF0, 0xFF, 0x08, // lock dec dword ptr [eax]\r
84 0xFA, // cli\r
85 0xF4, // hlt\r
86 0xEB, 0xFC // jmp $-2\r
4a0f88dd
JF
87 };\r
88\r
529a5a86
MK
89/**\r
90 Get MSR spin lock by MSR index.\r
91\r
92 @param MsrIndex MSR index value.\r
93\r
94 @return Pointer to MSR spin lock.\r
95\r
96**/\r
97SPIN_LOCK *\r
98GetMsrSpinLockByIndex (\r
99 IN UINT32 MsrIndex\r
100 )\r
101{\r
102 UINTN Index;\r
103 for (Index = 0; Index < mMsrCount; Index++) {\r
104 if (MsrIndex == mMsrSpinLocks[Index].MsrIndex) {\r
dc99315b 105 return mMsrSpinLocks[Index].SpinLock;\r
529a5a86
MK
106 }\r
107 }\r
108 return NULL;\r
109}\r
110\r
111/**\r
112 Initialize MSR spin lock by MSR index.\r
113\r
114 @param MsrIndex MSR index value.\r
115\r
116**/\r
117VOID\r
118InitMsrSpinLockByIndex (\r
119 IN UINT32 MsrIndex\r
120 )\r
121{\r
dc99315b 122 UINTN MsrSpinLockCount;\r
529a5a86 123 UINTN NewMsrSpinLockCount;\r
dc99315b
JF
124 UINTN Index;\r
125 UINTN AddedSize;\r
529a5a86
MK
126\r
127 if (mMsrSpinLocks == NULL) {\r
dc99315b
JF
128 MsrSpinLockCount = mSmmCpuSemaphores.SemaphoreMsr.AvailableCounter;\r
129 mMsrSpinLocks = (MP_MSR_LOCK *) AllocatePool (sizeof (MP_MSR_LOCK) * MsrSpinLockCount);\r
529a5a86 130 ASSERT (mMsrSpinLocks != NULL);\r
dc99315b
JF
131 for (Index = 0; Index < MsrSpinLockCount; Index++) {\r
132 mMsrSpinLocks[Index].SpinLock =\r
133 (SPIN_LOCK *)((UINTN)mSmmCpuSemaphores.SemaphoreMsr.Msr + Index * mSemaphoreSize);\r
134 mMsrSpinLocks[Index].MsrIndex = (UINT32)-1;\r
135 }\r
136 mMsrSpinLockCount = MsrSpinLockCount;\r
137 mSmmCpuSemaphores.SemaphoreMsr.AvailableCounter = 0;\r
529a5a86
MK
138 }\r
139 if (GetMsrSpinLockByIndex (MsrIndex) == NULL) {\r
140 //\r
141 // Initialize spin lock for MSR programming\r
142 //\r
143 mMsrSpinLocks[mMsrCount].MsrIndex = MsrIndex;\r
dc99315b 144 InitializeSpinLock (mMsrSpinLocks[mMsrCount].SpinLock);\r
529a5a86
MK
145 mMsrCount ++;\r
146 if (mMsrCount == mMsrSpinLockCount) {\r
147 //\r
148 // If MSR spin lock buffer is full, enlarge it\r
149 //\r
dc99315b
JF
150 AddedSize = SIZE_4KB;\r
151 mSmmCpuSemaphores.SemaphoreMsr.Msr =\r
152 AllocatePages (EFI_SIZE_TO_PAGES(AddedSize));\r
153 ASSERT (mSmmCpuSemaphores.SemaphoreMsr.Msr != NULL);\r
154 NewMsrSpinLockCount = mMsrSpinLockCount + AddedSize / mSemaphoreSize;\r
529a5a86
MK
155 mMsrSpinLocks = ReallocatePool (\r
156 sizeof (MP_MSR_LOCK) * mMsrSpinLockCount,\r
157 sizeof (MP_MSR_LOCK) * NewMsrSpinLockCount,\r
158 mMsrSpinLocks\r
159 );\r
dc99315b 160 ASSERT (mMsrSpinLocks != NULL);\r
529a5a86 161 mMsrSpinLockCount = NewMsrSpinLockCount;\r
dc99315b
JF
162 for (Index = mMsrCount; Index < mMsrSpinLockCount; Index++) {\r
163 mMsrSpinLocks[Index].SpinLock =\r
164 (SPIN_LOCK *)((UINTN)mSmmCpuSemaphores.SemaphoreMsr.Msr +\r
165 (Index - mMsrCount) * mSemaphoreSize);\r
166 mMsrSpinLocks[Index].MsrIndex = (UINT32)-1;\r
167 }\r
529a5a86
MK
168 }\r
169 }\r
170}\r
171\r
172/**\r
173 Sync up the MTRR values for all processors.\r
174\r
175 @param MtrrTable Table holding fixed/variable MTRR values to be loaded.\r
176**/\r
177VOID\r
178EFIAPI\r
179LoadMtrrData (\r
180 EFI_PHYSICAL_ADDRESS MtrrTable\r
181 )\r
182/*++\r
183\r
184Routine Description:\r
185\r
186 Sync up the MTRR values for all processors.\r
187\r
188Arguments:\r
189\r
190Returns:\r
191 None\r
192\r
193--*/\r
194{\r
195 MTRR_SETTINGS *MtrrSettings;\r
196\r
197 MtrrSettings = (MTRR_SETTINGS *) (UINTN) MtrrTable;\r
198 MtrrSetAllMtrrs (MtrrSettings);\r
199}\r
200\r
201/**\r
202 Programs registers for the calling processor.\r
203\r
204 This function programs registers for the calling processor.\r
205\r
206 @param RegisterTable Pointer to register table of the running processor.\r
207\r
208**/\r
209VOID\r
210SetProcessorRegister (\r
211 IN CPU_REGISTER_TABLE *RegisterTable\r
212 )\r
213{\r
214 CPU_REGISTER_TABLE_ENTRY *RegisterTableEntry;\r
215 UINTN Index;\r
216 UINTN Value;\r
217 SPIN_LOCK *MsrSpinLock;\r
218\r
219 //\r
220 // Traverse Register Table of this logical processor\r
221 //\r
222 RegisterTableEntry = (CPU_REGISTER_TABLE_ENTRY *) (UINTN) RegisterTable->RegisterTableEntry;\r
223 for (Index = 0; Index < RegisterTable->TableLength; Index++, RegisterTableEntry++) {\r
224 //\r
225 // Check the type of specified register\r
226 //\r
227 switch (RegisterTableEntry->RegisterType) {\r
228 //\r
229 // The specified register is Control Register\r
230 //\r
231 case ControlRegister:\r
232 switch (RegisterTableEntry->Index) {\r
233 case 0:\r
234 Value = AsmReadCr0 ();\r
235 Value = (UINTN) BitFieldWrite64 (\r
236 Value,\r
237 RegisterTableEntry->ValidBitStart,\r
238 RegisterTableEntry->ValidBitStart + RegisterTableEntry->ValidBitLength - 1,\r
239 (UINTN) RegisterTableEntry->Value\r
240 );\r
241 AsmWriteCr0 (Value);\r
242 break;\r
243 case 2:\r
244 Value = AsmReadCr2 ();\r
245 Value = (UINTN) BitFieldWrite64 (\r
246 Value,\r
247 RegisterTableEntry->ValidBitStart,\r
248 RegisterTableEntry->ValidBitStart + RegisterTableEntry->ValidBitLength - 1,\r
249 (UINTN) RegisterTableEntry->Value\r
250 );\r
251 AsmWriteCr2 (Value);\r
252 break;\r
253 case 3:\r
254 Value = AsmReadCr3 ();\r
255 Value = (UINTN) BitFieldWrite64 (\r
256 Value,\r
257 RegisterTableEntry->ValidBitStart,\r
258 RegisterTableEntry->ValidBitStart + RegisterTableEntry->ValidBitLength - 1,\r
259 (UINTN) RegisterTableEntry->Value\r
260 );\r
261 AsmWriteCr3 (Value);\r
262 break;\r
263 case 4:\r
264 Value = AsmReadCr4 ();\r
265 Value = (UINTN) BitFieldWrite64 (\r
266 Value,\r
267 RegisterTableEntry->ValidBitStart,\r
268 RegisterTableEntry->ValidBitStart + RegisterTableEntry->ValidBitLength - 1,\r
269 (UINTN) RegisterTableEntry->Value\r
270 );\r
271 AsmWriteCr4 (Value);\r
272 break;\r
273 default:\r
274 break;\r
275 }\r
276 break;\r
277 //\r
278 // The specified register is Model Specific Register\r
279 //\r
280 case Msr:\r
281 //\r
282 // If this function is called to restore register setting after INIT signal,\r
283 // there is no need to restore MSRs in register table.\r
284 //\r
285 if (RegisterTableEntry->ValidBitLength >= 64) {\r
286 //\r
287 // If length is not less than 64 bits, then directly write without reading\r
288 //\r
289 AsmWriteMsr64 (\r
290 RegisterTableEntry->Index,\r
291 RegisterTableEntry->Value\r
292 );\r
293 } else {\r
294 //\r
295 // Get lock to avoid Package/Core scope MSRs programming issue in parallel execution mode\r
296 // to make sure MSR read/write operation is atomic.\r
297 //\r
298 MsrSpinLock = GetMsrSpinLockByIndex (RegisterTableEntry->Index);\r
299 AcquireSpinLock (MsrSpinLock);\r
300 //\r
301 // Set the bit section according to bit start and length\r
302 //\r
303 AsmMsrBitFieldWrite64 (\r
304 RegisterTableEntry->Index,\r
305 RegisterTableEntry->ValidBitStart,\r
306 RegisterTableEntry->ValidBitStart + RegisterTableEntry->ValidBitLength - 1,\r
307 RegisterTableEntry->Value\r
308 );\r
309 ReleaseSpinLock (MsrSpinLock);\r
310 }\r
311 break;\r
312 //\r
6c4c15fa
JF
313 // MemoryMapped operations\r
314 //\r
315 case MemoryMapped:\r
316 AcquireSpinLock (mMemoryMappedLock);\r
317 MmioBitFieldWrite32 (\r
318 RegisterTableEntry->Index,\r
319 RegisterTableEntry->ValidBitStart,\r
320 RegisterTableEntry->ValidBitStart + RegisterTableEntry->ValidBitLength - 1,\r
321 (UINT32)RegisterTableEntry->Value\r
322 );\r
323 ReleaseSpinLock (mMemoryMappedLock);\r
324 break;\r
325 //\r
529a5a86
MK
326 // Enable or disable cache\r
327 //\r
328 case CacheControl:\r
329 //\r
330 // If value of the entry is 0, then disable cache. Otherwise, enable cache.\r
331 //\r
332 if (RegisterTableEntry->Value == 0) {\r
333 AsmDisableCache ();\r
334 } else {\r
335 AsmEnableCache ();\r
336 }\r
337 break;\r
338\r
339 default:\r
340 break;\r
341 }\r
342 }\r
343}\r
344\r
345/**\r
346 AP initialization before SMBASE relocation in the S3 boot path.\r
347**/\r
348VOID\r
349EarlyMPRendezvousProcedure (\r
350 VOID\r
351 )\r
352{\r
353 CPU_REGISTER_TABLE *RegisterTableList;\r
354 UINT32 InitApicId;\r
355 UINTN Index;\r
356\r
357 LoadMtrrData (mAcpiCpuData.MtrrTable);\r
358\r
359 //\r
360 // Find processor number for this CPU.\r
361 //\r
362 RegisterTableList = (CPU_REGISTER_TABLE *) (UINTN) mAcpiCpuData.PreSmmInitRegisterTable;\r
363 InitApicId = GetInitialApicId ();\r
364 for (Index = 0; Index < mAcpiCpuData.NumberOfCpus; Index++) {\r
365 if (RegisterTableList[Index].InitialApicId == InitApicId) {\r
366 SetProcessorRegister (&RegisterTableList[Index]);\r
367 break;\r
368 }\r
369 }\r
370\r
371 //\r
372 // Count down the number with lock mechanism.\r
373 //\r
374 InterlockedDecrement (&mNumberToFinish);\r
375}\r
376\r
377/**\r
378 AP initialization after SMBASE relocation in the S3 boot path.\r
379**/\r
380VOID\r
381MPRendezvousProcedure (\r
382 VOID\r
383 )\r
384{\r
385 CPU_REGISTER_TABLE *RegisterTableList;\r
386 UINT32 InitApicId;\r
387 UINTN Index;\r
672b80c8 388 UINTN TopOfStack;\r
4a0f88dd 389 UINT8 Stack[128];\r
529a5a86
MK
390\r
391 ProgramVirtualWireMode ();\r
392 DisableLvtInterrupts ();\r
393\r
394 RegisterTableList = (CPU_REGISTER_TABLE *) (UINTN) mAcpiCpuData.RegisterTable;\r
395 InitApicId = GetInitialApicId ();\r
396 for (Index = 0; Index < mAcpiCpuData.NumberOfCpus; Index++) {\r
397 if (RegisterTableList[Index].InitialApicId == InitApicId) {\r
398 SetProcessorRegister (&RegisterTableList[Index]);\r
399 break;\r
400 }\r
401 }\r
402\r
403 //\r
ec8a3877 404 // Place AP into the safe code, count down the number with lock mechanism in the safe code.\r
4a0f88dd 405 //\r
672b80c8
MK
406 TopOfStack = (UINTN) Stack + sizeof (Stack);\r
407 TopOfStack &= ~(UINTN) (CPU_STACK_ALIGNMENT - 1);\r
4a0f88dd 408 CopyMem ((VOID *) (UINTN) mApHltLoopCode, mApHltLoopCodeTemplate, sizeof (mApHltLoopCodeTemplate));\r
672b80c8 409 TransferApToSafeState ((UINTN)mApHltLoopCode, TopOfStack, (UINTN)&mNumberToFinish);\r
529a5a86
MK
410}\r
411\r
412/**\r
413 Prepares startup vector for APs.\r
414\r
415 This function prepares startup vector for APs.\r
416\r
417 @param WorkingBuffer The address of the work buffer.\r
418**/\r
419VOID\r
420PrepareApStartupVector (\r
421 EFI_PHYSICAL_ADDRESS WorkingBuffer\r
422 )\r
423{\r
424 EFI_PHYSICAL_ADDRESS StartupVector;\r
425 MP_ASSEMBLY_ADDRESS_MAP AddressMap;\r
426\r
427 //\r
428 // Get the address map of startup code for AP,\r
429 // including code size, and offset of long jump instructions to redirect.\r
430 //\r
431 ZeroMem (&AddressMap, sizeof (AddressMap));\r
432 AsmGetAddressMap (&AddressMap);\r
433\r
434 StartupVector = WorkingBuffer;\r
435\r
436 //\r
437 // Copy AP startup code to startup vector, and then redirect the long jump\r
438 // instructions for mode switching.\r
439 //\r
440 CopyMem ((VOID *) (UINTN) StartupVector, AddressMap.RendezvousFunnelAddress, AddressMap.Size);\r
441 *(UINT32 *) (UINTN) (StartupVector + AddressMap.FlatJumpOffset + 3) = (UINT32) (StartupVector + AddressMap.PModeEntryOffset);\r
442 if (AddressMap.LongJumpOffset != 0) {\r
443 *(UINT32 *) (UINTN) (StartupVector + AddressMap.LongJumpOffset + 2) = (UINT32) (StartupVector + AddressMap.LModeEntryOffset);\r
444 }\r
445\r
446 //\r
447 // Get the start address of exchange data between BSP and AP.\r
448 //\r
449 mExchangeInfo = (MP_CPU_EXCHANGE_INFO *) (UINTN) (StartupVector + AddressMap.Size);\r
450 ZeroMem ((VOID *) mExchangeInfo, sizeof (MP_CPU_EXCHANGE_INFO));\r
451\r
452 CopyMem ((VOID *) (UINTN) &mExchangeInfo->GdtrProfile, (VOID *) (UINTN) mAcpiCpuData.GdtrProfile, sizeof (IA32_DESCRIPTOR));\r
453 CopyMem ((VOID *) (UINTN) &mExchangeInfo->IdtrProfile, (VOID *) (UINTN) mAcpiCpuData.IdtrProfile, sizeof (IA32_DESCRIPTOR));\r
454\r
455 //\r
456 // Copy AP's GDT, IDT and Machine Check handler from SMRAM to ACPI NVS memory\r
457 //\r
458 CopyMem ((VOID *) mExchangeInfo->GdtrProfile.Base, mGdtForAp, mExchangeInfo->GdtrProfile.Limit + 1);\r
459 CopyMem ((VOID *) mExchangeInfo->IdtrProfile.Base, mIdtForAp, mExchangeInfo->IdtrProfile.Limit + 1);\r
460 CopyMem ((VOID *)(UINTN) mAcpiCpuData.ApMachineCheckHandlerBase, mMachineCheckHandlerForAp, mAcpiCpuData.ApMachineCheckHandlerSize);\r
461\r
462 mExchangeInfo->StackStart = (VOID *) (UINTN) mAcpiCpuData.StackAddress;\r
463 mExchangeInfo->StackSize = mAcpiCpuData.StackSize;\r
464 mExchangeInfo->BufferStart = (UINT32) StartupVector;\r
465 mExchangeInfo->Cr3 = (UINT32) (AsmReadCr3 ());\r
466}\r
467\r
468/**\r
469 The function is invoked before SMBASE relocation in S3 path to restores CPU status.\r
470\r
471 The function is invoked before SMBASE relocation in S3 path. It does first time microcode load\r
472 and restores MTRRs for both BSP and APs.\r
473\r
474**/\r
475VOID\r
476EarlyInitializeCpu (\r
477 VOID\r
478 )\r
479{\r
480 CPU_REGISTER_TABLE *RegisterTableList;\r
481 UINT32 InitApicId;\r
482 UINTN Index;\r
483\r
484 LoadMtrrData (mAcpiCpuData.MtrrTable);\r
485\r
486 //\r
487 // Find processor number for this CPU.\r
488 //\r
489 RegisterTableList = (CPU_REGISTER_TABLE *) (UINTN) mAcpiCpuData.PreSmmInitRegisterTable;\r
490 InitApicId = GetInitialApicId ();\r
491 for (Index = 0; Index < mAcpiCpuData.NumberOfCpus; Index++) {\r
492 if (RegisterTableList[Index].InitialApicId == InitApicId) {\r
493 SetProcessorRegister (&RegisterTableList[Index]);\r
494 break;\r
495 }\r
496 }\r
497\r
498 ProgramVirtualWireMode ();\r
499\r
500 PrepareApStartupVector (mAcpiCpuData.StartupVector);\r
501\r
502 mNumberToFinish = mAcpiCpuData.NumberOfCpus - 1;\r
503 mExchangeInfo->ApFunction = (VOID *) (UINTN) EarlyMPRendezvousProcedure;\r
504\r
505 //\r
506 // Send INIT IPI - SIPI to all APs\r
507 //\r
508 SendInitSipiSipiAllExcludingSelf ((UINT32)mAcpiCpuData.StartupVector);\r
509\r
510 while (mNumberToFinish > 0) {\r
511 CpuPause ();\r
512 }\r
513}\r
514\r
515/**\r
516 The function is invoked after SMBASE relocation in S3 path to restores CPU status.\r
517\r
518 The function is invoked after SMBASE relocation in S3 path. It restores configuration according to\r
519 data saved by normal boot path for both BSP and APs.\r
520\r
521**/\r
522VOID\r
523InitializeCpu (\r
524 VOID\r
525 )\r
526{\r
527 CPU_REGISTER_TABLE *RegisterTableList;\r
528 UINT32 InitApicId;\r
529 UINTN Index;\r
530\r
531 RegisterTableList = (CPU_REGISTER_TABLE *) (UINTN) mAcpiCpuData.RegisterTable;\r
532 InitApicId = GetInitialApicId ();\r
533 for (Index = 0; Index < mAcpiCpuData.NumberOfCpus; Index++) {\r
534 if (RegisterTableList[Index].InitialApicId == InitApicId) {\r
535 SetProcessorRegister (&RegisterTableList[Index]);\r
536 break;\r
537 }\r
538 }\r
539\r
540 mNumberToFinish = mAcpiCpuData.NumberOfCpus - 1;\r
541 //\r
542 // StackStart was updated when APs were waken up in EarlyInitializeCpu.\r
543 // Re-initialize StackAddress to original beginning address.\r
544 //\r
545 mExchangeInfo->StackStart = (VOID *) (UINTN) mAcpiCpuData.StackAddress;\r
546 mExchangeInfo->ApFunction = (VOID *) (UINTN) MPRendezvousProcedure;\r
547\r
548 //\r
549 // Send INIT IPI - SIPI to all APs\r
550 //\r
551 SendInitSipiSipiAllExcludingSelf ((UINT32)mAcpiCpuData.StartupVector);\r
552\r
553 while (mNumberToFinish > 0) {\r
554 CpuPause ();\r
555 }\r
556}\r
0bdc9e75
SZ
557\r
558/**\r
559 Restore SMM Configuration in S3 boot path.\r
560\r
561**/\r
562VOID\r
563RestoreSmmConfigurationInS3 (\r
564 VOID\r
565 )\r
566{\r
b10d5ddc
SZ
567 if (!mAcpiS3Enable) {\r
568 return;\r
569 }\r
570\r
0bdc9e75
SZ
571 //\r
572 // Restore SMM Configuration in S3 boot path.\r
573 //\r
574 if (mRestoreSmmConfigurationInS3) {\r
575 //\r
576 // Need make sure gSmst is correct because below function may use them.\r
577 //\r
578 gSmst->SmmStartupThisAp = gSmmCpuPrivate->SmmCoreEntryContext.SmmStartupThisAp;\r
579 gSmst->CurrentlyExecutingCpu = gSmmCpuPrivate->SmmCoreEntryContext.CurrentlyExecutingCpu;\r
580 gSmst->NumberOfCpus = gSmmCpuPrivate->SmmCoreEntryContext.NumberOfCpus;\r
581 gSmst->CpuSaveStateSize = gSmmCpuPrivate->SmmCoreEntryContext.CpuSaveStateSize;\r
582 gSmst->CpuSaveState = gSmmCpuPrivate->SmmCoreEntryContext.CpuSaveState;\r
583\r
584 //\r
585 // Configure SMM Code Access Check feature if available.\r
586 //\r
587 ConfigSmmCodeAccessCheck ();\r
588\r
589 SmmCpuFeaturesCompleteSmmReadyToLock ();\r
590\r
591 mRestoreSmmConfigurationInS3 = FALSE;\r
592 }\r
593}\r
594\r
595/**\r
596 Perform SMM initialization for all processors in the S3 boot path.\r
597\r
598 For a native platform, MP initialization in the S3 boot path is also performed in this function.\r
599**/\r
600VOID\r
601EFIAPI\r
602SmmRestoreCpu (\r
603 VOID\r
604 )\r
605{\r
606 SMM_S3_RESUME_STATE *SmmS3ResumeState;\r
607 IA32_DESCRIPTOR Ia32Idtr;\r
608 IA32_DESCRIPTOR X64Idtr;\r
609 IA32_IDT_GATE_DESCRIPTOR IdtEntryTable[EXCEPTION_VECTOR_NUMBER];\r
610 EFI_STATUS Status;\r
611\r
612 DEBUG ((EFI_D_INFO, "SmmRestoreCpu()\n"));\r
613\r
614 mSmmS3Flag = TRUE;\r
615\r
616 InitializeSpinLock (mMemoryMappedLock);\r
617\r
618 //\r
619 // See if there is enough context to resume PEI Phase\r
620 //\r
621 if (mSmmS3ResumeState == NULL) {\r
622 DEBUG ((EFI_D_ERROR, "No context to return to PEI Phase\n"));\r
623 CpuDeadLoop ();\r
624 }\r
625\r
626 SmmS3ResumeState = mSmmS3ResumeState;\r
627 ASSERT (SmmS3ResumeState != NULL);\r
628\r
629 if (SmmS3ResumeState->Signature == SMM_S3_RESUME_SMM_64) {\r
630 //\r
631 // Save the IA32 IDT Descriptor\r
632 //\r
633 AsmReadIdtr ((IA32_DESCRIPTOR *) &Ia32Idtr);\r
634\r
635 //\r
636 // Setup X64 IDT table\r
637 //\r
638 ZeroMem (IdtEntryTable, sizeof (IA32_IDT_GATE_DESCRIPTOR) * 32);\r
639 X64Idtr.Base = (UINTN) IdtEntryTable;\r
640 X64Idtr.Limit = (UINT16) (sizeof (IA32_IDT_GATE_DESCRIPTOR) * 32 - 1);\r
641 AsmWriteIdtr ((IA32_DESCRIPTOR *) &X64Idtr);\r
642\r
643 //\r
644 // Setup the default exception handler\r
645 //\r
646 Status = InitializeCpuExceptionHandlers (NULL);\r
647 ASSERT_EFI_ERROR (Status);\r
648\r
649 //\r
650 // Initialize Debug Agent to support source level debug\r
651 //\r
652 InitializeDebugAgent (DEBUG_AGENT_INIT_THUNK_PEI_IA32TOX64, (VOID *)&Ia32Idtr, NULL);\r
653 }\r
654\r
655 //\r
656 // Skip initialization if mAcpiCpuData is not valid\r
657 //\r
658 if (mAcpiCpuData.NumberOfCpus > 0) {\r
659 //\r
660 // First time microcode load and restore MTRRs\r
661 //\r
662 EarlyInitializeCpu ();\r
663 }\r
664\r
665 //\r
666 // Restore SMBASE for BSP and all APs\r
667 //\r
668 SmmRelocateBases ();\r
669\r
670 //\r
671 // Skip initialization if mAcpiCpuData is not valid\r
672 //\r
673 if (mAcpiCpuData.NumberOfCpus > 0) {\r
674 //\r
675 // Restore MSRs for BSP and all APs\r
676 //\r
677 InitializeCpu ();\r
678 }\r
679\r
680 //\r
681 // Set a flag to restore SMM configuration in S3 path.\r
682 //\r
683 mRestoreSmmConfigurationInS3 = TRUE;\r
684\r
685 DEBUG (( EFI_D_INFO, "SMM S3 Return CS = %x\n", SmmS3ResumeState->ReturnCs));\r
686 DEBUG (( EFI_D_INFO, "SMM S3 Return Entry Point = %x\n", SmmS3ResumeState->ReturnEntryPoint));\r
687 DEBUG (( EFI_D_INFO, "SMM S3 Return Context1 = %x\n", SmmS3ResumeState->ReturnContext1));\r
688 DEBUG (( EFI_D_INFO, "SMM S3 Return Context2 = %x\n", SmmS3ResumeState->ReturnContext2));\r
689 DEBUG (( EFI_D_INFO, "SMM S3 Return Stack Pointer = %x\n", SmmS3ResumeState->ReturnStackPointer));\r
690\r
691 //\r
692 // If SMM is in 32-bit mode, then use SwitchStack() to resume PEI Phase\r
693 //\r
694 if (SmmS3ResumeState->Signature == SMM_S3_RESUME_SMM_32) {\r
695 DEBUG ((EFI_D_INFO, "Call SwitchStack() to return to S3 Resume in PEI Phase\n"));\r
696\r
697 SwitchStack (\r
698 (SWITCH_STACK_ENTRY_POINT)(UINTN)SmmS3ResumeState->ReturnEntryPoint,\r
699 (VOID *)(UINTN)SmmS3ResumeState->ReturnContext1,\r
700 (VOID *)(UINTN)SmmS3ResumeState->ReturnContext2,\r
701 (VOID *)(UINTN)SmmS3ResumeState->ReturnStackPointer\r
702 );\r
703 }\r
704\r
705 //\r
706 // If SMM is in 64-bit mode, then use AsmDisablePaging64() to resume PEI Phase\r
707 //\r
708 if (SmmS3ResumeState->Signature == SMM_S3_RESUME_SMM_64) {\r
709 DEBUG ((EFI_D_INFO, "Call AsmDisablePaging64() to return to S3 Resume in PEI Phase\n"));\r
710 //\r
711 // Disable interrupt of Debug timer, since new IDT table is for IA32 and will not work in long mode.\r
712 //\r
713 SaveAndSetDebugTimerInterrupt (FALSE);\r
714 //\r
715 // Restore IA32 IDT table\r
716 //\r
717 AsmWriteIdtr ((IA32_DESCRIPTOR *) &Ia32Idtr);\r
718 AsmDisablePaging64 (\r
719 SmmS3ResumeState->ReturnCs,\r
720 (UINT32)SmmS3ResumeState->ReturnEntryPoint,\r
721 (UINT32)SmmS3ResumeState->ReturnContext1,\r
722 (UINT32)SmmS3ResumeState->ReturnContext2,\r
723 (UINT32)SmmS3ResumeState->ReturnStackPointer\r
724 );\r
725 }\r
726\r
727 //\r
728 // Can not resume PEI Phase\r
729 //\r
730 DEBUG ((EFI_D_ERROR, "No context to return to PEI Phase\n"));\r
731 CpuDeadLoop ();\r
732}\r
733\r
734/**\r
735 Initialize SMM S3 resume state structure used during S3 Resume.\r
736\r
737 @param[in] Cr3 The base address of the page tables to use in SMM.\r
738\r
739**/\r
740VOID\r
741InitSmmS3ResumeState (\r
742 IN UINT32 Cr3\r
743 )\r
744{\r
745 VOID *GuidHob;\r
746 EFI_SMRAM_DESCRIPTOR *SmramDescriptor;\r
747 SMM_S3_RESUME_STATE *SmmS3ResumeState;\r
4a0f88dd
JF
748 EFI_PHYSICAL_ADDRESS Address;\r
749 EFI_STATUS Status;\r
0bdc9e75 750\r
b10d5ddc
SZ
751 if (!mAcpiS3Enable) {\r
752 return;\r
753 }\r
754\r
0bdc9e75
SZ
755 GuidHob = GetFirstGuidHob (&gEfiAcpiVariableGuid);\r
756 if (GuidHob != NULL) {\r
757 SmramDescriptor = (EFI_SMRAM_DESCRIPTOR *) GET_GUID_HOB_DATA (GuidHob);\r
758\r
759 DEBUG ((EFI_D_INFO, "SMM S3 SMRAM Structure = %x\n", SmramDescriptor));\r
760 DEBUG ((EFI_D_INFO, "SMM S3 Structure = %x\n", SmramDescriptor->CpuStart));\r
761\r
762 SmmS3ResumeState = (SMM_S3_RESUME_STATE *)(UINTN)SmramDescriptor->CpuStart;\r
763 ZeroMem (SmmS3ResumeState, sizeof (SMM_S3_RESUME_STATE));\r
764\r
765 mSmmS3ResumeState = SmmS3ResumeState;\r
766 SmmS3ResumeState->Smst = (EFI_PHYSICAL_ADDRESS)(UINTN)gSmst;\r
767\r
768 SmmS3ResumeState->SmmS3ResumeEntryPoint = (EFI_PHYSICAL_ADDRESS)(UINTN)SmmRestoreCpu;\r
769\r
770 SmmS3ResumeState->SmmS3StackSize = SIZE_32KB;\r
771 SmmS3ResumeState->SmmS3StackBase = (EFI_PHYSICAL_ADDRESS)(UINTN)AllocatePages (EFI_SIZE_TO_PAGES ((UINTN)SmmS3ResumeState->SmmS3StackSize));\r
772 if (SmmS3ResumeState->SmmS3StackBase == 0) {\r
773 SmmS3ResumeState->SmmS3StackSize = 0;\r
774 }\r
775\r
776 SmmS3ResumeState->SmmS3Cr0 = gSmmCr0;\r
777 SmmS3ResumeState->SmmS3Cr3 = Cr3;\r
778 SmmS3ResumeState->SmmS3Cr4 = gSmmCr4;\r
779\r
780 if (sizeof (UINTN) == sizeof (UINT64)) {\r
781 SmmS3ResumeState->Signature = SMM_S3_RESUME_SMM_64;\r
782 }\r
783 if (sizeof (UINTN) == sizeof (UINT32)) {\r
784 SmmS3ResumeState->Signature = SMM_S3_RESUME_SMM_32;\r
785 }\r
786 }\r
787\r
788 //\r
789 // Patch SmmS3ResumeState->SmmS3Cr3\r
790 //\r
791 InitSmmS3Cr3 ();\r
4a0f88dd
JF
792\r
793 //\r
794 // Allocate safe memory in ACPI NVS for AP to execute hlt loop in\r
795 // protected mode on S3 path\r
796 //\r
797 Address = BASE_4GB - 1;\r
798 Status = gBS->AllocatePages (\r
799 AllocateMaxAddress,\r
800 EfiACPIMemoryNVS,\r
801 EFI_SIZE_TO_PAGES (sizeof (mApHltLoopCodeTemplate)),\r
802 &Address\r
803 );\r
804 ASSERT_EFI_ERROR (Status);\r
805 mApHltLoopCode = (UINT8 *) (UINTN) Address;\r
0bdc9e75
SZ
806}\r
807\r
808/**\r
809 Copy register table from ACPI NVS memory into SMRAM.\r
810\r
811 @param[in] DestinationRegisterTableList Points to destination register table.\r
812 @param[in] SourceRegisterTableList Points to source register table.\r
813 @param[in] NumberOfCpus Number of CPUs.\r
814\r
815**/\r
816VOID\r
817CopyRegisterTable (\r
818 IN CPU_REGISTER_TABLE *DestinationRegisterTableList,\r
819 IN CPU_REGISTER_TABLE *SourceRegisterTableList,\r
820 IN UINT32 NumberOfCpus\r
821 )\r
822{\r
823 UINTN Index;\r
824 UINTN Index1;\r
825 CPU_REGISTER_TABLE_ENTRY *RegisterTableEntry;\r
826\r
827 CopyMem (DestinationRegisterTableList, SourceRegisterTableList, NumberOfCpus * sizeof (CPU_REGISTER_TABLE));\r
828 for (Index = 0; Index < NumberOfCpus; Index++) {\r
9cc45009
JF
829 RegisterTableEntry = AllocatePool (DestinationRegisterTableList[Index].AllocatedSize);\r
830 ASSERT (RegisterTableEntry != NULL);\r
831 CopyMem (RegisterTableEntry, (VOID *)(UINTN)SourceRegisterTableList[Index].RegisterTableEntry, DestinationRegisterTableList[Index].AllocatedSize);\r
0bdc9e75
SZ
832 //\r
833 // Go though all MSRs in register table to initialize MSR spin lock\r
834 //\r
0bdc9e75
SZ
835 for (Index1 = 0; Index1 < DestinationRegisterTableList[Index].TableLength; Index1++, RegisterTableEntry++) {\r
836 if ((RegisterTableEntry->RegisterType == Msr) && (RegisterTableEntry->ValidBitLength < 64)) {\r
837 //\r
838 // Initialize MSR spin lock only for those MSRs need bit field writing\r
839 //\r
840 InitMsrSpinLockByIndex (RegisterTableEntry->Index);\r
841 }\r
842 }\r
9cc45009 843 DestinationRegisterTableList[Index].RegisterTableEntry = (EFI_PHYSICAL_ADDRESS)(UINTN)RegisterTableEntry;\r
0bdc9e75
SZ
844 }\r
845}\r
846\r
847/**\r
848 Get ACPI CPU data.\r
849\r
850**/\r
851VOID\r
852GetAcpiCpuData (\r
853 VOID\r
854 )\r
855{\r
856 ACPI_CPU_DATA *AcpiCpuData;\r
857 IA32_DESCRIPTOR *Gdtr;\r
858 IA32_DESCRIPTOR *Idtr;\r
859\r
b10d5ddc
SZ
860 if (!mAcpiS3Enable) {\r
861 return;\r
862 }\r
863\r
0bdc9e75
SZ
864 //\r
865 // Prevent use of mAcpiCpuData by initialize NumberOfCpus to 0\r
866 //\r
867 mAcpiCpuData.NumberOfCpus = 0;\r
868\r
869 //\r
870 // If PcdCpuS3DataAddress was never set, then do not copy CPU S3 Data into SMRAM\r
871 //\r
872 AcpiCpuData = (ACPI_CPU_DATA *)(UINTN)PcdGet64 (PcdCpuS3DataAddress);\r
873 if (AcpiCpuData == 0) {\r
874 return;\r
875 }\r
876\r
877 //\r
878 // For a native platform, copy the CPU S3 data into SMRAM for use on CPU S3 Resume.\r
879 //\r
880 CopyMem (&mAcpiCpuData, AcpiCpuData, sizeof (mAcpiCpuData));\r
881\r
882 mAcpiCpuData.MtrrTable = (EFI_PHYSICAL_ADDRESS)(UINTN)AllocatePool (sizeof (MTRR_SETTINGS));\r
883 ASSERT (mAcpiCpuData.MtrrTable != 0);\r
884\r
885 CopyMem ((VOID *)(UINTN)mAcpiCpuData.MtrrTable, (VOID *)(UINTN)AcpiCpuData->MtrrTable, sizeof (MTRR_SETTINGS));\r
886\r
887 mAcpiCpuData.GdtrProfile = (EFI_PHYSICAL_ADDRESS)(UINTN)AllocatePool (sizeof (IA32_DESCRIPTOR));\r
888 ASSERT (mAcpiCpuData.GdtrProfile != 0);\r
889\r
890 CopyMem ((VOID *)(UINTN)mAcpiCpuData.GdtrProfile, (VOID *)(UINTN)AcpiCpuData->GdtrProfile, sizeof (IA32_DESCRIPTOR));\r
891\r
892 mAcpiCpuData.IdtrProfile = (EFI_PHYSICAL_ADDRESS)(UINTN)AllocatePool (sizeof (IA32_DESCRIPTOR));\r
893 ASSERT (mAcpiCpuData.IdtrProfile != 0);\r
894\r
895 CopyMem ((VOID *)(UINTN)mAcpiCpuData.IdtrProfile, (VOID *)(UINTN)AcpiCpuData->IdtrProfile, sizeof (IA32_DESCRIPTOR));\r
896\r
897 mAcpiCpuData.PreSmmInitRegisterTable = (EFI_PHYSICAL_ADDRESS)(UINTN)AllocatePool (mAcpiCpuData.NumberOfCpus * sizeof (CPU_REGISTER_TABLE));\r
898 ASSERT (mAcpiCpuData.PreSmmInitRegisterTable != 0);\r
899\r
900 CopyRegisterTable (\r
901 (CPU_REGISTER_TABLE *)(UINTN)mAcpiCpuData.PreSmmInitRegisterTable,\r
902 (CPU_REGISTER_TABLE *)(UINTN)AcpiCpuData->PreSmmInitRegisterTable,\r
903 mAcpiCpuData.NumberOfCpus\r
904 );\r
905\r
906 mAcpiCpuData.RegisterTable = (EFI_PHYSICAL_ADDRESS)(UINTN)AllocatePool (mAcpiCpuData.NumberOfCpus * sizeof (CPU_REGISTER_TABLE));\r
907 ASSERT (mAcpiCpuData.RegisterTable != 0);\r
908\r
909 CopyRegisterTable (\r
910 (CPU_REGISTER_TABLE *)(UINTN)mAcpiCpuData.RegisterTable,\r
911 (CPU_REGISTER_TABLE *)(UINTN)AcpiCpuData->RegisterTable,\r
912 mAcpiCpuData.NumberOfCpus\r
913 );\r
914\r
915 //\r
916 // Copy AP's GDT, IDT and Machine Check handler into SMRAM.\r
917 //\r
918 Gdtr = (IA32_DESCRIPTOR *)(UINTN)mAcpiCpuData.GdtrProfile;\r
919 Idtr = (IA32_DESCRIPTOR *)(UINTN)mAcpiCpuData.IdtrProfile;\r
920\r
921 mGdtForAp = AllocatePool ((Gdtr->Limit + 1) + (Idtr->Limit + 1) + mAcpiCpuData.ApMachineCheckHandlerSize);\r
922 ASSERT (mGdtForAp != NULL);\r
923 mIdtForAp = (VOID *) ((UINTN)mGdtForAp + (Gdtr->Limit + 1));\r
924 mMachineCheckHandlerForAp = (VOID *) ((UINTN)mIdtForAp + (Idtr->Limit + 1));\r
925\r
926 CopyMem (mGdtForAp, (VOID *)Gdtr->Base, Gdtr->Limit + 1);\r
927 CopyMem (mIdtForAp, (VOID *)Idtr->Base, Idtr->Limit + 1);\r
928 CopyMem (mMachineCheckHandlerForAp, (VOID *)(UINTN)mAcpiCpuData.ApMachineCheckHandlerBase, mAcpiCpuData.ApMachineCheckHandlerSize);\r
929}\r
b10d5ddc
SZ
930\r
931/**\r
932 Get ACPI S3 enable flag.\r
933\r
934**/\r
935VOID\r
936GetAcpiS3EnableFlag (\r
937 VOID\r
938 )\r
939{\r
940 mAcpiS3Enable = PcdGetBool (PcdAcpiS3Enable);\r
941}\r