]> git.proxmox.com Git - mirror_edk2.git/blame - UefiCpuPkg/PiSmmCpuDxeSmm/PiSmmCpuDxeSmm.c
UefiCpuPkg/PiSmmCpuDxeSmm: Add paging protection.
[mirror_edk2.git] / UefiCpuPkg / PiSmmCpuDxeSmm / PiSmmCpuDxeSmm.c
CommitLineData
529a5a86
MK
1/** @file\r
2Agent Module to load other modules to deploy SMM Entry Vector for X86 CPU.\r
3\r
fe3a75bc 4Copyright (c) 2009 - 2016, Intel Corporation. All rights reserved.<BR>\r
529a5a86
MK
5This program and the accompanying materials\r
6are licensed and made available under the terms and conditions of the BSD License\r
7which accompanies this distribution. The full text of the license may be found at\r
8http://opensource.org/licenses/bsd-license.php\r
9\r
10THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
11WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
12\r
13**/\r
14\r
15#include "PiSmmCpuDxeSmm.h"\r
16\r
17//\r
18// SMM CPU Private Data structure that contains SMM Configuration Protocol\r
19// along its supporting fields.\r
20//\r
21SMM_CPU_PRIVATE_DATA mSmmCpuPrivateData = {\r
22 SMM_CPU_PRIVATE_DATA_SIGNATURE, // Signature\r
23 NULL, // SmmCpuHandle\r
24 NULL, // Pointer to ProcessorInfo array\r
25 NULL, // Pointer to Operation array\r
26 NULL, // Pointer to CpuSaveStateSize array\r
27 NULL, // Pointer to CpuSaveState array\r
28 { {0} }, // SmmReservedSmramRegion\r
29 {\r
30 SmmStartupThisAp, // SmmCoreEntryContext.SmmStartupThisAp\r
31 0, // SmmCoreEntryContext.CurrentlyExecutingCpu\r
32 0, // SmmCoreEntryContext.NumberOfCpus\r
33 NULL, // SmmCoreEntryContext.CpuSaveStateSize\r
34 NULL // SmmCoreEntryContext.CpuSaveState\r
35 },\r
36 NULL, // SmmCoreEntry\r
37 {\r
38 mSmmCpuPrivateData.SmmReservedSmramRegion, // SmmConfiguration.SmramReservedRegions\r
39 RegisterSmmEntry // SmmConfiguration.RegisterSmmEntry\r
40 },\r
41};\r
42\r
43CPU_HOT_PLUG_DATA mCpuHotPlugData = {\r
44 CPU_HOT_PLUG_DATA_REVISION_1, // Revision\r
45 0, // Array Length of SmBase and APIC ID\r
46 NULL, // Pointer to APIC ID array\r
47 NULL, // Pointer to SMBASE array\r
48 0, // Reserved\r
49 0, // SmrrBase\r
50 0 // SmrrSize\r
51};\r
52\r
53//\r
54// Global pointer used to access mSmmCpuPrivateData from outside and inside SMM\r
55//\r
56SMM_CPU_PRIVATE_DATA *gSmmCpuPrivate = &mSmmCpuPrivateData;\r
57\r
58//\r
59// SMM Relocation variables\r
60//\r
61volatile BOOLEAN *mRebased;\r
62volatile BOOLEAN mIsBsp;\r
63\r
64///\r
65/// Handle for the SMM CPU Protocol\r
66///\r
67EFI_HANDLE mSmmCpuHandle = NULL;\r
68\r
69///\r
70/// SMM CPU Protocol instance\r
71///\r
72EFI_SMM_CPU_PROTOCOL mSmmCpu = {\r
73 SmmReadSaveState,\r
74 SmmWriteSaveState\r
75};\r
76\r
77EFI_CPU_INTERRUPT_HANDLER mExternalVectorTable[EXCEPTION_VECTOR_NUMBER];\r
78\r
529a5a86
MK
79//\r
80// SMM stack information\r
81//\r
82UINTN mSmmStackArrayBase;\r
83UINTN mSmmStackArrayEnd;\r
84UINTN mSmmStackSize;\r
85\r
529a5a86
MK
86UINTN mMaxNumberOfCpus = 1;\r
87UINTN mNumberOfCpus = 1;\r
88\r
89//\r
90// SMM ready to lock flag\r
91//\r
92BOOLEAN mSmmReadyToLock = FALSE;\r
93\r
94//\r
95// Global used to cache PCD for SMM Code Access Check enable\r
96//\r
97BOOLEAN mSmmCodeAccessCheckEnable = FALSE;\r
98\r
99//\r
100// Spin lock used to serialize setting of SMM Code Access Check feature\r
101//\r
fe3a75bc 102SPIN_LOCK *mConfigSmmCodeAccessCheckLock = NULL;\r
529a5a86
MK
103\r
104/**\r
105 Initialize IDT to setup exception handlers for SMM.\r
106\r
107**/\r
108VOID\r
109InitializeSmmIdt (\r
110 VOID\r
111 )\r
112{\r
113 EFI_STATUS Status;\r
114 BOOLEAN InterruptState;\r
115 IA32_DESCRIPTOR DxeIdtr;\r
717fb604
JY
116\r
117 //\r
118 // There are 32 (not 255) entries in it since only processor\r
119 // generated exceptions will be handled.\r
120 //\r
121 gcSmiIdtr.Limit = (sizeof(IA32_IDT_GATE_DESCRIPTOR) * 32) - 1;\r
122 //\r
123 // Allocate page aligned IDT, because it might be set as read only.\r
124 //\r
125 gcSmiIdtr.Base = (UINTN)AllocateCodePages (EFI_SIZE_TO_PAGES(gcSmiIdtr.Limit + 1));\r
126 ASSERT (gcSmiIdtr.Base != 0);\r
127 ZeroMem ((VOID *)gcSmiIdtr.Base, gcSmiIdtr.Limit + 1);\r
128\r
529a5a86
MK
129 //\r
130 // Disable Interrupt and save DXE IDT table\r
131 //\r
132 InterruptState = SaveAndDisableInterrupts ();\r
133 AsmReadIdtr (&DxeIdtr);\r
134 //\r
135 // Load SMM temporary IDT table\r
136 //\r
137 AsmWriteIdtr (&gcSmiIdtr);\r
138 //\r
139 // Setup SMM default exception handlers, SMM IDT table\r
140 // will be updated and saved in gcSmiIdtr\r
141 //\r
142 Status = InitializeCpuExceptionHandlers (NULL);\r
143 ASSERT_EFI_ERROR (Status);\r
144 //\r
145 // Restore DXE IDT table and CPU interrupt\r
146 //\r
147 AsmWriteIdtr ((IA32_DESCRIPTOR *) &DxeIdtr);\r
148 SetInterruptState (InterruptState);\r
149}\r
150\r
151/**\r
152 Search module name by input IP address and output it.\r
153\r
154 @param CallerIpAddress Caller instruction pointer.\r
155\r
156**/\r
157VOID\r
158DumpModuleInfoByIp (\r
159 IN UINTN CallerIpAddress\r
160 )\r
161{\r
162 UINTN Pe32Data;\r
163 EFI_IMAGE_DOS_HEADER *DosHdr;\r
164 EFI_IMAGE_OPTIONAL_HEADER_PTR_UNION Hdr;\r
165 VOID *PdbPointer;\r
166 UINT64 DumpIpAddress;\r
167\r
168 //\r
169 // Find Image Base\r
170 //\r
171 Pe32Data = CallerIpAddress & ~(SIZE_4KB - 1);\r
172 while (Pe32Data != 0) {\r
173 DosHdr = (EFI_IMAGE_DOS_HEADER *) Pe32Data;\r
174 if (DosHdr->e_magic == EFI_IMAGE_DOS_SIGNATURE) {\r
175 //\r
176 // DOS image header is present, so read the PE header after the DOS image header.\r
177 //\r
178 Hdr.Pe32 = (EFI_IMAGE_NT_HEADERS32 *)(Pe32Data + (UINTN) ((DosHdr->e_lfanew) & 0x0ffff));\r
179 //\r
180 // Make sure PE header address does not overflow and is less than the initial address.\r
181 //\r
182 if (((UINTN)Hdr.Pe32 > Pe32Data) && ((UINTN)Hdr.Pe32 < CallerIpAddress)) {\r
183 if (Hdr.Pe32->Signature == EFI_IMAGE_NT_SIGNATURE) {\r
184 //\r
185 // It's PE image.\r
186 //\r
187 break;\r
188 }\r
189 }\r
190 }\r
191\r
192 //\r
193 // Not found the image base, check the previous aligned address\r
194 //\r
195 Pe32Data -= SIZE_4KB;\r
196 }\r
197\r
198 DumpIpAddress = CallerIpAddress;\r
199 DEBUG ((EFI_D_ERROR, "It is invoked from the instruction before IP(0x%lx)", DumpIpAddress));\r
200\r
201 if (Pe32Data != 0) {\r
202 PdbPointer = PeCoffLoaderGetPdbPointer ((VOID *) Pe32Data);\r
203 if (PdbPointer != NULL) {\r
204 DEBUG ((EFI_D_ERROR, " in module (%a)", PdbPointer));\r
205 }\r
206 }\r
207}\r
208\r
209/**\r
210 Read information from the CPU save state.\r
211\r
212 @param This EFI_SMM_CPU_PROTOCOL instance\r
213 @param Width The number of bytes to read from the CPU save state.\r
214 @param Register Specifies the CPU register to read form the save state.\r
215 @param CpuIndex Specifies the zero-based index of the CPU save state.\r
216 @param Buffer Upon return, this holds the CPU register value read from the save state.\r
217\r
218 @retval EFI_SUCCESS The register was read from Save State\r
219 @retval EFI_NOT_FOUND The register is not defined for the Save State of Processor\r
220 @retval EFI_INVALID_PARAMTER This or Buffer is NULL.\r
221\r
222**/\r
223EFI_STATUS\r
224EFIAPI\r
225SmmReadSaveState (\r
226 IN CONST EFI_SMM_CPU_PROTOCOL *This,\r
227 IN UINTN Width,\r
228 IN EFI_SMM_SAVE_STATE_REGISTER Register,\r
229 IN UINTN CpuIndex,\r
230 OUT VOID *Buffer\r
231 )\r
232{\r
233 EFI_STATUS Status;\r
234\r
235 //\r
236 // Retrieve pointer to the specified CPU's SMM Save State buffer\r
237 //\r
238 if ((CpuIndex >= gSmst->NumberOfCpus) || (Buffer == NULL)) {\r
239 return EFI_INVALID_PARAMETER;\r
240 }\r
241\r
242 //\r
243 // Check for special EFI_SMM_SAVE_STATE_REGISTER_PROCESSOR_ID\r
244 //\r
245 if (Register == EFI_SMM_SAVE_STATE_REGISTER_PROCESSOR_ID) {\r
246 //\r
247 // The pseudo-register only supports the 64-bit size specified by Width.\r
248 //\r
249 if (Width != sizeof (UINT64)) {\r
250 return EFI_INVALID_PARAMETER;\r
251 }\r
252 //\r
253 // If the processor is in SMM at the time the SMI occurred,\r
254 // the pseudo register value for EFI_SMM_SAVE_STATE_REGISTER_PROCESSOR_ID is returned in Buffer.\r
255 // Otherwise, EFI_NOT_FOUND is returned.\r
256 //\r
ed3d5ecb 257 if (*(mSmmMpSyncData->CpuData[CpuIndex].Present)) {\r
529a5a86
MK
258 *(UINT64 *)Buffer = gSmmCpuPrivate->ProcessorInfo[CpuIndex].ProcessorId;\r
259 return EFI_SUCCESS;\r
260 } else {\r
261 return EFI_NOT_FOUND;\r
262 }\r
263 }\r
264\r
ed3d5ecb 265 if (!(*(mSmmMpSyncData->CpuData[CpuIndex].Present))) {\r
529a5a86
MK
266 return EFI_INVALID_PARAMETER;\r
267 }\r
268\r
269 Status = SmmCpuFeaturesReadSaveStateRegister (CpuIndex, Register, Width, Buffer);\r
270 if (Status == EFI_UNSUPPORTED) {\r
271 Status = ReadSaveStateRegister (CpuIndex, Register, Width, Buffer);\r
272 }\r
273 return Status;\r
274}\r
275\r
276/**\r
277 Write data to the CPU save state.\r
278\r
279 @param This EFI_SMM_CPU_PROTOCOL instance\r
280 @param Width The number of bytes to read from the CPU save state.\r
281 @param Register Specifies the CPU register to write to the save state.\r
282 @param CpuIndex Specifies the zero-based index of the CPU save state\r
283 @param Buffer Upon entry, this holds the new CPU register value.\r
284\r
285 @retval EFI_SUCCESS The register was written from Save State\r
286 @retval EFI_NOT_FOUND The register is not defined for the Save State of Processor\r
287 @retval EFI_INVALID_PARAMTER ProcessorIndex or Width is not correct\r
288\r
289**/\r
290EFI_STATUS\r
291EFIAPI\r
292SmmWriteSaveState (\r
293 IN CONST EFI_SMM_CPU_PROTOCOL *This,\r
294 IN UINTN Width,\r
295 IN EFI_SMM_SAVE_STATE_REGISTER Register,\r
296 IN UINTN CpuIndex,\r
297 IN CONST VOID *Buffer\r
298 )\r
299{\r
300 EFI_STATUS Status;\r
301\r
302 //\r
303 // Retrieve pointer to the specified CPU's SMM Save State buffer\r
304 //\r
305 if ((CpuIndex >= gSmst->NumberOfCpus) || (Buffer == NULL)) {\r
306 return EFI_INVALID_PARAMETER;\r
307 }\r
308\r
309 //\r
310 // Writes to EFI_SMM_SAVE_STATE_REGISTER_PROCESSOR_ID are ignored\r
311 //\r
312 if (Register == EFI_SMM_SAVE_STATE_REGISTER_PROCESSOR_ID) {\r
313 return EFI_SUCCESS;\r
314 }\r
315\r
316 if (!mSmmMpSyncData->CpuData[CpuIndex].Present) {\r
317 return EFI_INVALID_PARAMETER;\r
318 }\r
319\r
320 Status = SmmCpuFeaturesWriteSaveStateRegister (CpuIndex, Register, Width, Buffer);\r
321 if (Status == EFI_UNSUPPORTED) {\r
322 Status = WriteSaveStateRegister (CpuIndex, Register, Width, Buffer);\r
323 }\r
324 return Status;\r
325}\r
326\r
327\r
328/**\r
329 C function for SMI handler. To change all processor's SMMBase Register.\r
330\r
331**/\r
332VOID\r
333EFIAPI\r
334SmmInitHandler (\r
335 VOID\r
336 )\r
337{\r
338 UINT32 ApicId;\r
339 UINTN Index;\r
340\r
341 //\r
342 // Update SMM IDT entries' code segment and load IDT\r
343 //\r
344 AsmWriteIdtr (&gcSmiIdtr);\r
345 ApicId = GetApicId ();\r
346\r
347 ASSERT (mNumberOfCpus <= PcdGet32 (PcdCpuMaxLogicalProcessorNumber));\r
348\r
349 for (Index = 0; Index < mNumberOfCpus; Index++) {\r
350 if (ApicId == (UINT32)gSmmCpuPrivate->ProcessorInfo[Index].ProcessorId) {\r
351 //\r
352 // Initialize SMM specific features on the currently executing CPU\r
353 //\r
354 SmmCpuFeaturesInitializeProcessor (\r
355 Index,\r
356 mIsBsp,\r
357 gSmmCpuPrivate->ProcessorInfo,\r
358 &mCpuHotPlugData\r
359 );\r
360\r
a46a4c90
JF
361 if (!mSmmS3Flag) {\r
362 //\r
363 // Check XD and BTS features on each processor on normal boot\r
364 //\r
51773d49 365 CheckFeatureSupported ();\r
a46a4c90
JF
366 }\r
367\r
529a5a86
MK
368 if (mIsBsp) {\r
369 //\r
370 // BSP rebase is already done above.\r
371 // Initialize private data during S3 resume\r
372 //\r
373 InitializeMpSyncData ();\r
374 }\r
375\r
376 //\r
377 // Hook return after RSM to set SMM re-based flag\r
378 //\r
379 SemaphoreHook (Index, &mRebased[Index]);\r
380\r
381 return;\r
382 }\r
383 }\r
384 ASSERT (FALSE);\r
385}\r
386\r
387/**\r
388 Relocate SmmBases for each processor.\r
389\r
390 Execute on first boot and all S3 resumes\r
391\r
392**/\r
393VOID\r
394EFIAPI\r
395SmmRelocateBases (\r
396 VOID\r
397 )\r
398{\r
399 UINT8 BakBuf[BACK_BUF_SIZE];\r
400 SMRAM_SAVE_STATE_MAP BakBuf2;\r
401 SMRAM_SAVE_STATE_MAP *CpuStatePtr;\r
402 UINT8 *U8Ptr;\r
403 UINT32 ApicId;\r
404 UINTN Index;\r
405 UINTN BspIndex;\r
406\r
407 //\r
408 // Make sure the reserved size is large enough for procedure SmmInitTemplate.\r
409 //\r
410 ASSERT (sizeof (BakBuf) >= gcSmmInitSize);\r
411\r
412 //\r
413 // Patch ASM code template with current CR0, CR3, and CR4 values\r
414 //\r
415 gSmmCr0 = (UINT32)AsmReadCr0 ();\r
416 gSmmCr3 = (UINT32)AsmReadCr3 ();\r
417 gSmmCr4 = (UINT32)AsmReadCr4 ();\r
418\r
419 //\r
420 // Patch GDTR for SMM base relocation\r
421 //\r
422 gcSmiInitGdtr.Base = gcSmiGdtr.Base;\r
423 gcSmiInitGdtr.Limit = gcSmiGdtr.Limit;\r
424\r
425 U8Ptr = (UINT8*)(UINTN)(SMM_DEFAULT_SMBASE + SMM_HANDLER_OFFSET);\r
426 CpuStatePtr = (SMRAM_SAVE_STATE_MAP *)(UINTN)(SMM_DEFAULT_SMBASE + SMRAM_SAVE_STATE_MAP_OFFSET);\r
427\r
428 //\r
429 // Backup original contents at address 0x38000\r
430 //\r
431 CopyMem (BakBuf, U8Ptr, sizeof (BakBuf));\r
432 CopyMem (&BakBuf2, CpuStatePtr, sizeof (BakBuf2));\r
433\r
434 //\r
435 // Load image for relocation\r
436 //\r
437 CopyMem (U8Ptr, gcSmmInitTemplate, gcSmmInitSize);\r
438\r
439 //\r
440 // Retrieve the local APIC ID of current processor\r
441 //\r
442 ApicId = GetApicId ();\r
443\r
444 //\r
445 // Relocate SM bases for all APs\r
446 // This is APs' 1st SMI - rebase will be done here, and APs' default SMI handler will be overridden by gcSmmInitTemplate\r
447 //\r
448 mIsBsp = FALSE;\r
449 BspIndex = (UINTN)-1;\r
450 for (Index = 0; Index < mNumberOfCpus; Index++) {\r
451 mRebased[Index] = FALSE;\r
452 if (ApicId != (UINT32)gSmmCpuPrivate->ProcessorInfo[Index].ProcessorId) {\r
453 SendSmiIpi ((UINT32)gSmmCpuPrivate->ProcessorInfo[Index].ProcessorId);\r
454 //\r
455 // Wait for this AP to finish its 1st SMI\r
456 //\r
457 while (!mRebased[Index]);\r
458 } else {\r
459 //\r
460 // BSP will be Relocated later\r
461 //\r
462 BspIndex = Index;\r
463 }\r
464 }\r
465\r
466 //\r
467 // Relocate BSP's SMM base\r
468 //\r
469 ASSERT (BspIndex != (UINTN)-1);\r
470 mIsBsp = TRUE;\r
471 SendSmiIpi (ApicId);\r
472 //\r
473 // Wait for the BSP to finish its 1st SMI\r
474 //\r
475 while (!mRebased[BspIndex]);\r
476\r
477 //\r
478 // Restore contents at address 0x38000\r
479 //\r
480 CopyMem (CpuStatePtr, &BakBuf2, sizeof (BakBuf2));\r
481 CopyMem (U8Ptr, BakBuf, sizeof (BakBuf));\r
482}\r
483\r
529a5a86
MK
484/**\r
485 SMM Ready To Lock event notification handler.\r
486\r
487 The CPU S3 data is copied to SMRAM for security and mSmmReadyToLock is set to\r
488 perform additional lock actions that must be performed from SMM on the next SMI.\r
489\r
490 @param[in] Protocol Points to the protocol's unique identifier.\r
491 @param[in] Interface Points to the interface instance.\r
492 @param[in] Handle The handle on which the interface was installed.\r
493\r
494 @retval EFI_SUCCESS Notification handler runs successfully.\r
495 **/\r
496EFI_STATUS\r
497EFIAPI\r
498SmmReadyToLockEventNotify (\r
499 IN CONST EFI_GUID *Protocol,\r
500 IN VOID *Interface,\r
501 IN EFI_HANDLE Handle\r
502 )\r
503{\r
0bdc9e75 504 GetAcpiCpuData ();\r
529a5a86 505\r
529a5a86
MK
506 //\r
507 // Set SMM ready to lock flag and return\r
508 //\r
509 mSmmReadyToLock = TRUE;\r
510 return EFI_SUCCESS;\r
511}\r
512\r
513/**\r
514 The module Entry Point of the CPU SMM driver.\r
515\r
516 @param ImageHandle The firmware allocated handle for the EFI image.\r
517 @param SystemTable A pointer to the EFI System Table.\r
518\r
519 @retval EFI_SUCCESS The entry point is executed successfully.\r
520 @retval Other Some error occurs when executing this entry point.\r
521\r
522**/\r
523EFI_STATUS\r
524EFIAPI\r
525PiCpuSmmEntry (\r
526 IN EFI_HANDLE ImageHandle,\r
527 IN EFI_SYSTEM_TABLE *SystemTable\r
528 )\r
529{\r
530 EFI_STATUS Status;\r
531 EFI_MP_SERVICES_PROTOCOL *MpServices;\r
532 UINTN NumberOfEnabledProcessors;\r
533 UINTN Index;\r
534 VOID *Buffer;\r
ae82a30b
JY
535 UINTN BufferPages;\r
536 UINTN TileCodeSize;\r
537 UINTN TileDataSize;\r
529a5a86 538 UINTN TileSize;\r
529a5a86
MK
539 UINT8 *Stacks;\r
540 VOID *Registration;\r
541 UINT32 RegEax;\r
542 UINT32 RegEdx;\r
543 UINTN FamilyId;\r
544 UINTN ModelId;\r
545 UINT32 Cr3;\r
546\r
547 //\r
548 // Initialize Debug Agent to support source level debug in SMM code\r
549 //\r
550 InitializeDebugAgent (DEBUG_AGENT_INIT_SMM, NULL, NULL);\r
551\r
552 //\r
553 // Report the start of CPU SMM initialization.\r
554 //\r
555 REPORT_STATUS_CODE (\r
556 EFI_PROGRESS_CODE,\r
557 EFI_COMPUTING_UNIT_HOST_PROCESSOR | EFI_CU_HP_PC_SMM_INIT\r
558 );\r
559\r
560 //\r
561 // Fix segment address of the long-mode-switch jump\r
562 //\r
563 if (sizeof (UINTN) == sizeof (UINT64)) {\r
564 gSmmJmpAddr.Segment = LONG_MODE_CODE_SEGMENT;\r
565 }\r
566\r
567 //\r
568 // Find out SMRR Base and SMRR Size\r
569 //\r
570 FindSmramInfo (&mCpuHotPlugData.SmrrBase, &mCpuHotPlugData.SmrrSize);\r
571\r
572 //\r
573 // Get MP Services Protocol\r
574 //\r
575 Status = SystemTable->BootServices->LocateProtocol (&gEfiMpServiceProtocolGuid, NULL, (VOID **)&MpServices);\r
576 ASSERT_EFI_ERROR (Status);\r
577\r
578 //\r
579 // Use MP Services Protocol to retrieve the number of processors and number of enabled processors\r
580 //\r
581 Status = MpServices->GetNumberOfProcessors (MpServices, &mNumberOfCpus, &NumberOfEnabledProcessors);\r
582 ASSERT_EFI_ERROR (Status);\r
583 ASSERT (mNumberOfCpus <= PcdGet32 (PcdCpuMaxLogicalProcessorNumber));\r
584\r
585 //\r
586 // If support CPU hot plug, PcdCpuSmmEnableBspElection should be set to TRUE.\r
587 // A constant BSP index makes no sense because it may be hot removed.\r
588 //\r
589 DEBUG_CODE (\r
590 if (FeaturePcdGet (PcdCpuHotPlugSupport)) {\r
591\r
592 ASSERT (FeaturePcdGet (PcdCpuSmmEnableBspElection));\r
593 }\r
594 );\r
595\r
596 //\r
597 // Save the PcdCpuSmmCodeAccessCheckEnable value into a global variable.\r
598 //\r
599 mSmmCodeAccessCheckEnable = PcdGetBool (PcdCpuSmmCodeAccessCheckEnable);\r
600 DEBUG ((EFI_D_INFO, "PcdCpuSmmCodeAccessCheckEnable = %d\n", mSmmCodeAccessCheckEnable));\r
601\r
602 //\r
603 // If support CPU hot plug, we need to allocate resources for possibly hot-added processors\r
604 //\r
605 if (FeaturePcdGet (PcdCpuHotPlugSupport)) {\r
606 mMaxNumberOfCpus = PcdGet32 (PcdCpuMaxLogicalProcessorNumber);\r
607 } else {\r
608 mMaxNumberOfCpus = mNumberOfCpus;\r
609 }\r
610 gSmmCpuPrivate->SmmCoreEntryContext.NumberOfCpus = mMaxNumberOfCpus;\r
611\r
612 //\r
613 // The CPU save state and code for the SMI entry point are tiled within an SMRAM\r
614 // allocated buffer. The minimum size of this buffer for a uniprocessor system\r
615 // is 32 KB, because the entry point is SMBASE + 32KB, and CPU save state area\r
616 // just below SMBASE + 64KB. If more than one CPU is present in the platform,\r
617 // then the SMI entry point and the CPU save state areas can be tiles to minimize\r
618 // the total amount SMRAM required for all the CPUs. The tile size can be computed\r
619 // by adding the // CPU save state size, any extra CPU specific context, and\r
620 // the size of code that must be placed at the SMI entry point to transfer\r
621 // control to a C function in the native SMM execution mode. This size is\r
622 // rounded up to the nearest power of 2 to give the tile size for a each CPU.\r
623 // The total amount of memory required is the maximum number of CPUs that\r
624 // platform supports times the tile size. The picture below shows the tiling,\r
625 // where m is the number of tiles that fit in 32KB.\r
626 //\r
627 // +-----------------------------+ <-- 2^n offset from Base of allocated buffer\r
628 // | CPU m+1 Save State |\r
629 // +-----------------------------+\r
630 // | CPU m+1 Extra Data |\r
631 // +-----------------------------+\r
632 // | Padding |\r
633 // +-----------------------------+\r
634 // | CPU 2m SMI Entry |\r
635 // +#############################+ <-- Base of allocated buffer + 64 KB\r
636 // | CPU m-1 Save State |\r
637 // +-----------------------------+\r
638 // | CPU m-1 Extra Data |\r
639 // +-----------------------------+\r
640 // | Padding |\r
641 // +-----------------------------+\r
642 // | CPU 2m-1 SMI Entry |\r
643 // +=============================+ <-- 2^n offset from Base of allocated buffer\r
644 // | . . . . . . . . . . . . |\r
645 // +=============================+ <-- 2^n offset from Base of allocated buffer\r
646 // | CPU 2 Save State |\r
647 // +-----------------------------+\r
648 // | CPU 2 Extra Data |\r
649 // +-----------------------------+\r
650 // | Padding |\r
651 // +-----------------------------+\r
652 // | CPU m+1 SMI Entry |\r
653 // +=============================+ <-- Base of allocated buffer + 32 KB\r
654 // | CPU 1 Save State |\r
655 // +-----------------------------+\r
656 // | CPU 1 Extra Data |\r
657 // +-----------------------------+\r
658 // | Padding |\r
659 // +-----------------------------+\r
660 // | CPU m SMI Entry |\r
661 // +#############################+ <-- Base of allocated buffer + 32 KB == CPU 0 SMBASE + 64 KB\r
662 // | CPU 0 Save State |\r
663 // +-----------------------------+\r
664 // | CPU 0 Extra Data |\r
665 // +-----------------------------+\r
666 // | Padding |\r
667 // +-----------------------------+\r
668 // | CPU m-1 SMI Entry |\r
669 // +=============================+ <-- 2^n offset from Base of allocated buffer\r
670 // | . . . . . . . . . . . . |\r
671 // +=============================+ <-- 2^n offset from Base of allocated buffer\r
672 // | Padding |\r
673 // +-----------------------------+\r
674 // | CPU 1 SMI Entry |\r
675 // +=============================+ <-- 2^n offset from Base of allocated buffer\r
676 // | Padding |\r
677 // +-----------------------------+\r
678 // | CPU 0 SMI Entry |\r
679 // +#############################+ <-- Base of allocated buffer == CPU 0 SMBASE + 32 KB\r
680 //\r
681\r
682 //\r
683 // Retrieve CPU Family\r
684 //\r
e9b3a6c9 685 AsmCpuid (CPUID_VERSION_INFO, &RegEax, NULL, NULL, NULL);\r
529a5a86
MK
686 FamilyId = (RegEax >> 8) & 0xf;\r
687 ModelId = (RegEax >> 4) & 0xf;\r
688 if (FamilyId == 0x06 || FamilyId == 0x0f) {\r
689 ModelId = ModelId | ((RegEax >> 12) & 0xf0);\r
690 }\r
691\r
e9b3a6c9
MK
692 RegEdx = 0;\r
693 AsmCpuid (CPUID_EXTENDED_FUNCTION, &RegEax, NULL, NULL, NULL);\r
694 if (RegEax >= CPUID_EXTENDED_CPU_SIG) {\r
695 AsmCpuid (CPUID_EXTENDED_CPU_SIG, NULL, NULL, NULL, &RegEdx);\r
696 }\r
529a5a86
MK
697 //\r
698 // Determine the mode of the CPU at the time an SMI occurs\r
699 // Intel(R) 64 and IA-32 Architectures Software Developer's Manual\r
700 // Volume 3C, Section 34.4.1.1\r
701 //\r
702 mSmmSaveStateRegisterLma = EFI_SMM_SAVE_STATE_REGISTER_LMA_32BIT;\r
703 if ((RegEdx & BIT29) != 0) {\r
704 mSmmSaveStateRegisterLma = EFI_SMM_SAVE_STATE_REGISTER_LMA_64BIT;\r
705 }\r
706 if (FamilyId == 0x06) {\r
707 if (ModelId == 0x17 || ModelId == 0x0f || ModelId == 0x1c) {\r
708 mSmmSaveStateRegisterLma = EFI_SMM_SAVE_STATE_REGISTER_LMA_64BIT;\r
709 }\r
710 }\r
711\r
712 //\r
713 // Compute tile size of buffer required to hold the CPU SMRAM Save State Map, extra CPU\r
714 // specific context in a PROCESSOR_SMM_DESCRIPTOR, and the SMI entry point. This size\r
715 // is rounded up to nearest power of 2.\r
716 //\r
ae82a30b
JY
717 TileCodeSize = GetSmiHandlerSize ();\r
718 TileCodeSize = ALIGN_VALUE(TileCodeSize, SIZE_4KB);\r
719 TileDataSize = sizeof (SMRAM_SAVE_STATE_MAP) + sizeof (PROCESSOR_SMM_DESCRIPTOR);\r
720 TileDataSize = ALIGN_VALUE(TileDataSize, SIZE_4KB);\r
721 TileSize = TileDataSize + TileCodeSize - 1;\r
529a5a86 722 TileSize = 2 * GetPowerOfTwo32 ((UINT32)TileSize);\r
ae82a30b 723 DEBUG ((EFI_D_INFO, "SMRAM TileSize = 0x%08x (0x%08x, 0x%08x)\n", TileSize, TileCodeSize, TileDataSize));\r
529a5a86
MK
724\r
725 //\r
726 // If the TileSize is larger than space available for the SMI Handler of CPU[i],\r
727 // the PROCESSOR_SMM_DESCRIPTOR of CPU[i+1] and the SMRAM Save State Map of CPU[i+1],\r
728 // the ASSERT(). If this ASSERT() is triggered, then the SMI Handler size must be\r
729 // reduced.\r
730 //\r
731 ASSERT (TileSize <= (SMRAM_SAVE_STATE_MAP_OFFSET + sizeof (SMRAM_SAVE_STATE_MAP) - SMM_HANDLER_OFFSET));\r
732\r
733 //\r
734 // Allocate buffer for all of the tiles.\r
735 //\r
736 // Intel(R) 64 and IA-32 Architectures Software Developer's Manual\r
737 // Volume 3C, Section 34.11 SMBASE Relocation\r
738 // For Pentium and Intel486 processors, the SMBASE values must be\r
739 // aligned on a 32-KByte boundary or the processor will enter shutdown\r
740 // state during the execution of a RSM instruction.\r
741 //\r
742 // Intel486 processors: FamilyId is 4\r
743 // Pentium processors : FamilyId is 5\r
744 //\r
ae82a30b 745 BufferPages = EFI_SIZE_TO_PAGES (SIZE_32KB + TileSize * (mMaxNumberOfCpus - 1));\r
529a5a86 746 if ((FamilyId == 4) || (FamilyId == 5)) {\r
717fb604 747 Buffer = AllocateAlignedCodePages (BufferPages, SIZE_32KB);\r
529a5a86 748 } else {\r
717fb604 749 Buffer = AllocateAlignedCodePages (BufferPages, SIZE_4KB);\r
529a5a86
MK
750 }\r
751 ASSERT (Buffer != NULL);\r
ae82a30b 752 DEBUG ((EFI_D_INFO, "SMRAM SaveState Buffer (0x%08x, 0x%08x)\n", Buffer, EFI_PAGES_TO_SIZE(BufferPages)));\r
529a5a86
MK
753\r
754 //\r
755 // Allocate buffer for pointers to array in SMM_CPU_PRIVATE_DATA.\r
756 //\r
757 gSmmCpuPrivate->ProcessorInfo = (EFI_PROCESSOR_INFORMATION *)AllocatePool (sizeof (EFI_PROCESSOR_INFORMATION) * mMaxNumberOfCpus);\r
758 ASSERT (gSmmCpuPrivate->ProcessorInfo != NULL);\r
759\r
760 gSmmCpuPrivate->Operation = (SMM_CPU_OPERATION *)AllocatePool (sizeof (SMM_CPU_OPERATION) * mMaxNumberOfCpus);\r
761 ASSERT (gSmmCpuPrivate->Operation != NULL);\r
762\r
763 gSmmCpuPrivate->CpuSaveStateSize = (UINTN *)AllocatePool (sizeof (UINTN) * mMaxNumberOfCpus);\r
764 ASSERT (gSmmCpuPrivate->CpuSaveStateSize != NULL);\r
765\r
766 gSmmCpuPrivate->CpuSaveState = (VOID **)AllocatePool (sizeof (VOID *) * mMaxNumberOfCpus);\r
767 ASSERT (gSmmCpuPrivate->CpuSaveState != NULL);\r
768\r
769 mSmmCpuPrivateData.SmmCoreEntryContext.CpuSaveStateSize = gSmmCpuPrivate->CpuSaveStateSize;\r
770 mSmmCpuPrivateData.SmmCoreEntryContext.CpuSaveState = gSmmCpuPrivate->CpuSaveState;\r
529a5a86
MK
771\r
772 //\r
773 // Allocate buffer for pointers to array in CPU_HOT_PLUG_DATA.\r
774 //\r
775 mCpuHotPlugData.ApicId = (UINT64 *)AllocatePool (sizeof (UINT64) * mMaxNumberOfCpus);\r
776 ASSERT (mCpuHotPlugData.ApicId != NULL);\r
777 mCpuHotPlugData.SmBase = (UINTN *)AllocatePool (sizeof (UINTN) * mMaxNumberOfCpus);\r
778 ASSERT (mCpuHotPlugData.SmBase != NULL);\r
779 mCpuHotPlugData.ArrayLength = (UINT32)mMaxNumberOfCpus;\r
780\r
781 //\r
782 // Retrieve APIC ID of each enabled processor from the MP Services protocol.\r
783 // Also compute the SMBASE address, CPU Save State address, and CPU Save state\r
784 // size for each CPU in the platform\r
785 //\r
786 for (Index = 0; Index < mMaxNumberOfCpus; Index++) {\r
787 mCpuHotPlugData.SmBase[Index] = (UINTN)Buffer + Index * TileSize - SMM_HANDLER_OFFSET;\r
788 gSmmCpuPrivate->CpuSaveStateSize[Index] = sizeof(SMRAM_SAVE_STATE_MAP);\r
789 gSmmCpuPrivate->CpuSaveState[Index] = (VOID *)(mCpuHotPlugData.SmBase[Index] + SMRAM_SAVE_STATE_MAP_OFFSET);\r
790 gSmmCpuPrivate->Operation[Index] = SmmCpuNone;\r
791\r
792 if (Index < mNumberOfCpus) {\r
793 Status = MpServices->GetProcessorInfo (MpServices, Index, &gSmmCpuPrivate->ProcessorInfo[Index]);\r
794 ASSERT_EFI_ERROR (Status);\r
795 mCpuHotPlugData.ApicId[Index] = gSmmCpuPrivate->ProcessorInfo[Index].ProcessorId;\r
796\r
797 DEBUG ((EFI_D_INFO, "CPU[%03x] APIC ID=%04x SMBASE=%08x SaveState=%08x Size=%08x\n",\r
798 Index,\r
799 (UINT32)gSmmCpuPrivate->ProcessorInfo[Index].ProcessorId,\r
800 mCpuHotPlugData.SmBase[Index],\r
801 gSmmCpuPrivate->CpuSaveState[Index],\r
802 gSmmCpuPrivate->CpuSaveStateSize[Index]\r
803 ));\r
804 } else {\r
805 gSmmCpuPrivate->ProcessorInfo[Index].ProcessorId = INVALID_APIC_ID;\r
806 mCpuHotPlugData.ApicId[Index] = INVALID_APIC_ID;\r
807 }\r
808 }\r
809\r
810 //\r
811 // Allocate SMI stacks for all processors.\r
812 //\r
813 if (FeaturePcdGet (PcdCpuSmmStackGuard)) {\r
814 //\r
815 // 2 more pages is allocated for each processor.\r
816 // one is guard page and the other is known good stack.\r
817 //\r
818 // +-------------------------------------------+-----+-------------------------------------------+\r
819 // | Known Good Stack | Guard Page | SMM Stack | ... | Known Good Stack | Guard Page | SMM Stack |\r
820 // +-------------------------------------------+-----+-------------------------------------------+\r
821 // | | | |\r
822 // |<-------------- Processor 0 -------------->| |<-------------- Processor n -------------->|\r
823 //\r
824 mSmmStackSize = EFI_PAGES_TO_SIZE (EFI_SIZE_TO_PAGES (PcdGet32 (PcdCpuSmmStackSize)) + 2);\r
825 Stacks = (UINT8 *) AllocatePages (gSmmCpuPrivate->SmmCoreEntryContext.NumberOfCpus * (EFI_SIZE_TO_PAGES (PcdGet32 (PcdCpuSmmStackSize)) + 2));\r
826 ASSERT (Stacks != NULL);\r
827 mSmmStackArrayBase = (UINTN)Stacks;\r
828 mSmmStackArrayEnd = mSmmStackArrayBase + gSmmCpuPrivate->SmmCoreEntryContext.NumberOfCpus * mSmmStackSize - 1;\r
829 } else {\r
830 mSmmStackSize = PcdGet32 (PcdCpuSmmStackSize);\r
831 Stacks = (UINT8 *) AllocatePages (EFI_SIZE_TO_PAGES (gSmmCpuPrivate->SmmCoreEntryContext.NumberOfCpus * mSmmStackSize));\r
832 ASSERT (Stacks != NULL);\r
833 }\r
834\r
835 //\r
836 // Set SMI stack for SMM base relocation\r
837 //\r
838 gSmmInitStack = (UINTN) (Stacks + mSmmStackSize - sizeof (UINTN));\r
839\r
840 //\r
841 // Initialize IDT\r
842 //\r
843 InitializeSmmIdt ();\r
844\r
845 //\r
846 // Relocate SMM Base addresses to the ones allocated from SMRAM\r
847 //\r
848 mRebased = (BOOLEAN *)AllocateZeroPool (sizeof (BOOLEAN) * mMaxNumberOfCpus);\r
849 ASSERT (mRebased != NULL);\r
850 SmmRelocateBases ();\r
851\r
852 //\r
853 // Call hook for BSP to perform extra actions in normal mode after all\r
854 // SMM base addresses have been relocated on all CPUs\r
855 //\r
856 SmmCpuFeaturesSmmRelocationComplete ();\r
857\r
717fb604
JY
858 DEBUG ((DEBUG_INFO, "mXdSupported - 0x%x\n", mXdSupported));\r
859\r
529a5a86
MK
860 //\r
861 // SMM Time initialization\r
862 //\r
863 InitializeSmmTimer ();\r
864\r
865 //\r
866 // Initialize MP globals\r
867 //\r
868 Cr3 = InitializeMpServiceData (Stacks, mSmmStackSize);\r
869\r
870 //\r
871 // Fill in SMM Reserved Regions\r
872 //\r
873 gSmmCpuPrivate->SmmReservedSmramRegion[0].SmramReservedStart = 0;\r
874 gSmmCpuPrivate->SmmReservedSmramRegion[0].SmramReservedSize = 0;\r
875\r
876 //\r
877 // Install the SMM Configuration Protocol onto a new handle on the handle database.\r
878 // The entire SMM Configuration Protocol is allocated from SMRAM, so only a pointer\r
879 // to an SMRAM address will be present in the handle database\r
880 //\r
881 Status = SystemTable->BootServices->InstallMultipleProtocolInterfaces (\r
882 &gSmmCpuPrivate->SmmCpuHandle,\r
883 &gEfiSmmConfigurationProtocolGuid, &gSmmCpuPrivate->SmmConfiguration,\r
884 NULL\r
885 );\r
886 ASSERT_EFI_ERROR (Status);\r
887\r
888 //\r
889 // Install the SMM CPU Protocol into SMM protocol database\r
890 //\r
891 Status = gSmst->SmmInstallProtocolInterface (\r
892 &mSmmCpuHandle,\r
893 &gEfiSmmCpuProtocolGuid,\r
894 EFI_NATIVE_INTERFACE,\r
895 &mSmmCpu\r
896 );\r
897 ASSERT_EFI_ERROR (Status);\r
898\r
899 //\r
900 // Expose address of CPU Hot Plug Data structure if CPU hot plug is supported.\r
901 //\r
902 if (FeaturePcdGet (PcdCpuHotPlugSupport)) {\r
9838b016
MK
903 Status = PcdSet64S (PcdCpuHotPlugDataAddress, (UINT64)(UINTN)&mCpuHotPlugData);\r
904 ASSERT_EFI_ERROR (Status);\r
529a5a86
MK
905 }\r
906\r
907 //\r
908 // Initialize SMM CPU Services Support\r
909 //\r
910 Status = InitializeSmmCpuServices (mSmmCpuHandle);\r
911 ASSERT_EFI_ERROR (Status);\r
912\r
529a5a86
MK
913 //\r
914 // register SMM Ready To Lock Protocol notification\r
915 //\r
916 Status = gSmst->SmmRegisterProtocolNotify (\r
917 &gEfiSmmReadyToLockProtocolGuid,\r
918 SmmReadyToLockEventNotify,\r
919 &Registration\r
920 );\r
921 ASSERT_EFI_ERROR (Status);\r
922\r
529a5a86
MK
923 //\r
924 // Initialize SMM Profile feature\r
925 //\r
926 InitSmmProfile (Cr3);\r
927\r
b10d5ddc 928 GetAcpiS3EnableFlag ();\r
0bdc9e75 929 InitSmmS3ResumeState (Cr3);\r
529a5a86
MK
930\r
931 DEBUG ((EFI_D_INFO, "SMM CPU Module exit from SMRAM with EFI_SUCCESS\n"));\r
932\r
933 return EFI_SUCCESS;\r
934}\r
935\r
936/**\r
937\r
938 Find out SMRAM information including SMRR base and SMRR size.\r
939\r
940 @param SmrrBase SMRR base\r
941 @param SmrrSize SMRR size\r
942\r
943**/\r
944VOID\r
945FindSmramInfo (\r
946 OUT UINT32 *SmrrBase,\r
947 OUT UINT32 *SmrrSize\r
948 )\r
949{\r
950 EFI_STATUS Status;\r
951 UINTN Size;\r
952 EFI_SMM_ACCESS2_PROTOCOL *SmmAccess;\r
953 EFI_SMRAM_DESCRIPTOR *CurrentSmramRange;\r
954 EFI_SMRAM_DESCRIPTOR *SmramRanges;\r
955 UINTN SmramRangeCount;\r
956 UINTN Index;\r
957 UINT64 MaxSize;\r
958 BOOLEAN Found;\r
959\r
960 //\r
961 // Get SMM Access Protocol\r
962 //\r
963 Status = gBS->LocateProtocol (&gEfiSmmAccess2ProtocolGuid, NULL, (VOID **)&SmmAccess);\r
964 ASSERT_EFI_ERROR (Status);\r
965\r
966 //\r
967 // Get SMRAM information\r
968 //\r
969 Size = 0;\r
970 Status = SmmAccess->GetCapabilities (SmmAccess, &Size, NULL);\r
971 ASSERT (Status == EFI_BUFFER_TOO_SMALL);\r
972\r
973 SmramRanges = (EFI_SMRAM_DESCRIPTOR *)AllocatePool (Size);\r
974 ASSERT (SmramRanges != NULL);\r
975\r
976 Status = SmmAccess->GetCapabilities (SmmAccess, &Size, SmramRanges);\r
977 ASSERT_EFI_ERROR (Status);\r
978\r
979 SmramRangeCount = Size / sizeof (EFI_SMRAM_DESCRIPTOR);\r
980\r
981 //\r
982 // Find the largest SMRAM range between 1MB and 4GB that is at least 256K - 4K in size\r
983 //\r
984 CurrentSmramRange = NULL;\r
985 for (Index = 0, MaxSize = SIZE_256KB - EFI_PAGE_SIZE; Index < SmramRangeCount; Index++) {\r
986 //\r
987 // Skip any SMRAM region that is already allocated, needs testing, or needs ECC initialization\r
988 //\r
989 if ((SmramRanges[Index].RegionState & (EFI_ALLOCATED | EFI_NEEDS_TESTING | EFI_NEEDS_ECC_INITIALIZATION)) != 0) {\r
990 continue;\r
991 }\r
992\r
993 if (SmramRanges[Index].CpuStart >= BASE_1MB) {\r
994 if ((SmramRanges[Index].CpuStart + SmramRanges[Index].PhysicalSize) <= BASE_4GB) {\r
995 if (SmramRanges[Index].PhysicalSize >= MaxSize) {\r
996 MaxSize = SmramRanges[Index].PhysicalSize;\r
997 CurrentSmramRange = &SmramRanges[Index];\r
998 }\r
999 }\r
1000 }\r
1001 }\r
1002\r
1003 ASSERT (CurrentSmramRange != NULL);\r
1004\r
1005 *SmrrBase = (UINT32)CurrentSmramRange->CpuStart;\r
1006 *SmrrSize = (UINT32)CurrentSmramRange->PhysicalSize;\r
1007\r
1008 do {\r
1009 Found = FALSE;\r
1010 for (Index = 0; Index < SmramRangeCount; Index++) {\r
1011 if (SmramRanges[Index].CpuStart < *SmrrBase && *SmrrBase == (SmramRanges[Index].CpuStart + SmramRanges[Index].PhysicalSize)) {\r
1012 *SmrrBase = (UINT32)SmramRanges[Index].CpuStart;\r
1013 *SmrrSize = (UINT32)(*SmrrSize + SmramRanges[Index].PhysicalSize);\r
1014 Found = TRUE;\r
1015 } else if ((*SmrrBase + *SmrrSize) == SmramRanges[Index].CpuStart && SmramRanges[Index].PhysicalSize > 0) {\r
1016 *SmrrSize = (UINT32)(*SmrrSize + SmramRanges[Index].PhysicalSize);\r
1017 Found = TRUE;\r
1018 }\r
1019 }\r
1020 } while (Found);\r
1021\r
e242cdfb 1022 FreePool (SmramRanges);\r
529a5a86
MK
1023 DEBUG ((EFI_D_INFO, "SMRR Base: 0x%x, SMRR Size: 0x%x\n", *SmrrBase, *SmrrSize));\r
1024}\r
1025\r
1026/**\r
1027Configure SMM Code Access Check feature on an AP.\r
1028SMM Feature Control MSR will be locked after configuration.\r
1029\r
1030@param[in,out] Buffer Pointer to private data buffer.\r
1031**/\r
1032VOID\r
1033EFIAPI\r
1034ConfigSmmCodeAccessCheckOnCurrentProcessor (\r
1035 IN OUT VOID *Buffer\r
1036 )\r
1037{\r
1038 UINTN CpuIndex;\r
1039 UINT64 SmmFeatureControlMsr;\r
1040 UINT64 NewSmmFeatureControlMsr;\r
1041\r
1042 //\r
1043 // Retrieve the CPU Index from the context passed in\r
1044 //\r
1045 CpuIndex = *(UINTN *)Buffer;\r
1046\r
1047 //\r
1048 // Get the current SMM Feature Control MSR value\r
1049 //\r
1050 SmmFeatureControlMsr = SmmCpuFeaturesGetSmmRegister (CpuIndex, SmmRegFeatureControl);\r
1051\r
1052 //\r
1053 // Compute the new SMM Feature Control MSR value\r
1054 //\r
1055 NewSmmFeatureControlMsr = SmmFeatureControlMsr;\r
1056 if (mSmmCodeAccessCheckEnable) {\r
1057 NewSmmFeatureControlMsr |= SMM_CODE_CHK_EN_BIT;\r
f6bc3a6d
JF
1058 if (FeaturePcdGet (PcdCpuSmmFeatureControlMsrLock)) {\r
1059 NewSmmFeatureControlMsr |= SMM_FEATURE_CONTROL_LOCK_BIT;\r
1060 }\r
529a5a86
MK
1061 }\r
1062\r
1063 //\r
1064 // Only set the SMM Feature Control MSR value if the new value is different than the current value\r
1065 //\r
1066 if (NewSmmFeatureControlMsr != SmmFeatureControlMsr) {\r
1067 SmmCpuFeaturesSetSmmRegister (CpuIndex, SmmRegFeatureControl, NewSmmFeatureControlMsr);\r
1068 }\r
1069\r
1070 //\r
1071 // Release the spin lock user to serialize the updates to the SMM Feature Control MSR\r
1072 //\r
fe3a75bc 1073 ReleaseSpinLock (mConfigSmmCodeAccessCheckLock);\r
529a5a86
MK
1074}\r
1075\r
1076/**\r
1077Configure SMM Code Access Check feature for all processors.\r
1078SMM Feature Control MSR will be locked after configuration.\r
1079**/\r
1080VOID\r
1081ConfigSmmCodeAccessCheck (\r
1082 VOID\r
1083 )\r
1084{\r
1085 UINTN Index;\r
1086 EFI_STATUS Status;\r
1087\r
1088 //\r
1089 // Check to see if the Feature Control MSR is supported on this CPU\r
1090 //\r
f6b0cb17 1091 Index = gSmmCpuPrivate->SmmCoreEntryContext.CurrentlyExecutingCpu;\r
529a5a86
MK
1092 if (!SmmCpuFeaturesIsSmmRegisterSupported (Index, SmmRegFeatureControl)) {\r
1093 mSmmCodeAccessCheckEnable = FALSE;\r
1094 return;\r
1095 }\r
1096\r
1097 //\r
1098 // Check to see if the CPU supports the SMM Code Access Check feature\r
1099 // Do not access this MSR unless the CPU supports the SmmRegFeatureControl\r
1100 //\r
1101 if ((AsmReadMsr64 (EFI_MSR_SMM_MCA_CAP) & SMM_CODE_ACCESS_CHK_BIT) == 0) {\r
1102 mSmmCodeAccessCheckEnable = FALSE;\r
529a5a86
MK
1103 return;\r
1104 }\r
1105\r
1106 //\r
1107 // Initialize the lock used to serialize the MSR programming in BSP and all APs\r
1108 //\r
fe3a75bc 1109 InitializeSpinLock (mConfigSmmCodeAccessCheckLock);\r
529a5a86
MK
1110\r
1111 //\r
1112 // Acquire Config SMM Code Access Check spin lock. The BSP will release the\r
1113 // spin lock when it is done executing ConfigSmmCodeAccessCheckOnCurrentProcessor().\r
1114 //\r
fe3a75bc 1115 AcquireSpinLock (mConfigSmmCodeAccessCheckLock);\r
529a5a86
MK
1116\r
1117 //\r
1118 // Enable SMM Code Access Check feature on the BSP.\r
1119 //\r
1120 ConfigSmmCodeAccessCheckOnCurrentProcessor (&Index);\r
1121\r
1122 //\r
1123 // Enable SMM Code Access Check feature for the APs.\r
1124 //\r
1125 for (Index = 0; Index < gSmst->NumberOfCpus; Index++) {\r
f6b0cb17 1126 if (Index != gSmmCpuPrivate->SmmCoreEntryContext.CurrentlyExecutingCpu) {\r
529a5a86
MK
1127\r
1128 //\r
1129 // Acquire Config SMM Code Access Check spin lock. The AP will release the\r
1130 // spin lock when it is done executing ConfigSmmCodeAccessCheckOnCurrentProcessor().\r
1131 //\r
fe3a75bc 1132 AcquireSpinLock (mConfigSmmCodeAccessCheckLock);\r
529a5a86
MK
1133\r
1134 //\r
1135 // Call SmmStartupThisAp() to enable SMM Code Access Check on an AP.\r
1136 //\r
1137 Status = gSmst->SmmStartupThisAp (ConfigSmmCodeAccessCheckOnCurrentProcessor, Index, &Index);\r
1138 ASSERT_EFI_ERROR (Status);\r
1139\r
1140 //\r
1141 // Wait for the AP to release the Config SMM Code Access Check spin lock.\r
1142 //\r
fe3a75bc 1143 while (!AcquireSpinLockOrFail (mConfigSmmCodeAccessCheckLock)) {\r
529a5a86
MK
1144 CpuPause ();\r
1145 }\r
1146\r
1147 //\r
1148 // Release the Config SMM Code Access Check spin lock.\r
1149 //\r
fe3a75bc 1150 ReleaseSpinLock (mConfigSmmCodeAccessCheckLock);\r
529a5a86
MK
1151 }\r
1152 }\r
1153}\r
1154\r
717fb604
JY
1155/**\r
1156 Set code region to be read only and data region to be execute disable.\r
1157**/\r
1158VOID\r
1159SetRegionAttributes (\r
1160 VOID\r
1161 )\r
1162{\r
1163 SetMemMapAttributes ();\r
1164}\r
1165\r
21c17193
JY
1166/**\r
1167 This API provides a way to allocate memory for page table.\r
1168\r
1169 This API can be called more once to allocate memory for page tables.\r
1170\r
1171 Allocates the number of 4KB pages of type EfiRuntimeServicesData and returns a pointer to the\r
1172 allocated buffer. The buffer returned is aligned on a 4KB boundary. If Pages is 0, then NULL\r
1173 is returned. If there is not enough memory remaining to satisfy the request, then NULL is\r
1174 returned.\r
1175\r
1176 @param Pages The number of 4 KB pages to allocate.\r
1177\r
1178 @return A pointer to the allocated buffer or NULL if allocation fails.\r
1179\r
1180**/\r
1181VOID *\r
1182AllocatePageTableMemory (\r
1183 IN UINTN Pages\r
1184 )\r
1185{\r
1186 VOID *Buffer;\r
1187\r
1188 Buffer = SmmCpuFeaturesAllocatePageTableMemory (Pages);\r
1189 if (Buffer != NULL) {\r
1190 return Buffer;\r
1191 }\r
1192 return AllocatePages (Pages);\r
1193}\r
1194\r
717fb604
JY
1195/**\r
1196 Allocate pages for code.\r
1197\r
1198 @param[in] Pages Number of pages to be allocated.\r
1199\r
1200 @return Allocated memory.\r
1201**/\r
1202VOID *\r
1203AllocateCodePages (\r
1204 IN UINTN Pages\r
1205 )\r
1206{\r
1207 EFI_STATUS Status;\r
1208 EFI_PHYSICAL_ADDRESS Memory;\r
1209\r
1210 if (Pages == 0) {\r
1211 return NULL;\r
1212 }\r
1213\r
1214 Status = gSmst->SmmAllocatePages (AllocateAnyPages, EfiRuntimeServicesCode, Pages, &Memory);\r
1215 if (EFI_ERROR (Status)) {\r
1216 return NULL;\r
1217 }\r
1218 return (VOID *) (UINTN) Memory;\r
1219}\r
1220\r
1221/**\r
1222 Allocate aligned pages for code.\r
1223\r
1224 @param[in] Pages Number of pages to be allocated.\r
1225 @param[in] Alignment The requested alignment of the allocation.\r
1226 Must be a power of two.\r
1227 If Alignment is zero, then byte alignment is used.\r
1228\r
1229 @return Allocated memory.\r
1230**/\r
1231VOID *\r
1232AllocateAlignedCodePages (\r
1233 IN UINTN Pages,\r
1234 IN UINTN Alignment\r
1235 )\r
1236{\r
1237 EFI_STATUS Status;\r
1238 EFI_PHYSICAL_ADDRESS Memory;\r
1239 UINTN AlignedMemory;\r
1240 UINTN AlignmentMask;\r
1241 UINTN UnalignedPages;\r
1242 UINTN RealPages;\r
1243\r
1244 //\r
1245 // Alignment must be a power of two or zero.\r
1246 //\r
1247 ASSERT ((Alignment & (Alignment - 1)) == 0);\r
1248\r
1249 if (Pages == 0) {\r
1250 return NULL;\r
1251 }\r
1252 if (Alignment > EFI_PAGE_SIZE) {\r
1253 //\r
1254 // Calculate the total number of pages since alignment is larger than page size.\r
1255 //\r
1256 AlignmentMask = Alignment - 1;\r
1257 RealPages = Pages + EFI_SIZE_TO_PAGES (Alignment);\r
1258 //\r
1259 // Make sure that Pages plus EFI_SIZE_TO_PAGES (Alignment) does not overflow.\r
1260 //\r
1261 ASSERT (RealPages > Pages);\r
1262\r
1263 Status = gSmst->SmmAllocatePages (AllocateAnyPages, EfiRuntimeServicesCode, RealPages, &Memory);\r
1264 if (EFI_ERROR (Status)) {\r
1265 return NULL;\r
1266 }\r
1267 AlignedMemory = ((UINTN) Memory + AlignmentMask) & ~AlignmentMask;\r
1268 UnalignedPages = EFI_SIZE_TO_PAGES (AlignedMemory - (UINTN) Memory);\r
1269 if (UnalignedPages > 0) {\r
1270 //\r
1271 // Free first unaligned page(s).\r
1272 //\r
1273 Status = gSmst->SmmFreePages (Memory, UnalignedPages);\r
1274 ASSERT_EFI_ERROR (Status);\r
1275 }\r
1276 Memory = (EFI_PHYSICAL_ADDRESS) (AlignedMemory + EFI_PAGES_TO_SIZE (Pages));\r
1277 UnalignedPages = RealPages - Pages - UnalignedPages;\r
1278 if (UnalignedPages > 0) {\r
1279 //\r
1280 // Free last unaligned page(s).\r
1281 //\r
1282 Status = gSmst->SmmFreePages (Memory, UnalignedPages);\r
1283 ASSERT_EFI_ERROR (Status);\r
1284 }\r
1285 } else {\r
1286 //\r
1287 // Do not over-allocate pages in this case.\r
1288 //\r
1289 Status = gSmst->SmmAllocatePages (AllocateAnyPages, EfiRuntimeServicesCode, Pages, &Memory);\r
1290 if (EFI_ERROR (Status)) {\r
1291 return NULL;\r
1292 }\r
1293 AlignedMemory = (UINTN) Memory;\r
1294 }\r
1295 return (VOID *) AlignedMemory;\r
1296}\r
1297\r
529a5a86
MK
1298/**\r
1299 Perform the remaining tasks.\r
1300\r
1301**/\r
1302VOID\r
1303PerformRemainingTasks (\r
1304 VOID\r
1305 )\r
1306{\r
1307 if (mSmmReadyToLock) {\r
1308 //\r
1309 // Start SMM Profile feature\r
1310 //\r
1311 if (FeaturePcdGet (PcdCpuSmmProfileEnable)) {\r
1312 SmmProfileStart ();\r
1313 }\r
1314 //\r
1315 // Create a mix of 2MB and 4KB page table. Update some memory ranges absent and execute-disable.\r
1316 //\r
1317 InitPaging ();\r
717fb604
JY
1318\r
1319 //\r
1320 // Mark critical region to be read-only in page table\r
1321 //\r
1322 SetRegionAttributes ();\r
1323\r
1324 //\r
1325 // Set page table itself to be read-only\r
1326 //\r
1327 SetPageTableAttributes ();\r
1328\r
529a5a86
MK
1329 //\r
1330 // Configure SMM Code Access Check feature if available.\r
1331 //\r
1332 ConfigSmmCodeAccessCheck ();\r
1333\r
21c17193
JY
1334 SmmCpuFeaturesCompleteSmmReadyToLock ();\r
1335\r
529a5a86
MK
1336 //\r
1337 // Clean SMM ready to lock flag\r
1338 //\r
1339 mSmmReadyToLock = FALSE;\r
1340 }\r
1341}\r
9f419739
JY
1342\r
1343/**\r
1344 Perform the pre tasks.\r
1345\r
1346**/\r
1347VOID\r
1348PerformPreTasks (\r
1349 VOID\r
1350 )\r
1351{\r
0bdc9e75 1352 RestoreSmmConfigurationInS3 ();\r
9f419739 1353}\r