]> git.proxmox.com Git - mirror_edk2.git/blame - UefiCpuPkg/PiSmmCpuDxeSmm/X64/SmmInit.nasm
UefiCpuPkg/PiSmmCpuDxeSmm: patch "gSmbase" with PatchInstructionX86()
[mirror_edk2.git] / UefiCpuPkg / PiSmmCpuDxeSmm / X64 / SmmInit.nasm
CommitLineData
ba15b971 1;------------------------------------------------------------------------------ ;\r
e21e355e 2; Copyright (c) 2016 - 2018, Intel Corporation. All rights reserved.<BR>\r
ba15b971
LG
3; This program and the accompanying materials\r
4; are licensed and made available under the terms and conditions of the BSD License\r
5; which accompanies this distribution. The full text of the license may be found at\r
6; http://opensource.org/licenses/bsd-license.php.\r
7;\r
8; THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
9; WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
10;\r
11; Module Name:\r
12;\r
13; SmmInit.nasm\r
14;\r
15; Abstract:\r
16;\r
17; Functions for relocating SMBASE's for all processors\r
18;\r
19;-------------------------------------------------------------------------------\r
20\r
21extern ASM_PFX(SmmInitHandler)\r
22extern ASM_PFX(mRebasedFlag)\r
23extern ASM_PFX(mSmmRelocationOriginalAddress)\r
24\r
25global ASM_PFX(gSmmCr3)\r
26global ASM_PFX(gSmmCr4)\r
27global ASM_PFX(gSmmCr0)\r
28global ASM_PFX(gSmmJmpAddr)\r
29global ASM_PFX(gSmmInitStack)\r
30global ASM_PFX(gcSmiInitGdtr)\r
31global ASM_PFX(gcSmmInitSize)\r
32global ASM_PFX(gcSmmInitTemplate)\r
33global ASM_PFX(mRebasedFlagAddr32)\r
34global ASM_PFX(mSmmRelocationOriginalAddressPtr32)\r
35\r
36 DEFAULT REL\r
37 SECTION .text\r
38\r
39ASM_PFX(gcSmiInitGdtr):\r
40 DW 0\r
41 DQ 0\r
42\r
43global ASM_PFX(SmmStartup)\r
44ASM_PFX(SmmStartup):\r
d4d87596
JW
45 DB 0x66\r
46 mov eax, 0x80000001 ; read capability\r
47 cpuid\r
48 DB 0x66\r
49 mov ebx, edx ; rdmsr will change edx. keep it in ebx.\r
ba15b971
LG
50 DB 0x66, 0xb8 ; mov eax, imm32\r
51ASM_PFX(gSmmCr3): DD 0\r
52 mov cr3, rax\r
53 DB 0x66, 0x2e\r
54 lgdt [ebp + (ASM_PFX(gcSmiInitGdtr) - ASM_PFX(SmmStartup))]\r
55 DB 0x66, 0xb8 ; mov eax, imm32\r
56ASM_PFX(gSmmCr4): DD 0\r
57 or ah, 2 ; enable XMM registers access\r
58 mov cr4, rax\r
59 DB 0x66\r
60 mov ecx, 0xc0000080 ; IA32_EFER MSR\r
61 rdmsr\r
d4d87596
JW
62 or ah, BIT0 ; set LME bit\r
63 DB 0x66\r
64 test ebx, BIT20 ; check NXE capability\r
65 jz .1\r
66 or ah, BIT3 ; set NXE bit\r
67.1:\r
ba15b971
LG
68 wrmsr\r
69 DB 0x66, 0xb8 ; mov eax, imm32\r
70ASM_PFX(gSmmCr0): DD 0\r
71 mov cr0, rax ; enable protected mode & paging\r
72 DB 0x66, 0xea ; far jmp to long mode\r
e21e355e 73ASM_PFX(gSmmJmpAddr): DQ 0;@LongMode\r
ba15b971
LG
74@LongMode: ; long-mode starts here\r
75 DB 0x48, 0xbc ; mov rsp, imm64\r
76ASM_PFX(gSmmInitStack): DQ 0\r
77 and sp, 0xfff0 ; make sure RSP is 16-byte aligned\r
78 ;\r
79 ; Accoring to X64 calling convention, XMM0~5 are volatile, we need to save\r
80 ; them before calling C-function.\r
81 ;\r
82 sub rsp, 0x60\r
83 movdqa [rsp], xmm0\r
84 movdqa [rsp + 0x10], xmm1\r
85 movdqa [rsp + 0x20], xmm2\r
86 movdqa [rsp + 0x30], xmm3\r
87 movdqa [rsp + 0x40], xmm4\r
88 movdqa [rsp + 0x50], xmm5\r
89\r
90 add rsp, -0x20\r
91 call ASM_PFX(SmmInitHandler)\r
92 add rsp, 0x20\r
93\r
94 ;\r
95 ; Restore XMM0~5 after calling C-function.\r
96 ;\r
97 movdqa xmm0, [rsp]\r
98 movdqa xmm1, [rsp + 0x10]\r
99 movdqa xmm2, [rsp + 0x20]\r
100 movdqa xmm3, [rsp + 0x30]\r
101 movdqa xmm4, [rsp + 0x40]\r
102 movdqa xmm5, [rsp + 0x50]\r
103\r
104 rsm\r
105\r
106BITS 16\r
107ASM_PFX(gcSmmInitTemplate):\r
108 mov ebp, [cs:@L1 - ASM_PFX(gcSmmInitTemplate) + 0x8000]\r
109 sub ebp, 0x30000\r
110 jmp ebp\r
111@L1:\r
e21e355e 112 DQ 0; ASM_PFX(SmmStartup)\r
ba15b971
LG
113\r
114ASM_PFX(gcSmmInitSize): DW $ - ASM_PFX(gcSmmInitTemplate)\r
115\r
116BITS 64\r
117global ASM_PFX(SmmRelocationSemaphoreComplete)\r
118ASM_PFX(SmmRelocationSemaphoreComplete):\r
119 push rax\r
120 mov rax, [ASM_PFX(mRebasedFlag)]\r
121 mov byte [rax], 1\r
122 pop rax\r
123 jmp [ASM_PFX(mSmmRelocationOriginalAddress)]\r
124\r
125;\r
126; Semaphore code running in 32-bit mode\r
127;\r
128global ASM_PFX(SmmRelocationSemaphoreComplete32)\r
129ASM_PFX(SmmRelocationSemaphoreComplete32):\r
130 ;\r
131 ; mov byte ptr [], 1\r
132 ;\r
133 db 0xc6, 0x5\r
134ASM_PFX(mRebasedFlagAddr32): dd 0\r
135 db 1\r
136 ;\r
137 ; jmp dword ptr []\r
138 ;\r
139 db 0xff, 0x25\r
140ASM_PFX(mSmmRelocationOriginalAddressPtr32): dd 0\r
e21e355e
LG
141\r
142global ASM_PFX(PiSmmCpuSmmInitFixupAddress)\r
143ASM_PFX(PiSmmCpuSmmInitFixupAddress):\r
144 lea rax, [@LongMode]\r
145 lea rcx, [ASM_PFX(gSmmJmpAddr)]\r
146 mov qword [rcx], rax\r
147\r
148 lea rax, [ASM_PFX(SmmStartup)]\r
149 lea rcx, [@L1]\r
150 mov qword [rcx], rax\r
151 ret\r