]> git.proxmox.com Git - mirror_edk2.git/blob - ArmPkg/ArmPkg.dec
ArmPlatformPkg/Sec: Remove SCR and CPTR initialization from SetupExceptionLevel3
[mirror_edk2.git] / ArmPkg / ArmPkg.dec
1 #/** @file
2 # ARM processor package.
3 #
4 # Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>
5 # Copyright (c) 2011 - 2013, ARM Limited. All rights reserved.
6 #
7 # This program and the accompanying materials
8 # are licensed and made available under the terms and conditions of the BSD License
9 # which accompanies this distribution. The full text of the license may be found at
10 # http://opensource.org/licenses/bsd-license.php
11 #
12 # THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
13 # WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
14 #
15 #**/
16
17 [Defines]
18 DEC_SPECIFICATION = 0x00010005
19 PACKAGE_NAME = ArmPkg
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F
21 PACKAGE_VERSION = 0.1
22
23 ################################################################################
24 #
25 # Include Section - list of Include Paths that are provided by this package.
26 # Comments are used for Keywords and Module Types.
27 #
28 # Supported Module Types:
29 # BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION
30 #
31 ################################################################################
32 [Includes.common]
33 Include # Root include for the package
34
35 [LibraryClasses.common]
36 ArmLib|Include/Library/ArmLib.h
37 SemihostLib|Include/Library/Semihosting.h
38 UncachedMemoryAllocationLib|Include/Library/UncachedMemoryAllocationLib.h
39 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h
40 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h
41
42 [Guids.common]
43 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }
44
45 ## ARM MPCore table
46 # Include/Guid/ArmMpCoreInfo.h
47 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }
48
49 [Ppis]
50 ## Include/Ppi/ArmMpCoreInfo.h
51 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }
52
53 [Protocols.common]
54 gVirtualUncachedPagesProtocolGuid = { 0xAD651C7D, 0x3C22, 0x4DBF, { 0x92, 0xe8, 0x38, 0xa7, 0xcd, 0xae, 0x87, 0xb2 } }
55
56 [PcdsFeatureFlag.common]
57 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001
58
59 # On ARM Architecture with the Security Extension, the address for the
60 # Vector Table can be mapped anywhere in the memory map. It means we can
61 # point the Exception Vector Table to its location in CpuDxe.
62 # By default we copy the Vector Table at PcdGet32(PcdCpuVectorBaseAddress)
63 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022
64 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before
65 # it has been configured by the CPU DXE
66 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032
67
68 # Define if the Power State Coordination Interface (PSCI) is supported by the Platform Trusted Firmware
69 gArmTokenSpaceGuid.PcdArmPsciSupport|FALSE|BOOLEAN|0x00000033
70
71 [PcdsFixedAtBuild.common]
72 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006
73
74 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.
75 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.
76 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024
77
78 gArmTokenSpaceGuid.PcdArmUncachedMemoryMask|0x0000000080000000|UINT64|0x00000002
79 gArmTokenSpaceGuid.PcdArmCacheOperationThreshold|1024|UINT32|0x00000003
80 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT32|0x00000004
81 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005
82
83 #
84 # ARM PL390 General Interrupt Controller
85 #
86 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT32|0x0000000C
87 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT32|0x0000000D
88 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025
89
90 #
91 # ARM Secure Firmware PCDs
92 #
93 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT32|0x00000015
94 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016
95 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT32|0x0000002F
96 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030
97
98 #
99 # ARM Normal (or Non Secure) Firmware PCDs
100 #
101 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT32|0x0000002B
102 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C
103 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT32|0x0000002D
104 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E
105
106 #
107 # ARM Hypervisor Firmware PCDs
108 #
109 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A
110 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B
111 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C
112 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D
113
114 # System Memory (DRAM): These PCDs define the region of in-built system memory
115 # Some platforms can get DRAM extensions, these additional regions will be declared
116 # to UEFI by ArmPLatformPlib
117 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT32|0x00000029
118 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT32|0x0000002A
119
120 # Use ClusterId + CoreId to identify the PrimaryCore
121 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031
122 # The Primary Core is ClusterId[0] & CoreId[0]
123 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037
124
125 #
126 # ARM L2x0 PCDs
127 #
128 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B
129
130 #
131 # BdsLib
132 #
133 gArmTokenSpaceGuid.PcdArmMachineType|0|UINT32|0x0000001E
134 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory
135 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F
136
137 #
138 # ARM Architectural Timer
139 #
140 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034
141 # ARM Architectural Timer Interrupt(GIC PPI) number
142 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035
143 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036
144
145 [PcdsFixedAtBuild.ARM]
146 #
147 # ARM Security Extension
148 #
149
150 # Secure Configuration Register
151 # - BIT0 : NS - Non Secure bit
152 # - BIT1 : IRQ Handler
153 # - BIT2 : FIQ Handler
154 # - BIT3 : EA - External Abort
155 # - BIT4 : FW - F bit writable
156 # - BIT5 : AW - A bit writable
157 # - BIT6 : nET - Not Early Termination
158 # - BIT7 : SCD - Secure Monitor Call Disable
159 # - BIT8 : HCE - Hyp Call enable
160 # - BIT9 : SIF - Secure Instruction Fetch
161 # 0x31 = NS | EA | FW
162 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038
163
164 # By default we do not do a transition to non-secure mode
165 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E
166
167 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory
168 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020
169
170 # If the fixed FDT address is not available, then it should be loaded below the kernel.
171 # The recommendation from the Linux kernel is to have the FDT below 16KB.
172 # (see the kernel doc: Documentation/arm/Booting)
173 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023
174 # The FDT blob must be loaded at a 64bit aligned address.
175 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026
176
177 # Non Secure Access Control Register
178 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality
179 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31
180 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable
181 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable
182 # 0xC00 = cp10 | cp11
183 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039
184
185 [PcdsFixedAtBuild.AARCH64]
186 #
187 # AArch64 Security Extension
188 #
189
190 # Secure Configuration Register
191 # - BIT0 : NS - Non Secure bit
192 # - BIT1 : IRQ Handler
193 # - BIT2 : FIQ Handler
194 # - BIT3 : EA - External Abort
195 # - BIT4 : FW - F bit writable
196 # - BIT5 : AW - A bit writable
197 # - BIT6 : nET - Not Early Termination
198 # - BIT7 : SCD - Secure Monitor Call Disable
199 # - BIT8 : HCE - Hyp Call enable
200 # - BIT9 : SIF - Secure Instruction Fetch
201 # - BIT10: RW - Register width control for lower exception levels
202 # - BIT11: SIF - Enables Secure EL1 access to EL1 Architectural Timer
203 # - BIT12: TWI - Trap WFI
204 # - BIT13: TWE - Trap WFE
205 # 0x501 = NS | HCE | RW
206 gArmTokenSpaceGuid.PcdArmScr|0x501|UINT32|0x00000038
207
208 # By default we do transition to EL2 non-secure mode with Stack for EL2.
209 # Mode Description Bits
210 # NS EL2 SP2 all interupts disabled = 0x3c9
211 # NS EL1 SP1 all interupts disabled = 0x3c5
212 # Other modes include using SP0 or switching to Aarch32, but these are
213 # not currently supported.
214 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x3c9|UINT32|0x0000003E
215 # If the fixed FDT address is not available, then it should be loaded above the kernel.
216 # The recommendation from the AArch64 Linux kernel is to have the FDT below 512MB.
217 # (see the kernel doc: Documentation/arm64/booting.txt)
218 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x20000000|UINT32|0x00000023
219 # The FDT blob must be loaded at a 2MB aligned address.
220 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x00200000|UINT32|0x00000026