]> git.proxmox.com Git - mirror_edk2.git/blob - ArmPkg/ArmPkg.dec
ArmPkg/ArmGic: enable ARE bit before driving GICv3 in native mode
[mirror_edk2.git] / ArmPkg / ArmPkg.dec
1 #/** @file
2 # ARM processor package.
3 #
4 # Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>
5 # Copyright (c) 2011 - 2015, ARM Limited. All rights reserved.
6 #
7 # This program and the accompanying materials
8 # are licensed and made available under the terms and conditions of the BSD License
9 # which accompanies this distribution. The full text of the license may be found at
10 # http://opensource.org/licenses/bsd-license.php
11 #
12 # THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
13 # WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
14 #
15 #**/
16
17 [Defines]
18 DEC_SPECIFICATION = 0x00010005
19 PACKAGE_NAME = ArmPkg
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F
21 PACKAGE_VERSION = 0.1
22
23 ################################################################################
24 #
25 # Include Section - list of Include Paths that are provided by this package.
26 # Comments are used for Keywords and Module Types.
27 #
28 # Supported Module Types:
29 # BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION
30 #
31 ################################################################################
32 [Includes.common]
33 Include # Root include for the package
34
35 [LibraryClasses.common]
36 ArmLib|Include/Library/ArmLib.h
37 SemihostLib|Include/Library/Semihosting.h
38 UncachedMemoryAllocationLib|Include/Library/UncachedMemoryAllocationLib.h
39 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h
40 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h
41
42 [Guids.common]
43 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }
44
45 ## ARM MPCore table
46 # Include/Guid/ArmMpCoreInfo.h
47 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }
48
49 [Ppis]
50 ## Include/Ppi/ArmMpCoreInfo.h
51 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }
52
53 [Protocols.common]
54 gVirtualUncachedPagesProtocolGuid = { 0xAD651C7D, 0x3C22, 0x4DBF, { 0x92, 0xe8, 0x38, 0xa7, 0xcd, 0xae, 0x87, 0xb2 } }
55
56 [PcdsFeatureFlag.common]
57 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001
58
59 # On ARM Architecture with the Security Extension, the address for the
60 # Vector Table can be mapped anywhere in the memory map. It means we can
61 # point the Exception Vector Table to its location in CpuDxe.
62 # By default we copy the Vector Table at PcdGet32(PcdCpuVectorBaseAddress)
63 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022
64 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before
65 # it has been configured by the CPU DXE
66 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032
67
68 # Define if the spin-table mechanism is used by the secondary cores when booting
69 # Linux (instead of PSCI)
70 gArmTokenSpaceGuid.PcdArmLinuxSpinTable|FALSE|BOOLEAN|0x00000033
71
72 # Define if the GICv3 controller should use the GICv2 legacy
73 gArmTokenSpaceGuid.PcdArmGicV3WithV2Legacy|FALSE|BOOLEAN|0x00000042
74
75 [PcdsFixedAtBuild.common]
76 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006
77
78 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.
79 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.
80 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024
81
82 gArmTokenSpaceGuid.PcdArmUncachedMemoryMask|0x0000000080000000|UINT64|0x00000002
83 # This PCD will free the unallocated buffers if their size reach this threshold.
84 # We set the default value to 512MB.
85 gArmTokenSpaceGuid.PcdArmFreeUncachedMemorySizeThreshold|0x20000000|UINT64|0x00000043
86 gArmTokenSpaceGuid.PcdArmCacheOperationThreshold|1024|UINT32|0x00000003
87 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT32|0x00000004
88 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005
89
90 #
91 # ARM Secure Firmware PCDs
92 #
93 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT64|0x00000015
94 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016
95 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT64|0x0000002F
96 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030
97
98 #
99 # ARM Normal (or Non Secure) Firmware PCDs
100 #
101 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT64|0x0000002B
102 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C
103 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT64|0x0000002D
104 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E
105
106 #
107 # ARM Hypervisor Firmware PCDs
108 #
109 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A
110 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B
111 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C
112 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D
113
114 # Use ClusterId + CoreId to identify the PrimaryCore
115 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031
116 # The Primary Core is ClusterId[0] & CoreId[0]
117 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037
118
119 #
120 # ARM L2x0 PCDs
121 #
122 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B
123
124 #
125 # BdsLib
126 #
127 gArmTokenSpaceGuid.PcdArmMachineType|0|UINT32|0x0000001E
128 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory
129 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F
130 # Maximum file size for TFTP servers that do not support 'tsize' extension
131 gArmTokenSpaceGuid.PcdMaxTftpFileSize|0x01000000|UINT32|0x00000000
132
133
134 [PcdsFixedAtBuild.ARM]
135 #
136 # ARM Security Extension
137 #
138
139 # Secure Configuration Register
140 # - BIT0 : NS - Non Secure bit
141 # - BIT1 : IRQ Handler
142 # - BIT2 : FIQ Handler
143 # - BIT3 : EA - External Abort
144 # - BIT4 : FW - F bit writable
145 # - BIT5 : AW - A bit writable
146 # - BIT6 : nET - Not Early Termination
147 # - BIT7 : SCD - Secure Monitor Call Disable
148 # - BIT8 : HCE - Hyp Call enable
149 # - BIT9 : SIF - Secure Instruction Fetch
150 # 0x31 = NS | EA | FW
151 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038
152
153 # By default we do not do a transition to non-secure mode
154 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E
155
156 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory
157 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020
158
159 # If the fixed FDT address is not available, then it should be loaded below the kernel.
160 # The recommendation from the Linux kernel is to have the FDT below 16KB.
161 # (see the kernel doc: Documentation/arm/Booting)
162 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023
163 # The FDT blob must be loaded at a 64bit aligned address.
164 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026
165
166 # Non Secure Access Control Register
167 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality
168 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31
169 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable
170 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable
171 # 0xC00 = cp10 | cp11
172 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039
173
174 [PcdsFixedAtBuild.AARCH64]
175 #
176 # AArch64 Security Extension
177 #
178
179 # Secure Configuration Register
180 # - BIT0 : NS - Non Secure bit
181 # - BIT1 : IRQ Handler
182 # - BIT2 : FIQ Handler
183 # - BIT3 : EA - External Abort
184 # - BIT4 : FW - F bit writable
185 # - BIT5 : AW - A bit writable
186 # - BIT6 : nET - Not Early Termination
187 # - BIT7 : SCD - Secure Monitor Call Disable
188 # - BIT8 : HCE - Hyp Call enable
189 # - BIT9 : SIF - Secure Instruction Fetch
190 # - BIT10: RW - Register width control for lower exception levels
191 # - BIT11: SIF - Enables Secure EL1 access to EL1 Architectural Timer
192 # - BIT12: TWI - Trap WFI
193 # - BIT13: TWE - Trap WFE
194 # 0x501 = NS | HCE | RW
195 gArmTokenSpaceGuid.PcdArmScr|0x501|UINT32|0x00000038
196
197 # By default we do transition to EL2 non-secure mode with Stack for EL2.
198 # Mode Description Bits
199 # NS EL2 SP2 all interrupts disabled = 0x3c9
200 # NS EL1 SP1 all interrupts disabled = 0x3c5
201 # Other modes include using SP0 or switching to Aarch32, but these are
202 # not currently supported.
203 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x3c9|UINT32|0x0000003E
204 # If the fixed FDT address is not available, then it should be loaded above the kernel.
205 # The recommendation from the AArch64 Linux kernel is to have the FDT below 512MB.
206 # (see the kernel doc: Documentation/arm64/booting.txt)
207 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x20000000|UINT32|0x00000023
208 # The FDT blob must be loaded at a 2MB aligned address.
209 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x00200000|UINT32|0x00000026
210
211
212 #
213 # These PCDs are also defined as 'PcdsDynamic' to be redefined when using UEFI in a
214 # context of virtual machine.
215 #
216 [PcdsFixedAtBuild.common, PcdsDynamic.common]
217 # System Memory (DRAM): These PCDs define the region of in-built system memory
218 # Some platforms can get DRAM extensions, these additional regions will be declared
219 # to UEFI by ArmPlatformLib
220 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT64|0x00000029
221 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT64|0x0000002A
222
223 #
224 # ARM Architectural Timer
225 #
226 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034
227
228 # ARM Architectural Timer Interrupt(GIC PPI) numbers
229 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035
230 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036
231 gArmTokenSpaceGuid.PcdArmArchTimerHypIntrNum|26|UINT32|0x00000040
232 gArmTokenSpaceGuid.PcdArmArchTimerVirtIntrNum|27|UINT32|0x00000041
233
234 #
235 # ARM Generic Watchdog
236 #
237
238 gArmTokenSpaceGuid.PcdGenericWatchdogControlBase|0x2A440000|UINT32|0x00000007
239 gArmTokenSpaceGuid.PcdGenericWatchdogRefreshBase|0x2A450000|UINT32|0x00000008
240 gArmTokenSpaceGuid.PcdGenericWatchdogEl2IntrNum|93|UINT32|0x00000009
241
242 #
243 # ARM Generic Interrupt Controller
244 #
245 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT32|0x0000000C
246 # Base address for the GIC Redistributor region that contains the boot CPU
247 gArmTokenSpaceGuid.PcdGicRedistributorsBase|0|UINT32|0x0000000E
248 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT32|0x0000000D
249 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025