]> git.proxmox.com Git - mirror_edk2.git/blob - MdeModulePkg/Core/DxeIplPeim/Ia32/DxeLoadFunc.c
MdeModulePkg/DxeIpl: Enable paging for Stack Guard
[mirror_edk2.git] / MdeModulePkg / Core / DxeIplPeim / Ia32 / DxeLoadFunc.c
1 /** @file
2 Ia32-specific functionality for DxeLoad.
3
4 Copyright (c) 2006 - 2015, Intel Corporation. All rights reserved.<BR>
5 Copyright (c) 2017, AMD Incorporated. All rights reserved.<BR>
6
7 This program and the accompanying materials
8 are licensed and made available under the terms and conditions of the BSD License
9 which accompanies this distribution. The full text of the license may be found at
10 http://opensource.org/licenses/bsd-license.php
11
12 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
13 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
14
15 **/
16
17 #include "DxeIpl.h"
18 #include "VirtualMemory.h"
19
20 #define IDT_ENTRY_COUNT 32
21
22 typedef struct _X64_IDT_TABLE {
23 //
24 // Reserved 4 bytes preceding PeiService and IdtTable,
25 // since IDT base address should be 8-byte alignment.
26 //
27 UINT32 Reserved;
28 CONST EFI_PEI_SERVICES **PeiService;
29 X64_IDT_GATE_DESCRIPTOR IdtTable[IDT_ENTRY_COUNT];
30 } X64_IDT_TABLE;
31
32 //
33 // Global Descriptor Table (GDT)
34 //
35 GLOBAL_REMOVE_IF_UNREFERENCED IA32_GDT gGdtEntries[] = {
36 /* selector { Global Segment Descriptor } */
37 /* 0x00 */ {{0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}}, //null descriptor
38 /* 0x08 */ {{0xffff, 0, 0, 0x2, 1, 0, 1, 0xf, 0, 0, 1, 1, 0}}, //linear data segment descriptor
39 /* 0x10 */ {{0xffff, 0, 0, 0xf, 1, 0, 1, 0xf, 0, 0, 1, 1, 0}}, //linear code segment descriptor
40 /* 0x18 */ {{0xffff, 0, 0, 0x3, 1, 0, 1, 0xf, 0, 0, 1, 1, 0}}, //system data segment descriptor
41 /* 0x20 */ {{0xffff, 0, 0, 0xa, 1, 0, 1, 0xf, 0, 0, 1, 1, 0}}, //system code segment descriptor
42 /* 0x28 */ {{0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}}, //spare segment descriptor
43 /* 0x30 */ {{0xffff, 0, 0, 0x2, 1, 0, 1, 0xf, 0, 0, 1, 1, 0}}, //system data segment descriptor
44 /* 0x38 */ {{0xffff, 0, 0, 0xa, 1, 0, 1, 0xf, 0, 1, 0, 1, 0}}, //system code segment descriptor
45 /* 0x40 */ {{0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}}, //spare segment descriptor
46 };
47
48 //
49 // IA32 Gdt register
50 //
51 GLOBAL_REMOVE_IF_UNREFERENCED CONST IA32_DESCRIPTOR gGdt = {
52 sizeof (gGdtEntries) - 1,
53 (UINTN) gGdtEntries
54 };
55
56 GLOBAL_REMOVE_IF_UNREFERENCED IA32_DESCRIPTOR gLidtDescriptor = {
57 sizeof (X64_IDT_GATE_DESCRIPTOR) * IDT_ENTRY_COUNT - 1,
58 0
59 };
60
61 /**
62 Allocates and fills in the Page Directory and Page Table Entries to
63 establish a 4G page table.
64
65 @param[in] StackBase Stack base address.
66 @param[in] StackSize Stack size.
67
68 @return The address of page table.
69
70 **/
71 UINTN
72 Create4GPageTablesIa32Pae (
73 IN EFI_PHYSICAL_ADDRESS StackBase,
74 IN UINTN StackSize
75 )
76 {
77 UINT8 PhysicalAddressBits;
78 EFI_PHYSICAL_ADDRESS PhysicalAddress;
79 UINTN IndexOfPdpEntries;
80 UINTN IndexOfPageDirectoryEntries;
81 UINT32 NumberOfPdpEntriesNeeded;
82 PAGE_MAP_AND_DIRECTORY_POINTER *PageMap;
83 PAGE_MAP_AND_DIRECTORY_POINTER *PageDirectoryPointerEntry;
84 PAGE_TABLE_ENTRY *PageDirectoryEntry;
85 UINTN TotalPagesNum;
86 UINTN PageAddress;
87 UINT64 AddressEncMask;
88
89 //
90 // Make sure AddressEncMask is contained to smallest supported address field
91 //
92 AddressEncMask = PcdGet64 (PcdPteMemoryEncryptionAddressOrMask) & PAGING_1G_ADDRESS_MASK_64;
93
94 PhysicalAddressBits = 32;
95
96 //
97 // Calculate the table entries needed.
98 //
99 NumberOfPdpEntriesNeeded = (UINT32) LShiftU64 (1, (PhysicalAddressBits - 30));
100
101 TotalPagesNum = NumberOfPdpEntriesNeeded + 1;
102 PageAddress = (UINTN) AllocatePages (TotalPagesNum);
103 ASSERT (PageAddress != 0);
104
105 PageMap = (VOID *) PageAddress;
106 PageAddress += SIZE_4KB;
107
108 PageDirectoryPointerEntry = PageMap;
109 PhysicalAddress = 0;
110
111 for (IndexOfPdpEntries = 0; IndexOfPdpEntries < NumberOfPdpEntriesNeeded; IndexOfPdpEntries++, PageDirectoryPointerEntry++) {
112 //
113 // Each Directory Pointer entries points to a page of Page Directory entires.
114 // So allocate space for them and fill them in in the IndexOfPageDirectoryEntries loop.
115 //
116 PageDirectoryEntry = (VOID *) PageAddress;
117 PageAddress += SIZE_4KB;
118
119 //
120 // Fill in a Page Directory Pointer Entries
121 //
122 PageDirectoryPointerEntry->Uint64 = (UINT64) (UINTN) PageDirectoryEntry | AddressEncMask;
123 PageDirectoryPointerEntry->Bits.Present = 1;
124
125 for (IndexOfPageDirectoryEntries = 0; IndexOfPageDirectoryEntries < 512; IndexOfPageDirectoryEntries++, PageDirectoryEntry++, PhysicalAddress += SIZE_2MB) {
126 if ((IsNullDetectionEnabled () && PhysicalAddress == 0)
127 || ((PhysicalAddress < StackBase + StackSize)
128 && ((PhysicalAddress + SIZE_2MB) > StackBase))) {
129 //
130 // Need to split this 2M page that covers stack range.
131 //
132 Split2MPageTo4K (PhysicalAddress, (UINT64 *) PageDirectoryEntry, StackBase, StackSize);
133 } else {
134 //
135 // Fill in the Page Directory entries
136 //
137 PageDirectoryEntry->Uint64 = (UINT64) PhysicalAddress | AddressEncMask;
138 PageDirectoryEntry->Bits.ReadWrite = 1;
139 PageDirectoryEntry->Bits.Present = 1;
140 PageDirectoryEntry->Bits.MustBe1 = 1;
141 }
142 }
143 }
144
145 for (; IndexOfPdpEntries < 512; IndexOfPdpEntries++, PageDirectoryPointerEntry++) {
146 ZeroMem (
147 PageDirectoryPointerEntry,
148 sizeof (PAGE_MAP_AND_DIRECTORY_POINTER)
149 );
150 }
151
152 return (UINTN) PageMap;
153 }
154
155 /**
156 The function will check if IA32 PAE is supported.
157
158 @retval TRUE IA32 PAE is supported.
159 @retval FALSE IA32 PAE is not supported.
160
161 **/
162 BOOLEAN
163 IsIa32PaeSupport (
164 VOID
165 )
166 {
167 UINT32 RegEax;
168 UINT32 RegEdx;
169 BOOLEAN Ia32PaeSupport;
170
171 Ia32PaeSupport = FALSE;
172 AsmCpuid (0x0, &RegEax, NULL, NULL, NULL);
173 if (RegEax >= 0x1) {
174 AsmCpuid (0x1, NULL, NULL, NULL, &RegEdx);
175 if ((RegEdx & BIT6) != 0) {
176 Ia32PaeSupport = TRUE;
177 }
178 }
179
180 return Ia32PaeSupport;
181 }
182
183 /**
184 The function will check if Execute Disable Bit is available.
185
186 @retval TRUE Execute Disable Bit is available.
187 @retval FALSE Execute Disable Bit is not available.
188
189 **/
190 BOOLEAN
191 IsExecuteDisableBitAvailable (
192 VOID
193 )
194 {
195 UINT32 RegEax;
196 UINT32 RegEdx;
197 BOOLEAN Available;
198
199 Available = FALSE;
200 AsmCpuid (0x80000000, &RegEax, NULL, NULL, NULL);
201 if (RegEax >= 0x80000001) {
202 AsmCpuid (0x80000001, NULL, NULL, NULL, &RegEdx);
203 if ((RegEdx & BIT20) != 0) {
204 //
205 // Bit 20: Execute Disable Bit available.
206 //
207 Available = TRUE;
208 }
209 }
210
211 return Available;
212 }
213
214 /**
215 The function will check if page table should be setup or not.
216
217 @retval TRUE Page table should be created.
218 @retval FALSE Page table should not be created.
219
220 **/
221 BOOLEAN
222 ToBuildPageTable (
223 VOID
224 )
225 {
226 if (!IsIa32PaeSupport ()) {
227 return FALSE;
228 }
229
230 if (IsNullDetectionEnabled ()) {
231 return TRUE;
232 }
233
234 if (PcdGet8 (PcdHeapGuardPropertyMask) != 0) {
235 return TRUE;
236 }
237
238 if (PcdGetBool (PcdCpuStackGuard)) {
239 return TRUE;
240 }
241
242 if (PcdGetBool (PcdSetNxForStack) && IsExecuteDisableBitAvailable ()) {
243 return TRUE;
244 }
245
246 return FALSE;
247 }
248
249 /**
250 Transfers control to DxeCore.
251
252 This function performs a CPU architecture specific operations to execute
253 the entry point of DxeCore with the parameters of HobList.
254 It also installs EFI_END_OF_PEI_PPI to signal the end of PEI phase.
255
256 @param DxeCoreEntryPoint The entry point of DxeCore.
257 @param HobList The start of HobList passed to DxeCore.
258
259 **/
260 VOID
261 HandOffToDxeCore (
262 IN EFI_PHYSICAL_ADDRESS DxeCoreEntryPoint,
263 IN EFI_PEI_HOB_POINTERS HobList
264 )
265 {
266 EFI_STATUS Status;
267 EFI_PHYSICAL_ADDRESS BaseOfStack;
268 EFI_PHYSICAL_ADDRESS TopOfStack;
269 UINTN PageTables;
270 X64_IDT_GATE_DESCRIPTOR *IdtTable;
271 UINTN SizeOfTemplate;
272 VOID *TemplateBase;
273 EFI_PHYSICAL_ADDRESS VectorAddress;
274 UINT32 Index;
275 X64_IDT_TABLE *IdtTableForX64;
276 EFI_VECTOR_HANDOFF_INFO *VectorInfo;
277 EFI_PEI_VECTOR_HANDOFF_INFO_PPI *VectorHandoffInfoPpi;
278 BOOLEAN BuildPageTablesIa32Pae;
279
280 if (IsNullDetectionEnabled ()) {
281 ClearFirst4KPage (HobList.Raw);
282 }
283
284 Status = PeiServicesAllocatePages (EfiBootServicesData, EFI_SIZE_TO_PAGES (STACK_SIZE), &BaseOfStack);
285 ASSERT_EFI_ERROR (Status);
286
287 if (FeaturePcdGet(PcdDxeIplSwitchToLongMode)) {
288 //
289 // Compute the top of the stack we were allocated, which is used to load X64 dxe core.
290 // Pre-allocate a 32 bytes which confroms to x64 calling convention.
291 //
292 // The first four parameters to a function are passed in rcx, rdx, r8 and r9.
293 // Any further parameters are pushed on the stack. Furthermore, space (4 * 8bytes) for the
294 // register parameters is reserved on the stack, in case the called function
295 // wants to spill them; this is important if the function is variadic.
296 //
297 TopOfStack = BaseOfStack + EFI_SIZE_TO_PAGES (STACK_SIZE) * EFI_PAGE_SIZE - 32;
298
299 //
300 // x64 Calling Conventions requires that the stack must be aligned to 16 bytes
301 //
302 TopOfStack = (EFI_PHYSICAL_ADDRESS) (UINTN) ALIGN_POINTER (TopOfStack, 16);
303
304 //
305 // Load the GDT of Go64. Since the GDT of 32-bit Tiano locates in the BS_DATA
306 // memory, it may be corrupted when copying FV to high-end memory
307 //
308 AsmWriteGdtr (&gGdt);
309 //
310 // Create page table and save PageMapLevel4 to CR3
311 //
312 PageTables = CreateIdentityMappingPageTables (BaseOfStack, STACK_SIZE);
313
314 //
315 // End of PEI phase signal
316 //
317 Status = PeiServicesInstallPpi (&gEndOfPeiSignalPpi);
318 ASSERT_EFI_ERROR (Status);
319
320 AsmWriteCr3 (PageTables);
321
322 //
323 // Update the contents of BSP stack HOB to reflect the real stack info passed to DxeCore.
324 //
325 UpdateStackHob (BaseOfStack, STACK_SIZE);
326
327 SizeOfTemplate = AsmGetVectorTemplatInfo (&TemplateBase);
328
329 Status = PeiServicesAllocatePages (
330 EfiBootServicesData,
331 EFI_SIZE_TO_PAGES(sizeof (X64_IDT_TABLE) + SizeOfTemplate * IDT_ENTRY_COUNT),
332 &VectorAddress
333 );
334 ASSERT_EFI_ERROR (Status);
335
336 //
337 // Store EFI_PEI_SERVICES** in the 4 bytes immediately preceding IDT to avoid that
338 // it may not be gotten correctly after IDT register is re-written.
339 //
340 IdtTableForX64 = (X64_IDT_TABLE *) (UINTN) VectorAddress;
341 IdtTableForX64->PeiService = GetPeiServicesTablePointer ();
342
343 VectorAddress = (EFI_PHYSICAL_ADDRESS) (UINTN) (IdtTableForX64 + 1);
344 IdtTable = IdtTableForX64->IdtTable;
345 for (Index = 0; Index < IDT_ENTRY_COUNT; Index++) {
346 IdtTable[Index].Ia32IdtEntry.Bits.GateType = 0x8e;
347 IdtTable[Index].Ia32IdtEntry.Bits.Reserved_0 = 0;
348 IdtTable[Index].Ia32IdtEntry.Bits.Selector = SYS_CODE64_SEL;
349
350 IdtTable[Index].Ia32IdtEntry.Bits.OffsetLow = (UINT16) VectorAddress;
351 IdtTable[Index].Ia32IdtEntry.Bits.OffsetHigh = (UINT16) (RShiftU64 (VectorAddress, 16));
352 IdtTable[Index].Offset32To63 = (UINT32) (RShiftU64 (VectorAddress, 32));
353 IdtTable[Index].Reserved = 0;
354
355 CopyMem ((VOID *) (UINTN) VectorAddress, TemplateBase, SizeOfTemplate);
356 AsmVectorFixup ((VOID *) (UINTN) VectorAddress, (UINT8) Index);
357
358 VectorAddress += SizeOfTemplate;
359 }
360
361 gLidtDescriptor.Base = (UINTN) IdtTable;
362
363 //
364 // Disable interrupt of Debug timer, since new IDT table cannot handle it.
365 //
366 SaveAndSetDebugTimerInterrupt (FALSE);
367
368 AsmWriteIdtr (&gLidtDescriptor);
369
370 DEBUG ((
371 DEBUG_INFO,
372 "%a() Stack Base: 0x%lx, Stack Size: 0x%x\n",
373 __FUNCTION__,
374 BaseOfStack,
375 STACK_SIZE
376 ));
377
378 //
379 // Go to Long Mode and transfer control to DxeCore.
380 // Interrupts will not get turned on until the CPU AP is loaded.
381 // Call x64 drivers passing in single argument, a pointer to the HOBs.
382 //
383 AsmEnablePaging64 (
384 SYS_CODE64_SEL,
385 DxeCoreEntryPoint,
386 (EFI_PHYSICAL_ADDRESS)(UINTN)(HobList.Raw),
387 0,
388 TopOfStack
389 );
390 } else {
391 //
392 // Get Vector Hand-off Info PPI and build Guided HOB
393 //
394 Status = PeiServicesLocatePpi (
395 &gEfiVectorHandoffInfoPpiGuid,
396 0,
397 NULL,
398 (VOID **)&VectorHandoffInfoPpi
399 );
400 if (Status == EFI_SUCCESS) {
401 DEBUG ((EFI_D_INFO, "Vector Hand-off Info PPI is gotten, GUIDed HOB is created!\n"));
402 VectorInfo = VectorHandoffInfoPpi->Info;
403 Index = 1;
404 while (VectorInfo->Attribute != EFI_VECTOR_HANDOFF_LAST_ENTRY) {
405 VectorInfo ++;
406 Index ++;
407 }
408 BuildGuidDataHob (
409 &gEfiVectorHandoffInfoPpiGuid,
410 VectorHandoffInfoPpi->Info,
411 sizeof (EFI_VECTOR_HANDOFF_INFO) * Index
412 );
413 }
414
415 //
416 // Compute the top of the stack we were allocated. Pre-allocate a UINTN
417 // for safety.
418 //
419 TopOfStack = BaseOfStack + EFI_SIZE_TO_PAGES (STACK_SIZE) * EFI_PAGE_SIZE - CPU_STACK_ALIGNMENT;
420 TopOfStack = (EFI_PHYSICAL_ADDRESS) (UINTN) ALIGN_POINTER (TopOfStack, CPU_STACK_ALIGNMENT);
421
422 PageTables = 0;
423 BuildPageTablesIa32Pae = ToBuildPageTable ();
424 if (BuildPageTablesIa32Pae) {
425 PageTables = Create4GPageTablesIa32Pae (BaseOfStack, STACK_SIZE);
426 if (IsExecuteDisableBitAvailable ()) {
427 EnableExecuteDisableBit();
428 }
429 }
430
431 //
432 // End of PEI phase signal
433 //
434 Status = PeiServicesInstallPpi (&gEndOfPeiSignalPpi);
435 ASSERT_EFI_ERROR (Status);
436
437 if (BuildPageTablesIa32Pae) {
438 AsmWriteCr3 (PageTables);
439 //
440 // Set Physical Address Extension (bit 5 of CR4).
441 //
442 AsmWriteCr4 (AsmReadCr4 () | BIT5);
443 }
444
445 //
446 // Update the contents of BSP stack HOB to reflect the real stack info passed to DxeCore.
447 //
448 UpdateStackHob (BaseOfStack, STACK_SIZE);
449
450 DEBUG ((
451 DEBUG_INFO,
452 "%a() Stack Base: 0x%lx, Stack Size: 0x%x\n",
453 __FUNCTION__,
454 BaseOfStack,
455 STACK_SIZE
456 ));
457
458 //
459 // Transfer the control to the entry point of DxeCore.
460 //
461 if (BuildPageTablesIa32Pae) {
462 AsmEnablePaging32 (
463 (SWITCH_STACK_ENTRY_POINT)(UINTN)DxeCoreEntryPoint,
464 HobList.Raw,
465 NULL,
466 (VOID *) (UINTN) TopOfStack
467 );
468 } else {
469 SwitchStack (
470 (SWITCH_STACK_ENTRY_POINT)(UINTN)DxeCoreEntryPoint,
471 HobList.Raw,
472 NULL,
473 (VOID *) (UINTN) TopOfStack
474 );
475 }
476 }
477 }
478