c196d21274d189596e30d8b304d754be176e5487
[mirror_edk2.git] / QuarkPlatformPkg / Quark.fdf
1 ## @file\r
2 # FDF file of Clanton Peak CRB platform with 32-bit DXE\r
3 #\r
4 # This package provides QuarkNcSocId platform specific modules.\r
5 # Copyright (c) 2013 - 2016 Intel Corporation.\r
6 #\r
7 # This program and the accompanying materials\r
8 # are licensed and made available under the terms and conditions of the BSD License\r
9 # which accompanies this distribution.  The full text of the license may be found at\r
10 # http://opensource.org/licenses/bsd-license.php\r
11 #\r
12 # THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
13 # WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
14 #\r
15 ##\r
16 \r
17 ################################################################################\r
18 #\r
19 # Defines Section - statements that will be processed to create a Makefile.\r
20 #\r
21 ################################################################################\r
22 [Defines]\r
23 #                  Address 0x100000000 (4 GB reset address)\r
24 #                                 Base                               Size\r
25 #                                      +---------------------------+\r
26 #                           FLASH_BASE | FD.Quark:                 | 0x800000 (8 MB)\r
27 #                           0xFF800000 | BaseAddress               |\r
28 #                                      +---------------------------+\r
29 #\r
30 # Flash offsets are 0 based, but are relative to FD.Quark BaseAddress, e.g. Payload Base is at 0x400000, Flash Base is at 0xFF800000 for 8 MB SPI part.\r
31 # 0xFF800000 + 0x400000 = 0xFFC00000.\r
32 #\r
33 #                          Address 0x0 (0xFF800000 for 8 MB SPI part)\r
34 #                                      +---------------------------+\r
35 #                FLASH_FV_PAYLOAD_BASE | Payload Image             | FLASH_FV_PAYLOAD_SIZE\r
36 #                           0x00400000 |                           | 0x00100000\r
37 #                                      +---------------------------+\r
38 #                   FLASH_FV_MAIN_BASE | FvMain Image (Compressed) | FLASH_FV_MAIN_SIZE\r
39 #                           0x00500000 |                           | 0x001E0000\r
40 #                                      +---------------------------+\r
41 #                      NVRAM_AREA_BASE | NVRAM Area=               | NVRAM_AREA_SIZE\r
42 #                           0x006E0000 | Variable + FTW Working +  |\r
43 #                                      | FTW Spare                 |\r
44 #                                      +---+-------------------+---+\r
45 #                 NVRAM_AREA_VARIABLE_BASE |                   | NVRAM_AREA_VARIABLE_SIZE\r
46 #                                          |                   |\r
47 #                                          +-------------------+\r
48 #                         FTW_WORKING_BASE |                   | FTW_WORKING_SIZE\r
49 #                                          |                   |\r
50 #                                          +-------------------+\r
51 #                           FTW_SPARE_BASE |                   | FTW_SPARE_SIZE\r
52 #                                          |                   |\r
53 #                                      +---+-------------------+---+\r
54 #                      RMU_BINARY_BASE | RMU Binary                | RMU_BINARY_SIZE\r
55 #                           0x00700000 |                           | 0x00008000\r
56 #                                      +---------------------------+\r
57 #                   PLATFORM_DATA_BASE | PlatformData Binary       | PLATFORM_DATA_SIZE\r
58 #                           0x00710000 |                           | 0x00001000\r
59 #                                      +---------------------------+\r
60 #                FVRECOVERY_IMAGE_BASE | FVRECOVERY Image          | FVRECOVERY_IMAGE_SIZE\r
61 #                             0x720000 |                           | 0x000E0000\r
62 #                                      +---------------------------+\r
63 \r
64   #\r
65   # Define value used to compute FLASH regions below reset vector location just below 4GB\r
66   #\r
67   DEFINE RESET_ADDRESS                           = 0x100000000       # 4 GB\r
68 \r
69   #\r
70   # Set size of FLASH to 8MB\r
71   #\r
72   DEFINE FLASH_SIZE                              = 0x800000\r
73   DEFINE FLASH_BASE                              = $(RESET_ADDRESS) - $(FLASH_SIZE)                                                      # The base address of the Flash Device\r
74 \r
75   #\r
76   # Set FLASH block size to 4KB\r
77   #\r
78   DEFINE FLASH_BLOCKSIZE                         = 0x1000            # 4 KB\r
79 \r
80   #\r
81   # Misc settings\r
82   #\r
83   DEFINE FLASH_BLOCKSIZE_DATA                    = 0x00, 0x10, 0x00, 0x00                                                                # equivalent for DATA blocks\r
84 \r
85   #\r
86   # Start PAYLOAD at 4MB into 8MB FLASH\r
87   #\r
88   DEFINE FLASH_FV_PAYLOAD_BASE                   = 0x00400000\r
89   DEFINE FLASH_FV_PAYLOAD_SIZE                   = 0x00100000\r
90 \r
91   #\r
92   # Put FVMAIN between PAYLOAD and RMU Binary\r
93   #\r
94   DEFINE FLASH_FV_MAIN_BASE                      = 0x00500000\r
95   DEFINE FLASH_FV_MAIN_SIZE                      = 0x001E0000\r
96 \r
97   #\r
98   # Place NV Storage just above Platform Data Base\r
99   #\r
100   DEFINE NVRAM_AREA_VARIABLE_BASE                = 0x006E0000\r
101   DEFINE NVRAM_AREA_SIZE                         = 0x00020000\r
102 \r
103   DEFINE NVRAM_AREA_VARIABLE_SIZE                = 0x0000E000\r
104   DEFINE FTW_WORKING_BASE                        = $(NVRAM_AREA_VARIABLE_BASE) + $(NVRAM_AREA_VARIABLE_SIZE)\r
105   DEFINE FTW_WORKING_SIZE                        = 0x00002000\r
106   DEFINE FTW_SPARE_BASE                          = $(FTW_WORKING_BASE) + $(FTW_WORKING_SIZE)\r
107   DEFINE FTW_SPARE_SIZE                          = $(NVRAM_AREA_SIZE) - $(NVRAM_AREA_VARIABLE_SIZE) - $(FTW_WORKING_SIZE)\r
108 \r
109   #\r
110   # RMU Binary must be at fixed address 1MB below 4GB (0xFFF00000)\r
111   #\r
112   DEFINE RMU_BINARY_BASE                         = 0x00700000  # HW fixed address\r
113   DEFINE RMU_BINARY_SIZE                         = 0x00008000  # HW fixed address, so fixed size\r
114 \r
115   #\r
116   # Platform Data Base must be 64KB above RMU\r
117   #\r
118   DEFINE VPD_BASE                                = 0x00708000\r
119   DEFINE VPD_SIZE                                = 0x00001000\r
120 \r
121   #\r
122   # Place FV Recovery above NV Storage\r
123   #\r
124   DEFINE FVRECOVERY_IMAGE_SIZE                   = 0x000F0000\r
125   DEFINE FVRECOVERY_IMAGE_BASE                   = $(FLASH_SIZE) - $(FVRECOVERY_IMAGE_SIZE)\r
126 \r
127 ################################################################################\r
128 #\r
129 # FD Section\r
130 # The [FD] Section is made up of the definition statements and a\r
131 # description of what goes into  the Flash Device Image.  Each FD section\r
132 # defines one flash "device" image.  A flash device image may be one of\r
133 # the following: Removable media bootable image (like a boot floppy\r
134 # image,) an Option ROM image (that would be "flashed" into an add-in\r
135 # card,) a System "Flash"  image (that would be burned into a system's\r
136 # flash) or an Update ("Capsule") image that will be used to update and\r
137 # existing system flash.\r
138 #\r
139 ################################################################################\r
140 [FD.Quark]\r
141 BaseAddress   = 0xFF800000                   #The base address of the Flash Device; set to same value as FLASH_BASE.\r
142 Size          = 0x800000                     #The size in bytes of the Flash Device; set to same value as FLASH_SIZE.\r
143 ErasePolarity = 1\r
144 BlockSize     = $(FLASH_BLOCKSIZE)\r
145 NumBlocks     = 0x800                        #The number of blocks for the Flash Device.\r
146 \r
147 SET gQuarkPlatformTokenSpaceGuid.PcdFlashAreaBaseAddress = $(FLASH_BASE)\r
148 SET gQuarkPlatformTokenSpaceGuid.PcdFlashAreaSize        = $(FLASH_SIZE)\r
149 \r
150 ################################################################################\r
151 #\r
152 # Following are lists of FD Region layout which correspond to the locations of different\r
153 # images within the flash device.\r
154 #\r
155 # Regions must be defined in ascending order and may not overlap.\r
156 #\r
157 # A Layout Region start with a eight digit hex offset (leading "0x" required) followed by\r
158 # the pipe "|" character, followed by the size of the region, also in hex with the leading\r
159 # "0x" characters. Like:\r
160 # Offset|Size\r
161 # PcdOffsetCName|PcdSizeCName\r
162 # RegionType <FV, DATA, or FILE>\r
163 #\r
164 ################################################################################\r
165 \r
166 ########################################################\r
167 # Quark Payload Image\r
168 ########################################################\r
169 $(FLASH_FV_PAYLOAD_BASE)|$(FLASH_FV_PAYLOAD_SIZE)\r
170 gQuarkPlatformTokenSpaceGuid.PcdFlashFvPayloadBase|gQuarkPlatformTokenSpaceGuid.PcdFlashFvPayloadSize\r
171 FV = PAYLOAD\r
172 \r
173 ########################################################\r
174 # Quark FVMAIN Image (Compressed)\r
175 ########################################################\r
176 $(FLASH_FV_MAIN_BASE)|$(FLASH_FV_MAIN_SIZE)\r
177 gQuarkPlatformTokenSpaceGuid.PcdFlashFvMainBase|gQuarkPlatformTokenSpaceGuid.PcdFlashFvMainSize\r
178 FV = FVMAIN_COMPACT\r
179 \r
180 #############################################################################\r
181 # Quark NVRAM Area\r
182 # Quark NVRAM Area contains: Variable + FTW Working + FTW Spare\r
183 #############################################################################\r
184 $(NVRAM_AREA_VARIABLE_BASE)|$(NVRAM_AREA_VARIABLE_SIZE)\r
185 gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableBase|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableSize\r
186 #NV_VARIABLE_STORE\r
187 DATA = {\r
188   ## This is the EFI_FIRMWARE_VOLUME_HEADER\r
189   # ZeroVector []\r
190   0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,\r
191   0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,\r
192   # FileSystemGuid: gEfiSystemNvDataFvGuid         =\r
193   #  { 0xFFF12B8D, 0x7696, 0x4C8B, { 0xA9, 0x85, 0x27, 0x47, 0x07, 0x5B, 0x4F, 0x50 }}\r
194   0x8D, 0x2B, 0xF1, 0xFF, 0x96, 0x76, 0x8B, 0x4C,\r
195   0xA9, 0x85, 0x27, 0x47, 0x07, 0x5B, 0x4F, 0x50,\r
196   # FvLength: 0x20000\r
197   0x00, 0x00, 0x02, 0x00, 0x00, 0x00, 0x00, 0x00,\r
198   #Signature "_FVH"       #Attributes\r
199   0x5f, 0x46, 0x56, 0x48, 0xff, 0xfe, 0x04, 0x00,\r
200   #HeaderLength #CheckSum #ExtHeaderOffset #Reserved #Revision\r
201   0x48, 0x00, 0x19, 0xF9, 0x00, 0x00, 0x00, 0x02,\r
202   #Blockmap[0]: 32 Blocks * 0x1000 Bytes / Block\r
203   0x20, 0x00, 0x00, 0x00, $(FLASH_BLOCKSIZE_DATA),\r
204   #Blockmap[1]: End\r
205   0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,\r
206   ## This is the VARIABLE_STORE_HEADER\r
207   !if $(SECURE_BOOT_ENABLE)\r
208     # Signature: gEfiAuthenticatedVariableGuid = { 0xaaf32c78, 0x947b, 0x439a, { 0xa1, 0x80, 0x2e, 0x14, 0x4e, 0xc3, 0x77, 0x92 } }\r
209     0x78, 0x2c, 0xf3, 0xaa, 0x7b, 0x94, 0x9a, 0x43,\r
210     0xa1, 0x80, 0x2e, 0x14, 0x4e, 0xc3, 0x77, 0x92,\r
211   !else\r
212     #  Signature: gEfiVariableGuid = { 0xddcf3616, 0x3275, 0x4164, { 0x98, 0xb6, 0xfe, 0x85, 0x70, 0x7f, 0xfe, 0x7d }}\r
213     0x16, 0x36, 0xcf, 0xdd, 0x75, 0x32, 0x64, 0x41,\r
214     0x98, 0xb6, 0xfe, 0x85, 0x70, 0x7f, 0xfe, 0x7d,\r
215   !endif\r
216   #Size: 0x0E000 (gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableSize) - 0x48 (size of EFI_FIRMWARE_VOLUME_HEADER) = 0x0DFB8\r
217   # This can speed up the Variable Dispatch a bit.\r
218   0xB8, 0xDF, 0x00, 0x00,\r
219   #FORMATTED: 0x5A #HEALTHY: 0xFE #Reserved: UINT16 #Reserved1: UINT32\r
220   0x5A, 0xFE, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00\r
221 }\r
222 \r
223 $(FTW_WORKING_BASE)|$(FTW_WORKING_SIZE)\r
224 gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwWorkingBase|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwWorkingSize\r
225 #NV_FTW_WORKING\r
226 DATA = {\r
227   # EFI_FAULT_TOLERANT_WORKING_BLOCK_HEADER->Signature = gEdkiiWorkingBlockSignatureGuid         =\r
228   #  { 0x9e58292b, 0x7c68, 0x497d, { 0xa0, 0xce, 0x65,  0x0, 0xfd, 0x9f, 0x1b, 0x95 }}\r
229   0x2b, 0x29, 0x58, 0x9e, 0x68, 0x7c, 0x7d, 0x49,\r
230   0xa0, 0xce, 0x65,  0x0, 0xfd, 0x9f, 0x1b, 0x95,\r
231   # Crc:UINT32            #WorkingBlockValid:1, WorkingBlockInvalid:1, Reserved\r
232   0xE2, 0x33, 0xF2, 0x03, 0xFE, 0xFF, 0xFF, 0xFF,\r
233   # WriteQueueSize: UINT64 #Size: 0x2000 - 0x20 (FTW_WORKING_HEADER) = 0x1FE0\r
234   0xE0, 0x1F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00\r
235 }\r
236 \r
237 $(FTW_SPARE_BASE)|$(FTW_SPARE_SIZE)\r
238 gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwSpareBase|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwSpareSize\r
239 #NV_FTW_SPARE\r
240 \r
241 #########################################################\r
242 # Quark Remote Management Unit Binary\r
243 #########################################################\r
244 $(RMU_BINARY_BASE)|$(RMU_BINARY_SIZE)\r
245 INF  QuarkSocBinPkg/QuarkNorthCluster/Binary/QuarkMicrocode/QuarkMicrocode.inf\r
246 \r
247 #########################################################\r
248 # PlatformData Binary, default for standalone is none built-in so user selects.\r
249 #########################################################\r
250 $(VPD_BASE)|$(VPD_SIZE)\r
251 gEfiMdeModulePkgTokenSpaceGuid.PcdVpdBaseAddress\r
252 FILE = $(OUTPUT_DIRECTORY)/$(TARGET)_$(TOOL_CHAIN_TAG)/FV/8C3D856A-9BE6-468E-850A-24F7A8D38E08.bin\r
253 \r
254 #######################\r
255 # Quark FVRECOVERY Image\r
256 #######################\r
257 $(FVRECOVERY_IMAGE_BASE)|$(FVRECOVERY_IMAGE_SIZE)\r
258 gQuarkPlatformTokenSpaceGuid.PcdFlashFvRecoveryBase|gQuarkPlatformTokenSpaceGuid.PcdFlashFvRecoverySize\r
259 FV = FVRECOVERY\r
260 \r
261 ################################################################################\r
262 #\r
263 # FV Section\r
264 #\r
265 # [FV] section is used to define what components or modules are placed within a flash\r
266 # device file.  This section also defines order the components and modules are positioned\r
267 # within the image.  The [FV] section consists of define statements, set statements and\r
268 # module statements.\r
269 #\r
270 ################################################################################\r
271 [FV.FVRECOVERY]\r
272 BlockSize          = $(FLASH_BLOCKSIZE)\r
273 FvAlignment        = 16         #FV alignment and FV attributes setting.\r
274 ERASE_POLARITY     = 1\r
275 MEMORY_MAPPED      = TRUE\r
276 STICKY_WRITE       = TRUE\r
277 LOCK_CAP           = TRUE\r
278 LOCK_STATUS        = TRUE\r
279 WRITE_DISABLED_CAP = TRUE\r
280 WRITE_ENABLED_CAP  = TRUE\r
281 WRITE_STATUS       = TRUE\r
282 WRITE_LOCK_CAP     = TRUE\r
283 WRITE_LOCK_STATUS  = TRUE\r
284 READ_DISABLED_CAP  = TRUE\r
285 READ_ENABLED_CAP   = TRUE\r
286 READ_STATUS        = TRUE\r
287 READ_LOCK_CAP      = TRUE\r
288 READ_LOCK_STATUS   = TRUE\r
289 FvNameGuid         = 18D6D9F4-2EEF-4913-AEE6-BE61C6DA6CC8\r
290 \r
291 ################################################################################\r
292 #\r
293 # The INF statements point to EDK component and EDK II module INF files, which will be placed into this FV image.\r
294 # Parsing tools will scan the INF file to determine the type of component or module.\r
295 # The component or module type is used to reference the standard rules\r
296 # defined elsewhere in the FDF file.\r
297 #\r
298 # The format for INF statements is:\r
299 # INF $(PathAndInfFileName)\r
300 #\r
301 ################################################################################\r
302 \r
303 ##\r
304 #  PEI Apriori file example, more PEIM module added later.\r
305 ##\r
306 APRIORI PEI {\r
307   INF  MdeModulePkg/Universal/PCD/Pei/Pcd.inf\r
308   # PlatformConfigPei should be immediately after Pcd driver.\r
309   INF  QuarkPlatformPkg/Platform/Pei/PlatformConfig/PlatformConfigPei.inf\r
310   INF  MdeModulePkg/Universal/PcatSingleSegmentPciCfg2Pei/PcatSingleSegmentPciCfg2Pei.inf\r
311   INF  MdeModulePkg/Universal/ReportStatusCodeRouter/Pei/ReportStatusCodeRouterPei.inf\r
312   INF  MdeModulePkg/Universal/StatusCodeHandler/Pei/StatusCodeHandlerPei.inf\r
313 }\r
314 \r
315 ##\r
316 #  SEC Phase modules\r
317 ##\r
318 INF  UefiCpuPkg/SecCore/SecCore.inf\r
319 \r
320 INF  MdeModulePkg/Core/Pei/PeiMain.inf\r
321 \r
322 ##\r
323 #  PEI Phase RAW Data files.\r
324 ##\r
325 FILE FREEFORM = PCD(gEfiQuarkNcSocIdTokenSpaceGuid.PcdQuarkMicrocodeFile) {\r
326   SECTION RAW = QuarkSocBinPkg/QuarkNorthCluster/Binary/QuarkMicrocode/RMU.bin\r
327 }\r
328 \r
329 INF  RuleOverride = NORELOC  MdeModulePkg/Universal/PCD/Pei/Pcd.inf\r
330 INF  QuarkPlatformPkg/Platform/Pei/PlatformConfig/PlatformConfigPei.inf\r
331 INF  RuleOverride = NORELOC  MdeModulePkg/Universal/ReportStatusCodeRouter/Pei/ReportStatusCodeRouterPei.inf\r
332 INF  RuleOverride = NORELOC  MdeModulePkg/Universal/StatusCodeHandler/Pei/StatusCodeHandlerPei.inf\r
333 INF  RuleOverride = NORELOC  MdeModulePkg/Universal/FaultTolerantWritePei/FaultTolerantWritePei.inf\r
334 INF  RuleOverride = NORELOC  MdeModulePkg/Universal/Variable/Pei/VariablePei.inf\r
335 INF  RuleOverride = NORELOC  UefiCpuPkg/CpuMpPei/CpuMpPei.inf\r
336 INF  RuleOverride = NORELOC  MdeModulePkg/Universal/CapsulePei/CapsulePei.inf\r
337 INF  RuleOverride = NORELOC  QuarkSocPkg/QuarkNorthCluster/MemoryInit/Pei/MemoryInitPei.inf\r
338 INF  RuleOverride = NORELOC  QuarkSocPkg/QuarkNorthCluster/Smm/Pei/SmmAccessPei/SmmAccessPei.inf\r
339 INF  RuleOverride = NORELOC  QuarkSocPkg/QuarkNorthCluster/Smm/Pei/SmmControlPei/SmmControlPei.inf\r
340 INF  QuarkPlatformPkg/Platform/Pei/PlatformInit/PlatformEarlyInit.inf\r
341 INF  MdeModulePkg/Universal/PcatSingleSegmentPciCfg2Pei/PcatSingleSegmentPciCfg2Pei.inf\r
342 INF  MdeModulePkg/Core/DxeIplPeim/DxeIpl.inf\r
343 INF  UefiCpuPkg/PiSmmCommunication/PiSmmCommunicationPei.inf\r
344 INF  UefiCpuPkg/Universal/Acpi/S3Resume2Pei/S3Resume2Pei.inf\r
345 !if $(MEASURED_BOOT_ENABLE)\r
346 INF  SecurityPkg/Tcg/TrEEConfig/TrEEConfigPei.inf\r
347 INF  SecurityPkg/Tcg/TcgPei/TcgPei.inf\r
348 !endif\r
349 \r
350 FILE FV_IMAGE = 1E9D7604-EF45-46a0-BD8A-71AC78C17AC1 {\r
351   SECTION PEI_DEPEX_EXP = {gEfiPeiMemoryDiscoveredPpiGuid AND gEfiPeiBootInRecoveryModePpiGuid}\r
352   SECTION GUIDED A31280AD-481E-41B6-95E8-127F4C984779 {    # TIANO COMPRESS GUID\r
353     SECTION FV_IMAGE = FVRECOVERY_COMPONENTS\r
354   }\r
355 }\r
356 \r
357 ################################################################################\r
358 #\r
359 # FV Section\r
360 #\r
361 # [FV] section is used to define what components or modules are placed within a flash\r
362 # device file.  This section also defines order the components and modules are positioned\r
363 # within the image.  The [FV] section consists of define statements, set statements and\r
364 # module statements.\r
365 #\r
366 ################################################################################\r
367 [FV.FVRECOVERY_COMPONENTS]\r
368 BlockSize          = $(FLASH_BLOCKSIZE)\r
369 FvAlignment        = 16         #FV alignment and FV attributes setting.\r
370 ERASE_POLARITY     = 1\r
371 MEMORY_MAPPED      = TRUE\r
372 STICKY_WRITE       = TRUE\r
373 LOCK_CAP           = TRUE\r
374 LOCK_STATUS        = TRUE\r
375 WRITE_DISABLED_CAP = TRUE\r
376 WRITE_ENABLED_CAP  = TRUE\r
377 WRITE_STATUS       = TRUE\r
378 WRITE_LOCK_CAP     = TRUE\r
379 WRITE_LOCK_STATUS  = TRUE\r
380 READ_DISABLED_CAP  = TRUE\r
381 READ_ENABLED_CAP   = TRUE\r
382 READ_STATUS        = TRUE\r
383 READ_LOCK_CAP      = TRUE\r
384 READ_LOCK_STATUS   = TRUE\r
385 \r
386 INF  QuarkSocPkg/QuarkSouthCluster/Usb/Common/Pei/UsbPei.inf\r
387 INF  MdeModulePkg/Bus/Pci/EhciPei/EhciPei.inf\r
388 INF  QuarkSocPkg/QuarkSouthCluster/Usb/Ohci/Pei/OhciPei.inf\r
389 INF  MdeModulePkg/Bus/Usb/UsbBusPei/UsbBusPei.inf\r
390 INF  MdeModulePkg/Bus/Usb/UsbBotPei/UsbBotPei.inf\r
391 INF  FatPkg/FatPei/FatPei.inf\r
392 INF  MdeModulePkg/Universal/Disk/CdExpressPei/CdExpressPei.inf\r
393 \r
394 ################################################################################\r
395 #\r
396 # FV Section\r
397 #\r
398 # [FV] section is used to define what components or modules are placed within a flash\r
399 # device file.  This section also defines order the components and modules are positioned\r
400 # within the image.  The [FV] section consists of define statements, set statements and\r
401 # module statements.\r
402 #\r
403 ################################################################################\r
404 [FV.FVMAIN]\r
405 BlockSize          = $(FLASH_BLOCKSIZE)\r
406 FvAlignment        = 16\r
407 ERASE_POLARITY     = 1\r
408 MEMORY_MAPPED      = TRUE\r
409 STICKY_WRITE       = TRUE\r
410 LOCK_CAP           = TRUE\r
411 LOCK_STATUS        = TRUE\r
412 WRITE_DISABLED_CAP = TRUE\r
413 WRITE_ENABLED_CAP  = TRUE\r
414 WRITE_STATUS       = TRUE\r
415 WRITE_LOCK_CAP     = TRUE\r
416 WRITE_LOCK_STATUS  = TRUE\r
417 READ_DISABLED_CAP  = TRUE\r
418 READ_ENABLED_CAP   = TRUE\r
419 READ_STATUS        = TRUE\r
420 READ_LOCK_CAP      = TRUE\r
421 READ_LOCK_STATUS   = TRUE\r
422 FvNameGuid         = 30D9ED01-38D2-418a-90D5-C561750BF80F\r
423 \r
424 ##\r
425 #  DXE Phase modules\r
426 ##\r
427 INF  MdeModulePkg/Core/Dxe/DxeMain.inf\r
428 INF  MdeModulePkg/Universal/PCD/Dxe/Pcd.inf\r
429 \r
430 !if $(SOURCE_DEBUG_ENABLE)\r
431   INF  SourceLevelDebugPkg/DebugAgentDxe/DebugAgentDxe.inf\r
432 !endif\r
433 \r
434 #\r
435 # Early SoC / Platform modules\r
436 #\r
437 INF  QuarkPlatformPkg/Platform/Dxe/PlatformInit/PlatformInitDxe.inf\r
438 \r
439 ##\r
440 #  EDK Core modules\r
441 ##\r
442 INF  UefiCpuPkg/CpuIo2Dxe/CpuIo2Dxe.inf\r
443 INF  MdeModulePkg/Universal/ReportStatusCodeRouter/RuntimeDxe/ReportStatusCodeRouterRuntimeDxe.inf\r
444 INF  MdeModulePkg/Universal/StatusCodeHandler/RuntimeDxe/StatusCodeHandlerRuntimeDxe.inf\r
445 INF  MdeModulePkg/Universal/ReportStatusCodeRouter/Smm/ReportStatusCodeRouterSmm.inf\r
446 INF  MdeModulePkg/Universal/StatusCodeHandler/Smm/StatusCodeHandlerSmm.inf\r
447 INF  MdeModulePkg/Universal/SectionExtractionDxe/SectionExtractionDxe.inf\r
448 \r
449 INF  MdeModulePkg/Universal/SecurityStubDxe/SecurityStubDxe.inf\r
450 INF  UefiCpuPkg/CpuDxe/CpuDxe.inf\r
451 INF  MdeModulePkg/Universal/Metronome/Metronome.inf\r
452 INF  MdeModulePkg/Universal/WatchdogTimerDxe/WatchdogTimer.inf\r
453 INF  MdeModulePkg/Core/RuntimeDxe/RuntimeDxe.inf\r
454 INF  MdeModulePkg/Universal/FaultTolerantWriteDxe/FaultTolerantWriteSmm.inf\r
455 !if $(SECURE_BOOT_ENABLE)\r
456   INF  SecurityPkg/VariableAuthenticated/SecureBootConfigDxe/SecureBootConfigDxe.inf\r
457 !endif\r
458 INF  MdeModulePkg/Universal/Variable/RuntimeDxe/VariableSmmRuntimeDxe.inf\r
459 INF  MdeModulePkg/Universal/Variable/RuntimeDxe/VariableSmm.inf\r
460 INF  MdeModulePkg/Universal/CapsuleRuntimeDxe/CapsuleRuntimeDxe.inf\r
461 INF  MdeModulePkg/Universal/MonotonicCounterRuntimeDxe/MonotonicCounterRuntimeDxe.inf\r
462 INF  MdeModulePkg/Universal/ResetSystemRuntimeDxe/ResetSystemRuntimeDxe.inf\r
463 INF  PcAtChipsetPkg/PcatRealTimeClockRuntimeDxe/PcatRealTimeClockRuntimeDxe.inf\r
464 INF  MdeModulePkg/Universal/DevicePathDxe/DevicePathDxe.inf\r
465 INF  MdeModulePkg/Universal/MemoryTest/NullMemoryTestDxe/NullMemoryTestDxe.inf\r
466 \r
467 #\r
468 # Platform\r
469 #\r
470 INF  MdeModulePkg/Universal/BdsDxe/BdsDxe.inf\r
471 INF  MdeModulePkg/Application/UiApp/UiApp.inf\r
472 \r
473 INF  QuarkPlatformPkg/Pci/Dxe/PciHostBridge/PciHostBridge.inf\r
474 INF  QuarkPlatformPkg/Platform/SpiFvbServices/PlatformSpi.inf\r
475 INF  QuarkPlatformPkg/Platform/SpiFvbServices/PlatformSmmSpi.inf\r
476 INF  QuarkSocPkg/QuarkNorthCluster/QNCInit/Dxe/QNCInitDxe.inf\r
477 INF  PcAtChipsetPkg/HpetTimerDxe/HpetTimerDxe.inf\r
478 INF  QuarkSocPkg/QuarkNorthCluster/Smm/Dxe/SmmAccessDxe/SmmAccess.inf\r
479 INF  QuarkSocPkg/QuarkNorthCluster/S3Support/Dxe/QncS3Support.inf\r
480 INF  QuarkSocPkg/QuarkNorthCluster/Spi/PchSpiRuntime.inf\r
481 INF  QuarkSocPkg/QuarkNorthCluster/Spi/PchSpiSmm.inf\r
482 INF  QuarkPlatformPkg/Platform/Dxe/Setup/DxePlatform.inf\r
483 \r
484 #\r
485 # ACPI\r
486 #\r
487 INF  QuarkPlatformPkg/Platform/Dxe/SaveMemoryConfig/SaveMemoryConfig.inf\r
488 INF  MdeModulePkg/Universal/Acpi/S3SaveStateDxe/S3SaveStateDxe.inf\r
489 #INF  MdeModulePkg/Universal/Acpi/BootScriptExecutorDxe/BootScriptExecutorDxe.inf\r
490 INF  QuarkPlatformPkg/Acpi/Dxe/BootScriptExecutorDxe/BootScriptExecutorDxe.inf\r
491 INF  MdeModulePkg/Universal/Acpi/AcpiTableDxe/AcpiTableDxe.inf\r
492 INF  IntelFrameworkModulePkg/Universal/Acpi/AcpiS3SaveDxe/AcpiS3SaveDxe.inf\r
493 INF  QuarkPlatformPkg/Acpi/Dxe/AcpiPlatform/AcpiPlatform.inf\r
494 INF  RuleOverride = ACPITABLE QuarkPlatformPkg/Acpi/AcpiTables/AcpiTables.inf\r
495 \r
496 #\r
497 # SMM\r
498 #\r
499 INF  MdeModulePkg/Core/PiSmmCore/PiSmmIpl.inf\r
500 INF  MdeModulePkg/Core/PiSmmCore/PiSmmCore.inf\r
501 INF  UefiCpuPkg/PiSmmCpuDxeSmm/PiSmmCpuDxeSmm.inf\r
502 INF  UefiCpuPkg/CpuIo2Smm/CpuIo2Smm.inf\r
503 INF  QuarkSocPkg/QuarkNorthCluster/Smm/Dxe/SmmControlDxe/SmmControlDxe.inf\r
504 INF  QuarkSocPkg/QuarkNorthCluster/Smm/DxeSmm/QncSmmDispatcher/QNCSmmDispatcher.inf\r
505 INF  QuarkPlatformPkg/Acpi/DxeSmm/AcpiSmm/AcpiSmmPlatform.inf\r
506 INF  QuarkPlatformPkg/Acpi/DxeSmm/SmmPowerManagement/SmmPowerManagement.inf\r
507 INF  MdeModulePkg/Universal/LockBox/SmmLockBox/SmmLockBox.inf\r
508 INF  UefiCpuPkg/PiSmmCommunication/PiSmmCommunicationSmm.inf\r
509 \r
510 #\r
511 # SMBIOS\r
512 #\r
513 INF   MdeModulePkg/Universal/SmbiosDxe/SmbiosDxe.inf\r
514 INF  QuarkPlatformPkg/Platform/Dxe/SmbiosMiscDxe/SmbiosMiscDxe.inf\r
515 INF  QuarkPlatformPkg/Platform/Dxe/MemorySubClass/MemorySubClass.inf\r
516 \r
517 #\r
518 # PCI\r
519 #\r
520 INF  QuarkPlatformPkg/Pci/Dxe/PciPlatform/PciPlatform.inf\r
521 INF  MdeModulePkg/Bus/Pci/PciBusDxe/PciBusDxe.inf\r
522 INF  QuarkSocPkg/QuarkSouthCluster/IohInit/Dxe/IohInitDxe.inf\r
523 !if $(SOURCE_DEBUG_ENABLE)\r
524 !else\r
525 INF  MdeModulePkg/Bus/Pci/PciSioSerialDxe/PciSioSerialDxe.inf\r
526 !endif\r
527 \r
528 #\r
529 # USB\r
530 #\r
531 !if $(PERFORMANCE_ENABLE)\r
532 !else\r
533 INF  MdeModulePkg/Bus/Pci/EhciDxe/EhciDxe.inf\r
534 INF  QuarkSocPkg/QuarkSouthCluster/Usb/Ohci/Dxe/OhciDxe.inf\r
535 INF  MdeModulePkg/Bus/Usb/UsbBusDxe/UsbBusDxe.inf\r
536 INF  MdeModulePkg/Bus/Usb/UsbKbDxe/UsbKbDxe.inf\r
537 INF  MdeModulePkg/Bus/Usb/UsbMouseDxe/UsbMouseDxe.inf\r
538 INF  MdeModulePkg/Bus/Usb/UsbMassStorageDxe/UsbMassStorageDxe.inf\r
539 !endif\r
540 \r
541 #\r
542 # SDIO\r
543 #\r
544 !if $(PERFORMANCE_ENABLE)\r
545 !else\r
546 INF  QuarkSocPkg/QuarkSouthCluster/Sdio/Dxe/SDControllerDxe/SDControllerDxe.inf\r
547 INF  QuarkSocPkg/QuarkSouthCluster/Sdio/Dxe/SDMediaDeviceDxe/SDMediaDeviceDxe.inf\r
548 !endif\r
549 \r
550 #\r
551 # Console\r
552 #\r
553 INF  MdeModulePkg/Universal/Console/ConPlatformDxe/ConPlatformDxe.inf\r
554 INF  MdeModulePkg/Universal/Console/ConSplitterDxe/ConSplitterDxe.inf\r
555 INF  MdeModulePkg/Universal/Console/TerminalDxe/TerminalDxe.inf\r
556 \r
557 INF  MdeModulePkg/Universal/HiiDatabaseDxe/HiiDatabaseDxe.inf\r
558 INF  MdeModulePkg/Universal/DisplayEngineDxe/DisplayEngineDxe.inf\r
559 INF  MdeModulePkg/Universal/SetupBrowserDxe/SetupBrowserDxe.inf\r
560 INF  MdeModulePkg/Universal/Disk/UnicodeCollation/EnglishDxe/EnglishDxe.inf\r
561 \r
562 #\r
563 # File System Modules\r
564 #\r
565 !if $(PERFORMANCE_ENABLE)\r
566 INF  MdeModulePkg/Universal/FvSimpleFileSystemDxe/FvSimpleFileSystemDxe.inf\r
567 !else\r
568 INF  MdeModulePkg/Universal/Disk/DiskIoDxe/DiskIoDxe.inf\r
569 INF  MdeModulePkg/Universal/Disk/PartitionDxe/PartitionDxe.inf\r
570 INF  FatPkg/EnhancedFatDxe/Fat.inf\r
571 !endif\r
572 \r
573 #\r
574 # Trusted Platform Module\r
575 #\r
576 !if $(MEASURED_BOOT_ENABLE)\r
577 INF  SecurityPkg/Tcg/TcgDxe/TcgDxe.inf\r
578 !endif\r
579 \r
580 ################################################################################\r
581 #\r
582 # FV Section\r
583 #\r
584 # [FV] section is used to define what components or modules are placed within a flash\r
585 # device file.  This section also defines order the components and modules are positioned\r
586 # within the image.  The [FV] section consists of define statements, set statements and\r
587 # module statements.\r
588 #\r
589 ################################################################################\r
590 [FV.FVMAIN_COMPACT]\r
591 FvAlignment        = 16\r
592 ERASE_POLARITY     = 1\r
593 MEMORY_MAPPED      = TRUE\r
594 STICKY_WRITE       = TRUE\r
595 LOCK_CAP           = TRUE\r
596 LOCK_STATUS        = TRUE\r
597 WRITE_DISABLED_CAP = TRUE\r
598 WRITE_ENABLED_CAP  = TRUE\r
599 WRITE_STATUS       = TRUE\r
600 WRITE_LOCK_CAP     = TRUE\r
601 WRITE_LOCK_STATUS  = TRUE\r
602 READ_DISABLED_CAP  = TRUE\r
603 READ_ENABLED_CAP   = TRUE\r
604 READ_STATUS        = TRUE\r
605 READ_LOCK_CAP      = TRUE\r
606 READ_LOCK_STATUS   = TRUE\r
607 \r
608 FILE FV_IMAGE = 9E21FD93-9C72-4c15-8C4B-E77F1DB2D792 {\r
609   SECTION GUIDED A31280AD-481E-41B6-95E8-127F4C984779 {    # TIANO COMPRESS GUID\r
610     SECTION FV_IMAGE = FVMAIN\r
611   }\r
612 }\r
613 \r
614 ################################################################################\r
615 #\r
616 # FV Section\r
617 #\r
618 # [FV] section is used to define what components or modules are placed within a flash\r
619 # device file.  This section also defines order the components and modules are positioned\r
620 # within the image.  The [FV] section consists of define statements, set statements and\r
621 # module statements.\r
622 #\r
623 ################################################################################\r
624 [FV.PAYLOAD]\r
625 BlockSize          = $(FLASH_BLOCKSIZE)\r
626 FvAlignment        = 16         #FV alignment and FV attributes setting.\r
627 ERASE_POLARITY     = 1\r
628 MEMORY_MAPPED      = TRUE\r
629 STICKY_WRITE       = TRUE\r
630 LOCK_CAP           = TRUE\r
631 LOCK_STATUS        = TRUE\r
632 WRITE_DISABLED_CAP = TRUE\r
633 WRITE_ENABLED_CAP  = TRUE\r
634 WRITE_STATUS       = TRUE\r
635 WRITE_LOCK_CAP     = TRUE\r
636 WRITE_LOCK_STATUS  = TRUE\r
637 READ_DISABLED_CAP  = TRUE\r
638 READ_ENABLED_CAP   = TRUE\r
639 READ_STATUS        = TRUE\r
640 READ_LOCK_CAP      = TRUE\r
641 READ_LOCK_STATUS   = TRUE\r
642 \r
643 #\r
644 # Shell and Applications\r
645 #\r
646 INF  RuleOverride = TIANOCOMPRESSED ShellPkg/Application/Shell/Shell.inf\r
647 !if $(PERFORMANCE_ENABLE)\r
648 INF  RuleOverride = TIANOCOMPRESSED PerformancePkg/Dp_App/Dp.inf\r
649 !endif\r
650 \r
651 ################################################################################\r
652 #\r
653 # Rules are use with the [FV] section's module INF type to define\r
654 # how an FFS file is created for a given INF file. The following Rule are the default\r
655 # rules for the different module type. User can add the customized rules to define the\r
656 # content of the FFS file.\r
657 #\r
658 ################################################################################\r
659 [Rule.Common.SEC]\r
660   FILE SEC = $(NAMED_GUID) RELOCS_STRIPPED {\r
661     TE  TE    Align = 8       $(INF_OUTPUT)/$(MODULE_NAME).efi\r
662     RAW BIN   Align = 16      |.com\r
663   }\r
664 \r
665 [Rule.Common.PEI_CORE]\r
666   FILE PEI_CORE = $(NAMED_GUID)            {\r
667     TE       TE               $(INF_OUTPUT)/$(MODULE_NAME).efi\r
668     UI       STRING="$(MODULE_NAME)" Optional\r
669     VERSION  STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
670   }\r
671 \r
672 [Rule.Common.PEIM.NORELOC]\r
673   FILE PEIM = $(NAMED_GUID) RELOCS_STRIPPED  {\r
674      PEI_DEPEX PEI_DEPEX Optional        $(INF_OUTPUT)/$(MODULE_NAME).depex\r
675      TE        TE                        $(INF_OUTPUT)/$(MODULE_NAME).efi\r
676      UI        STRING="$(MODULE_NAME)" Optional\r
677      VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
678   }\r
679 \r
680 [Rule.Common.PEIM]\r
681   FILE PEIM = $(NAMED_GUID)               {\r
682      PEI_DEPEX PEI_DEPEX Optional        $(INF_OUTPUT)/$(MODULE_NAME).depex\r
683      TE        TE                        $(INF_OUTPUT)/$(MODULE_NAME).efi\r
684      UI        STRING="$(MODULE_NAME)" Optional\r
685      VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
686   }\r
687 \r
688 [Rule.Common.DXE_CORE]\r
689   FILE DXE_CORE = $(NAMED_GUID) {\r
690     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
691     UI        STRING="$(MODULE_NAME)" Optional\r
692     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
693   }\r
694 \r
695 [Rule.Common.UEFI_DRIVER]\r
696   FILE DRIVER = $(NAMED_GUID) {\r
697     DXE_DEPEX DXE_DEPEX Optional       $(INF_OUTPUT)/$(MODULE_NAME).depex\r
698     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
699     UI        STRING="$(MODULE_NAME)" Optional\r
700     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
701   }\r
702 \r
703 [Rule.Common.DXE_DRIVER]\r
704   FILE DRIVER = $(NAMED_GUID) {\r
705     DXE_DEPEX DXE_DEPEX Optional       $(INF_OUTPUT)/$(MODULE_NAME).depex\r
706     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
707     UI        STRING="$(MODULE_NAME)" Optional\r
708     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
709   }\r
710 \r
711 [Rule.Common.DXE_RUNTIME_DRIVER]\r
712   FILE DRIVER = $(NAMED_GUID) {\r
713     DXE_DEPEX DXE_DEPEX Optional       $(INF_OUTPUT)/$(MODULE_NAME).depex\r
714     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
715     UI        STRING="$(MODULE_NAME)" Optional\r
716     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
717   }\r
718 \r
719 [Rule.Common.DXE_SMM_DRIVER]\r
720   FILE SMM = $(NAMED_GUID) {\r
721     SMM_DEPEX SMM_DEPEX Optional       $(INF_OUTPUT)/$(MODULE_NAME).depex\r
722     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
723     UI        STRING="$(MODULE_NAME)" Optional\r
724     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
725   }\r
726 \r
727 [Rule.Common.SMM_CORE]\r
728   FILE SMM_CORE = $(NAMED_GUID) {\r
729     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
730     UI        STRING="$(MODULE_NAME)" Optional\r
731     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
732   }\r
733 \r
734 [Rule.Common.UEFI_APPLICATION]\r
735   FILE APPLICATION = $(NAMED_GUID) {\r
736     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
737     UI        STRING="$(MODULE_NAME)" Optional\r
738     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
739   }\r
740 \r
741 [Rule.Common.UEFI_APPLICATION.TIANOCOMPRESSED]\r
742   FILE APPLICATION = $(NAMED_GUID) {\r
743     UI        STRING="$(MODULE_NAME)" Optional\r
744     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
745     SECTION GUIDED A31280AD-481E-41B6-95E8-127F4C984779 PROCESSING_REQUIRED = TRUE {  # TIANO COMPRESS GUID\r
746       PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
747     }\r
748   }\r
749 \r
750 [Rule.Common.UEFI_APPLICATION.UI]\r
751   FILE APPLICATION = $(NAMED_GUID) {\r
752     PE32      PE32                     $(INF_OUTPUT)/$(MODULE_NAME).efi\r
753     UI        STRING="Enter Setup"\r
754     VERSION   STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)\r
755   }\r
756 \r
757 [Rule.Common.USER_DEFINED.ACPITABLE]\r
758   FILE FREEFORM = $(NAMED_GUID) {\r
759     RAW ACPI               |.acpi\r
760     RAW ASL                |.aml\r
761   }\r