From 5db1ac89be4a407ead4d78e15ff35b95836db2de Mon Sep 17 00:00:00 2001 From: Feng Tian Date: Tue, 26 Apr 2016 14:49:53 +0800 Subject: [PATCH] MdeModulePkg/NvmExpressDxe: comments update to meet implementation Cc: Simon (Xiang) Lian-SSI Cc: Wu, Hao A Contributed-under: TianoCore Contribution Agreement 1.0 Signed-off-by: Feng Tian Reviewed-by: Wu, Hao A Reviewed-by: Simon (Xiang) Lian-SSI --- MdeModulePkg/Bus/Pci/NvmExpressDxe/NvmExpress.h | 12 +++++------- 1 file changed, 5 insertions(+), 7 deletions(-) diff --git a/MdeModulePkg/Bus/Pci/NvmExpressDxe/NvmExpress.h b/MdeModulePkg/Bus/Pci/NvmExpressDxe/NvmExpress.h index 21c6255caa..6cbef3e380 100644 --- a/MdeModulePkg/Bus/Pci/NvmExpressDxe/NvmExpress.h +++ b/MdeModulePkg/Bus/Pci/NvmExpressDxe/NvmExpress.h @@ -2,7 +2,7 @@ NvmExpressDxe driver is used to manage non-volatile memory subsystem which follows NVM Express specification. - Copyright (c) 2013 - 2015, Intel Corporation. All rights reserved.
+ Copyright (c) 2013 - 2016, Intel Corporation. All rights reserved.
This program and the accompanying materials are licensed and made available under the terms and conditions of the BSD License which accompanies this distribution. The full text of the license may be found at @@ -101,13 +101,11 @@ struct _NVME_CONTROLLER_PRIVATE_DATA { NVME_ADMIN_CONTROLLER_DATA *ControllerData; // - // 6 x 4kB aligned buffers will be carved out of this buffer. + // 4 x 4kB aligned buffers will be carved out of this buffer. // 1st 4kB boundary is the start of the admin submission queue. - // 2nd 4kB boundary is the start of the I/O submission queue #1. - // 3rd 4kB boundary is the start of the admin completion queue. - // 4th 4kB boundary is the start of the I/O completion queue #1. - // 5th 4kB boundary is the start of the first PRP list page. - // 6th 4kB boundary is the start of the second PRP list page. + // 2nd 4kB boundary is the start of the admin completion queue. + // 3rd 4kB boundary is the start of I/O submission queue #1. + // 4th 4kB boundary is the start of I/O completion queue #1. // UINT8 *Buffer; UINT8 *BufferPciAddr; -- 2.39.2