]>
Commit | Line | Data |
---|---|---|
cfdbc2e1 VG |
1 | # |
2 | # Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) | |
3 | # | |
4 | # This program is free software; you can redistribute it and/or modify | |
5 | # it under the terms of the GNU General Public License version 2 as | |
6 | # published by the Free Software Foundation. | |
7 | # | |
8 | ||
9 | config ARC | |
10 | def_bool y | |
2a440168 | 11 | select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC |
f06d19e4 | 12 | select BUILDTIME_EXTABLE_SORT |
69fbd098 | 13 | select CLKSRC_OF |
4adeefe1 | 14 | select CLONE_BACKWARDS |
69fbd098 | 15 | select COMMON_CLK |
cfdbc2e1 VG |
16 | select GENERIC_ATOMIC64 |
17 | select GENERIC_CLOCKEVENTS | |
18 | select GENERIC_FIND_FIRST_BIT | |
19 | # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP | |
20 | select GENERIC_IRQ_SHOW | |
c1678ffc | 21 | select GENERIC_PCI_IOMAP |
cfdbc2e1 VG |
22 | select GENERIC_PENDING_IRQ if SMP |
23 | select GENERIC_SMP_IDLE_THREAD | |
f46121bd | 24 | select HAVE_ARCH_KGDB |
547f1125 | 25 | select HAVE_ARCH_TRACEHOOK |
5e057429 | 26 | select HAVE_FUTEX_CMPXCHG |
4368902b | 27 | select HAVE_IOREMAP_PROT |
4d86dfbb VG |
28 | select HAVE_KPROBES |
29 | select HAVE_KRETPROBES | |
c121c506 | 30 | select HAVE_MEMBLOCK |
854a0d95 | 31 | select HAVE_MOD_ARCH_SPECIFIC if ARC_DW2_UNWIND |
769bc1fd | 32 | select HAVE_OPROFILE |
9c57564e | 33 | select HAVE_PERF_EVENTS |
1b0ccb8a | 34 | select HANDLE_DOMAIN_IRQ |
999159a5 | 35 | select IRQ_DOMAIN |
cfdbc2e1 | 36 | select MODULES_USE_ELF_RELA |
c121c506 | 37 | select NO_BOOTMEM |
999159a5 VG |
38 | select OF |
39 | select OF_EARLY_FLATTREE | |
1b10cb21 | 40 | select OF_RESERVED_MEM |
9c57564e | 41 | select PERF_USE_VMALLOC |
d1a1dc0b | 42 | select HAVE_DEBUG_STACKOVERFLOW |
32ed9a0e | 43 | select HAVE_GENERIC_DMA_COHERENT |
cfdbc2e1 | 44 | |
c1678ffc JP |
45 | config MIGHT_HAVE_PCI |
46 | bool | |
47 | ||
0dafafc3 VG |
48 | config TRACE_IRQFLAGS_SUPPORT |
49 | def_bool y | |
50 | ||
51 | config LOCKDEP_SUPPORT | |
52 | def_bool y | |
53 | ||
cfdbc2e1 VG |
54 | config SCHED_OMIT_FRAME_POINTER |
55 | def_bool y | |
56 | ||
57 | config GENERIC_CSUM | |
58 | def_bool y | |
59 | ||
60 | config RWSEM_GENERIC_SPINLOCK | |
61 | def_bool y | |
62 | ||
26f9d5fd VG |
63 | config ARCH_DISCONTIGMEM_ENABLE |
64 | def_bool y | |
65 | ||
cfdbc2e1 VG |
66 | config ARCH_FLATMEM_ENABLE |
67 | def_bool y | |
68 | ||
69 | config MMU | |
70 | def_bool y | |
71 | ||
ce816fa8 | 72 | config NO_IOPORT_MAP |
cfdbc2e1 VG |
73 | def_bool y |
74 | ||
75 | config GENERIC_CALIBRATE_DELAY | |
76 | def_bool y | |
77 | ||
78 | config GENERIC_HWEIGHT | |
79 | def_bool y | |
80 | ||
44c8bb91 VG |
81 | config STACKTRACE_SUPPORT |
82 | def_bool y | |
83 | select STACKTRACE | |
84 | ||
fe6c1b86 VG |
85 | config HAVE_ARCH_TRANSPARENT_HUGEPAGE |
86 | def_bool y | |
87 | depends on ARC_MMU_V4 | |
88 | ||
cfdbc2e1 VG |
89 | source "init/Kconfig" |
90 | source "kernel/Kconfig.freezer" | |
91 | ||
92 | menu "ARC Architecture Configuration" | |
93 | ||
93ad700d | 94 | menu "ARC Platform/SoC/Board" |
cfdbc2e1 | 95 | |
fd155792 | 96 | source "arch/arc/plat-sim/Kconfig" |
072eb693 | 97 | source "arch/arc/plat-tb10x/Kconfig" |
556cc1c5 | 98 | source "arch/arc/plat-axs10x/Kconfig" |
cfdbc2e1 | 99 | #New platform adds here |
96665789 | 100 | source "arch/arc/plat-eznps/Kconfig" |
93ad700d | 101 | |
53d98958 | 102 | endmenu |
cfdbc2e1 | 103 | |
1f6ccfff VG |
104 | choice |
105 | prompt "ARC Instruction Set" | |
106 | default ISA_ARCOMPACT | |
107 | ||
108 | config ISA_ARCOMPACT | |
109 | bool "ARCompact ISA" | |
fff7fb0b | 110 | select CPU_NO_EFFICIENT_FFS |
1f6ccfff VG |
111 | help |
112 | The original ARC ISA of ARC600/700 cores | |
113 | ||
65bfbcdf VG |
114 | config ISA_ARCV2 |
115 | bool "ARC ISA v2" | |
116 | help | |
117 | ISA for the Next Generation ARC-HS cores | |
1f6ccfff VG |
118 | |
119 | endchoice | |
120 | ||
cfdbc2e1 VG |
121 | menu "ARC CPU Configuration" |
122 | ||
123 | choice | |
124 | prompt "ARC Core" | |
1f6ccfff VG |
125 | default ARC_CPU_770 if ISA_ARCOMPACT |
126 | default ARC_CPU_HS if ISA_ARCV2 | |
127 | ||
128 | if ISA_ARCOMPACT | |
cfdbc2e1 VG |
129 | |
130 | config ARC_CPU_750D | |
131 | bool "ARC750D" | |
14a0abfc | 132 | select ARC_CANT_LLSC |
cfdbc2e1 VG |
133 | help |
134 | Support for ARC750 core | |
135 | ||
136 | config ARC_CPU_770 | |
137 | bool "ARC770" | |
742f8af6 | 138 | select ARC_HAS_SWAPE |
cfdbc2e1 VG |
139 | help |
140 | Support for ARC770 core introduced with Rel 4.10 (Summer 2011) | |
141 | This core has a bunch of cool new features: | |
142 | -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4) | |
143 | Shared Address Spaces (for sharing TLB entires in MMU) | |
144 | -Caches: New Prog Model, Region Flush | |
145 | -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr | |
146 | ||
1f6ccfff VG |
147 | endif #ISA_ARCOMPACT |
148 | ||
149 | config ARC_CPU_HS | |
150 | bool "ARC-HS" | |
151 | depends on ISA_ARCV2 | |
152 | help | |
153 | Support for ARC HS38x Cores based on ARCv2 ISA | |
154 | The notable features are: | |
155 | - SMP configurations of upto 4 core with coherency | |
156 | - Optional L2 Cache and IO-Coherency | |
157 | - Revised Interrupt Architecture (multiple priorites, reg banks, | |
158 | auto stack switch, auto regfile save/restore) | |
159 | - MMUv4 (PIPT dcache, Huge Pages) | |
160 | - Instructions for | |
161 | * 64bit load/store: LDD, STD | |
162 | * Hardware assisted divide/remainder: DIV, REM | |
163 | * Function prologue/epilogue: ENTER_S, LEAVE_S | |
164 | * IRQ enable/disable: CLRI, SETI | |
165 | * pop count: FFS, FLS | |
166 | * SETcc, BMSKN, XBFU... | |
167 | ||
cfdbc2e1 VG |
168 | endchoice |
169 | ||
170 | config CPU_BIG_ENDIAN | |
171 | bool "Enable Big Endian Mode" | |
172 | default n | |
173 | help | |
174 | Build kernel for Big Endian Mode of ARC CPU | |
175 | ||
41195d23 | 176 | config SMP |
82fea5a1 | 177 | bool "Symmetric Multi-Processing" |
41195d23 | 178 | default n |
82fea5a1 VG |
179 | select ARC_HAS_COH_CACHES if ISA_ARCV2 |
180 | select ARC_MCIP if ISA_ARCV2 | |
41195d23 | 181 | help |
82fea5a1 | 182 | This enables support for systems with more than one CPU. |
41195d23 VG |
183 | |
184 | if SMP | |
185 | ||
186 | config ARC_HAS_COH_CACHES | |
187 | def_bool n | |
188 | ||
82fea5a1 VG |
189 | config ARC_MCIP |
190 | bool "ARConnect Multicore IP (MCIP) Support " | |
191 | depends on ISA_ARCV2 | |
192 | help | |
193 | This IP block enables SMP in ARC-HS38 cores. | |
194 | It provides for cross-core interrupts, multi-core debug | |
195 | hardware semaphores, shared memory,.... | |
41195d23 VG |
196 | |
197 | config NR_CPUS | |
3aa4f80e NC |
198 | int "Maximum number of CPUs (2-4096)" |
199 | range 2 4096 | |
82fea5a1 VG |
200 | default "4" |
201 | ||
3971cdc2 VG |
202 | config ARC_SMP_HALT_ON_RESET |
203 | bool "Enable Halt-on-reset boot mode" | |
204 | default y if ARC_UBOOT_SUPPORT | |
205 | help | |
206 | In SMP configuration cores can be configured as Halt-on-reset | |
207 | or they could all start at same time. For Halt-on-reset, non | |
208 | masters are parked until Master kicks them so they can start of | |
209 | at designated entry point. For other case, all jump to common | |
210 | entry point and spin wait for Master's signal. | |
211 | ||
82fea5a1 | 212 | endif #SMP |
41195d23 | 213 | |
cfdbc2e1 VG |
214 | menuconfig ARC_CACHE |
215 | bool "Enable Cache Support" | |
216 | default y | |
41195d23 VG |
217 | # if SMP, cache enabled ONLY if ARC implementation has cache coherency |
218 | depends on !SMP || ARC_HAS_COH_CACHES | |
cfdbc2e1 VG |
219 | |
220 | if ARC_CACHE | |
221 | ||
222 | config ARC_CACHE_LINE_SHIFT | |
223 | int "Cache Line Length (as power of 2)" | |
224 | range 5 7 | |
225 | default "6" | |
226 | help | |
227 | Starting with ARC700 4.9, Cache line length is configurable, | |
228 | This option specifies "N", with Line-len = 2 power N | |
229 | So line lengths of 32, 64, 128 are specified by 5,6,7, respectively | |
230 | Linux only supports same line lengths for I and D caches. | |
231 | ||
232 | config ARC_HAS_ICACHE | |
233 | bool "Use Instruction Cache" | |
234 | default y | |
235 | ||
236 | config ARC_HAS_DCACHE | |
237 | bool "Use Data Cache" | |
238 | default y | |
239 | ||
240 | config ARC_CACHE_PAGES | |
241 | bool "Per Page Cache Control" | |
242 | default y | |
243 | depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE | |
244 | help | |
245 | This can be used to over-ride the global I/D Cache Enable on a | |
246 | per-page basis (but only for pages accessed via MMU such as | |
247 | Kernel Virtual address or User Virtual Address) | |
248 | TLB entries have a per-page Cache Enable Bit. | |
249 | Note that Global I/D ENABLE + Per Page DISABLE works but corollary | |
250 | Global DISABLE + Per Page ENABLE won't work | |
251 | ||
4102b533 VG |
252 | config ARC_CACHE_VIPT_ALIASING |
253 | bool "Support VIPT Aliasing D$" | |
d1f317d8 | 254 | depends on ARC_HAS_DCACHE && ISA_ARCOMPACT |
4102b533 VG |
255 | default n |
256 | ||
cfdbc2e1 VG |
257 | endif #ARC_CACHE |
258 | ||
8b5850f8 VG |
259 | config ARC_HAS_ICCM |
260 | bool "Use ICCM" | |
261 | help | |
262 | Single Cycle RAMS to store Fast Path Code | |
263 | default n | |
264 | ||
265 | config ARC_ICCM_SZ | |
266 | int "ICCM Size in KB" | |
267 | default "64" | |
268 | depends on ARC_HAS_ICCM | |
269 | ||
270 | config ARC_HAS_DCCM | |
271 | bool "Use DCCM" | |
272 | help | |
273 | Single Cycle RAMS to store Fast Path Data | |
274 | default n | |
275 | ||
276 | config ARC_DCCM_SZ | |
277 | int "DCCM Size in KB" | |
278 | default "64" | |
279 | depends on ARC_HAS_DCCM | |
280 | ||
281 | config ARC_DCCM_BASE | |
282 | hex "DCCM map address" | |
283 | default "0xA0000000" | |
284 | depends on ARC_HAS_DCCM | |
285 | ||
cfdbc2e1 | 286 | choice |
1f6ccfff | 287 | prompt "MMU Version" |
cfdbc2e1 VG |
288 | default ARC_MMU_V3 if ARC_CPU_770 |
289 | default ARC_MMU_V2 if ARC_CPU_750D | |
d7a512bf | 290 | default ARC_MMU_V4 if ARC_CPU_HS |
cfdbc2e1 | 291 | |
c583ee4f VG |
292 | if ISA_ARCOMPACT |
293 | ||
cfdbc2e1 VG |
294 | config ARC_MMU_V1 |
295 | bool "MMU v1" | |
296 | help | |
297 | Orig ARC700 MMU | |
298 | ||
299 | config ARC_MMU_V2 | |
300 | bool "MMU v2" | |
301 | help | |
302 | Fixed the deficiency of v1 - possible thrashing in memcpy sceanrio | |
303 | when 2 D-TLB and 1 I-TLB entries index into same 2way set. | |
304 | ||
305 | config ARC_MMU_V3 | |
306 | bool "MMU v3" | |
307 | depends on ARC_CPU_770 | |
308 | help | |
309 | Introduced with ARC700 4.10: New Features | |
310 | Variable Page size (1k-16k), var JTLB size 128 x (2 or 4) | |
311 | Shared Address Spaces (SASID) | |
312 | ||
c583ee4f VG |
313 | endif |
314 | ||
d7a512bf VG |
315 | config ARC_MMU_V4 |
316 | bool "MMU v4" | |
317 | depends on ISA_ARCV2 | |
318 | ||
cfdbc2e1 VG |
319 | endchoice |
320 | ||
321 | ||
322 | choice | |
323 | prompt "MMU Page Size" | |
324 | default ARC_PAGE_SIZE_8K | |
325 | ||
326 | config ARC_PAGE_SIZE_8K | |
327 | bool "8KB" | |
328 | help | |
329 | Choose between 8k vs 16k | |
330 | ||
331 | config ARC_PAGE_SIZE_16K | |
332 | bool "16KB" | |
450ed0db | 333 | depends on ARC_MMU_V3 || ARC_MMU_V4 |
cfdbc2e1 VG |
334 | |
335 | config ARC_PAGE_SIZE_4K | |
336 | bool "4KB" | |
450ed0db | 337 | depends on ARC_MMU_V3 || ARC_MMU_V4 |
cfdbc2e1 VG |
338 | |
339 | endchoice | |
340 | ||
37eda9df VG |
341 | choice |
342 | prompt "MMU Super Page Size" | |
343 | depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE | |
344 | default ARC_HUGEPAGE_2M | |
345 | ||
346 | config ARC_HUGEPAGE_2M | |
347 | bool "2MB" | |
348 | ||
349 | config ARC_HUGEPAGE_16M | |
350 | bool "16MB" | |
351 | ||
352 | endchoice | |
353 | ||
26f9d5fd VG |
354 | config NODES_SHIFT |
355 | int "Maximum NUMA Nodes (as a power of 2)" | |
356 | default "1" if !DISCONTIGMEM | |
357 | default "2" if DISCONTIGMEM | |
358 | depends on NEED_MULTIPLE_NODES | |
359 | ---help--- | |
360 | Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory | |
361 | zones. | |
362 | ||
1f6ccfff VG |
363 | if ISA_ARCOMPACT |
364 | ||
4788a594 | 365 | config ARC_COMPACT_IRQ_LEVELS |
60f2b4b8 | 366 | bool "Setup Timer IRQ as high Priority" |
4788a594 | 367 | default n |
41195d23 | 368 | # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy |
60f2b4b8 | 369 | depends on !SMP |
4788a594 | 370 | |
cfdbc2e1 VG |
371 | config ARC_FPU_SAVE_RESTORE |
372 | bool "Enable FPU state persistence across context switch" | |
373 | default n | |
374 | help | |
375 | Double Precision Floating Point unit had dedictaed regs which | |
376 | need to be saved/restored across context-switch. | |
377 | Note that ARC FPU is overly simplistic, unlike say x86, which has | |
378 | hardware pieces to allow software to conditionally save/restore, | |
379 | based on actual usage of FPU by a task. Thus our implemn does | |
380 | this for all tasks in system. | |
381 | ||
1f6ccfff VG |
382 | endif #ISA_ARCOMPACT |
383 | ||
fbf8e13d VG |
384 | config ARC_CANT_LLSC |
385 | def_bool n | |
386 | ||
cfdbc2e1 VG |
387 | config ARC_HAS_LLSC |
388 | bool "Insn: LLOCK/SCOND (efficient atomic ops)" | |
389 | default y | |
14a0abfc | 390 | depends on !ARC_CANT_LLSC |
cfdbc2e1 | 391 | |
e78fdfef VG |
392 | config ARC_STAR_9000923308 |
393 | bool "Workaround for llock/scond livelock" | |
b31ac426 | 394 | default n |
e78fdfef VG |
395 | depends on ISA_ARCV2 && SMP && ARC_HAS_LLSC |
396 | ||
cfdbc2e1 VG |
397 | config ARC_HAS_SWAPE |
398 | bool "Insn: SWAPE (endian-swap)" | |
399 | default y | |
cfdbc2e1 | 400 | |
1f6ccfff VG |
401 | if ISA_ARCV2 |
402 | ||
403 | config ARC_HAS_LL64 | |
404 | bool "Insn: 64bit LDD/STD" | |
405 | help | |
406 | Enable gcc to generate 64-bit load/store instructions | |
407 | ISA mandates even/odd registers to allow encoding of two | |
408 | dest operands with 2 possible source operands. | |
409 | default y | |
410 | ||
d05a76ab AB |
411 | config ARC_HAS_DIV_REM |
412 | bool "Insn: div, divu, rem, remu" | |
413 | default y | |
414 | ||
aa93e8ef VG |
415 | config ARC_HAS_RTC |
416 | bool "Local 64-bit r/o cycle counter" | |
417 | default n | |
418 | depends on !SMP | |
419 | ||
d584f0fb | 420 | config ARC_HAS_GFRC |
72d72880 VG |
421 | bool "SMP synchronized 64-bit cycle counter" |
422 | default y | |
423 | depends on SMP | |
424 | ||
1f6ccfff VG |
425 | config ARC_NUMBER_OF_INTERRUPTS |
426 | int "Number of interrupts" | |
427 | range 8 240 | |
428 | default 32 | |
429 | help | |
430 | This defines the number of interrupts on the ARCv2HS core. | |
431 | It affects the size of vector table. | |
432 | The initial 8 IRQs are fixed (Timer, ICI etc) and although configurable | |
433 | in hardware, it keep things simple for Linux to assume they are always | |
434 | present. | |
435 | ||
436 | endif # ISA_ARCV2 | |
437 | ||
cfdbc2e1 VG |
438 | endmenu # "ARC CPU Configuration" |
439 | ||
cfdbc2e1 VG |
440 | config LINUX_LINK_BASE |
441 | hex "Linux Link Address" | |
442 | default "0x80000000" | |
443 | help | |
444 | ARC700 divides the 32 bit phy address space into two equal halves | |
445 | -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU | |
446 | -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel | |
447 | Typically Linux kernel is linked at the start of untransalted addr, | |
448 | hence the default value of 0x8zs. | |
449 | However some customers have peripherals mapped at this addr, so | |
450 | Linux needs to be scooted a bit. | |
451 | If you don't know what the above means, leave this setting alone. | |
ff1c0b6a | 452 | This needs to match memory start address specified in Device Tree |
cfdbc2e1 | 453 | |
45890f6d VG |
454 | config HIGHMEM |
455 | bool "High Memory Support" | |
26f9d5fd | 456 | select DISCONTIGMEM |
45890f6d VG |
457 | help |
458 | With ARC 2G:2G address split, only upper 2G is directly addressable by | |
459 | kernel. Enable this to potentially allow access to rest of 2G and PAE | |
460 | in future | |
461 | ||
5a364c2a VG |
462 | config ARC_HAS_PAE40 |
463 | bool "Support for the 40-bit Physical Address Extension" | |
464 | default n | |
465 | depends on ISA_ARCV2 | |
5a364c2a VG |
466 | help |
467 | Enable access to physical memory beyond 4G, only supported on | |
468 | ARC cores with 40 bit Physical Addressing support | |
469 | ||
470 | config ARCH_PHYS_ADDR_T_64BIT | |
471 | def_bool ARC_HAS_PAE40 | |
472 | ||
473 | config ARCH_DMA_ADDR_T_64BIT | |
474 | bool | |
475 | ||
f2e3d553 VG |
476 | config ARC_PLAT_NEEDS_PHYS_TO_DMA |
477 | bool | |
478 | ||
15ca68a9 NC |
479 | config ARC_KVADDR_SIZE |
480 | int "Kernel Virtaul Address Space size (MB)" | |
481 | range 0 512 | |
482 | default "256" | |
483 | help | |
484 | The kernel address space is carved out of 256MB of translated address | |
485 | space for catering to vmalloc, modules, pkmap, fixmap. This however may | |
486 | not suffice vmalloc requirements of a 4K CPU EZChip system. So allow | |
487 | this to be stretched to 512 MB (by extending into the reserved | |
488 | kernel-user gutter) | |
489 | ||
080c3747 VG |
490 | config ARC_CURR_IN_REG |
491 | bool "Dedicate Register r25 for current_task pointer" | |
492 | default y | |
493 | help | |
494 | This reserved Register R25 to point to Current Task in | |
495 | kernel mode. This saves memory access for each such access | |
496 | ||
2e651ea1 | 497 | |
1736a56f | 498 | config ARC_EMUL_UNALIGNED |
2e651ea1 | 499 | bool "Emulate unaligned memory access (userspace only)" |
1f6ccfff | 500 | default N |
2e651ea1 VG |
501 | select SYSCTL_ARCH_UNALIGN_NO_WARN |
502 | select SYSCTL_ARCH_UNALIGN_ALLOW | |
1f6ccfff | 503 | depends on ISA_ARCOMPACT |
2e651ea1 VG |
504 | help |
505 | This enables misaligned 16 & 32 bit memory access from user space. | |
506 | Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide | |
507 | potential bugs in code | |
508 | ||
cfdbc2e1 VG |
509 | config HZ |
510 | int "Timer Frequency" | |
511 | default 100 | |
512 | ||
cbe056f7 VG |
513 | config ARC_METAWARE_HLINK |
514 | bool "Support for Metaware debugger assisted Host access" | |
515 | default n | |
516 | help | |
517 | This options allows a Linux userland apps to directly access | |
518 | host file system (open/creat/read/write etc) with help from | |
519 | Metaware Debugger. This can come in handy for Linux-host communication | |
520 | when there is no real usable peripheral such as EMAC. | |
521 | ||
cfdbc2e1 VG |
522 | menuconfig ARC_DBG |
523 | bool "ARC debugging" | |
524 | default y | |
525 | ||
aa6083ed VG |
526 | if ARC_DBG |
527 | ||
854a0d95 VG |
528 | config ARC_DW2_UNWIND |
529 | bool "Enable DWARF specific kernel stack unwind" | |
854a0d95 VG |
530 | default y |
531 | select KALLSYMS | |
532 | help | |
533 | Compiles the kernel with DWARF unwind information and can be used | |
534 | to get stack backtraces. | |
535 | ||
536 | If you say Y here the resulting kernel image will be slightly larger | |
537 | but not slower, and it will give very useful debugging information. | |
538 | If you don't debug the kernel, you can say N, but we may not be able | |
539 | to solve problems without frame unwind information | |
540 | ||
cfdbc2e1 VG |
541 | config ARC_DBG_TLB_PARANOIA |
542 | bool "Paranoia Checks in Low Level TLB Handlers" | |
cfdbc2e1 VG |
543 | default n |
544 | ||
545 | config ARC_DBG_TLB_MISS_COUNT | |
546 | bool "Profile TLB Misses" | |
547 | default n | |
548 | select DEBUG_FS | |
cfdbc2e1 VG |
549 | help |
550 | Counts number of I and D TLB Misses and exports them via Debugfs | |
551 | The counters can be cleared via Debugfs as well | |
552 | ||
aa6083ed VG |
553 | endif |
554 | ||
036b2c56 VG |
555 | config ARC_UBOOT_SUPPORT |
556 | bool "Support uboot arg Handling" | |
557 | default n | |
558 | help | |
559 | ARC Linux by default checks for uboot provided args as pointers to | |
560 | external cmdline or DTB. This however breaks in absence of uboot, | |
561 | when booting from Metaware debugger directly, as the registers are | |
562 | not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus | |
563 | registers look like uboot args to kernel which then chokes. | |
564 | So only enable the uboot arg checking/processing if users are sure | |
565 | of uboot being in play. | |
566 | ||
999159a5 VG |
567 | config ARC_BUILTIN_DTB_NAME |
568 | string "Built in DTB" | |
569 | help | |
570 | Set the name of the DTB to embed in the vmlinux binary | |
571 | Leaving it blank selects the minimal "skeleton" dtb | |
572 | ||
cfdbc2e1 VG |
573 | source "kernel/Kconfig.preempt" |
574 | ||
5628832f VG |
575 | menu "Executable file formats" |
576 | source "fs/Kconfig.binfmt" | |
577 | endmenu | |
578 | ||
cfdbc2e1 VG |
579 | endmenu # "ARC Architecture Configuration" |
580 | ||
581 | source "mm/Kconfig" | |
37eda9df VG |
582 | |
583 | config FORCE_MAX_ZONEORDER | |
584 | int "Maximum zone order" | |
585 | default "12" if ARC_HUGEPAGE_16M | |
586 | default "11" | |
587 | ||
cfdbc2e1 VG |
588 | source "net/Kconfig" |
589 | source "drivers/Kconfig" | |
c1678ffc JP |
590 | |
591 | menu "Bus Support" | |
592 | ||
593 | config PCI | |
594 | bool "PCI support" if MIGHT_HAVE_PCI | |
595 | help | |
596 | PCI is the name of a bus system, i.e., the way the CPU talks to | |
597 | the other stuff inside your box. Find out if your board/platform | |
598 | has PCI. | |
599 | ||
600 | Note: PCIe support for Synopsys Device will be available only | |
601 | when HAPS DX is configured with PCIe RC bitmap. If you have PCI, | |
602 | say Y, otherwise N. | |
603 | ||
604 | config PCI_SYSCALL | |
605 | def_bool PCI | |
606 | ||
607 | source "drivers/pci/Kconfig" | |
c1678ffc JP |
608 | |
609 | endmenu | |
610 | ||
cfdbc2e1 VG |
611 | source "fs/Kconfig" |
612 | source "arch/arc/Kconfig.debug" | |
613 | source "security/Kconfig" | |
614 | source "crypto/Kconfig" | |
615 | source "lib/Kconfig" | |
996bad6c | 616 | source "kernel/power/Kconfig" |