]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arc/Kconfig
ARC: mm: fix build failure in linux-next for UP builds
[mirror_ubuntu-artful-kernel.git] / arch / arc / Kconfig
CommitLineData
cfdbc2e1
VG
1#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
c4c9a040 11 select ARC_TIMERS
983eeba7 12 select ARCH_HAS_SG_CHAIN
2a440168 13 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
f06d19e4 14 select BUILDTIME_EXTABLE_SORT
4adeefe1 15 select CLONE_BACKWARDS
69fbd098 16 select COMMON_CLK
ce636527 17 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
cfdbc2e1
VG
18 select GENERIC_CLOCKEVENTS
19 select GENERIC_FIND_FIRST_BIT
20 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
21 select GENERIC_IRQ_SHOW
c1678ffc 22 select GENERIC_PCI_IOMAP
cfdbc2e1
VG
23 select GENERIC_PENDING_IRQ if SMP
24 select GENERIC_SMP_IDLE_THREAD
f46121bd 25 select HAVE_ARCH_KGDB
547f1125 26 select HAVE_ARCH_TRACEHOOK
5e057429 27 select HAVE_FUTEX_CMPXCHG
4368902b 28 select HAVE_IOREMAP_PROT
4d86dfbb
VG
29 select HAVE_KPROBES
30 select HAVE_KRETPROBES
c121c506 31 select HAVE_MEMBLOCK
eb1357d9 32 select HAVE_MOD_ARCH_SPECIFIC
769bc1fd 33 select HAVE_OPROFILE
9c57564e 34 select HAVE_PERF_EVENTS
1b0ccb8a 35 select HANDLE_DOMAIN_IRQ
999159a5 36 select IRQ_DOMAIN
cfdbc2e1 37 select MODULES_USE_ELF_RELA
c121c506 38 select NO_BOOTMEM
999159a5
VG
39 select OF
40 select OF_EARLY_FLATTREE
1b10cb21 41 select OF_RESERVED_MEM
9c57564e 42 select PERF_USE_VMALLOC
d1a1dc0b 43 select HAVE_DEBUG_STACKOVERFLOW
32ed9a0e 44 select HAVE_GENERIC_DMA_COHERENT
27f3d2a3
DM
45 select HAVE_KERNEL_GZIP
46 select HAVE_KERNEL_LZMA
cfdbc2e1 47
c1678ffc
JP
48config MIGHT_HAVE_PCI
49 bool
50
0dafafc3
VG
51config TRACE_IRQFLAGS_SUPPORT
52 def_bool y
53
54config LOCKDEP_SUPPORT
55 def_bool y
56
cfdbc2e1
VG
57config SCHED_OMIT_FRAME_POINTER
58 def_bool y
59
60config GENERIC_CSUM
61 def_bool y
62
63config RWSEM_GENERIC_SPINLOCK
64 def_bool y
65
26f9d5fd 66config ARCH_DISCONTIGMEM_ENABLE
d140b9bf 67 def_bool n
26f9d5fd 68
cfdbc2e1
VG
69config ARCH_FLATMEM_ENABLE
70 def_bool y
71
72config MMU
73 def_bool y
74
ce816fa8 75config NO_IOPORT_MAP
cfdbc2e1
VG
76 def_bool y
77
78config GENERIC_CALIBRATE_DELAY
79 def_bool y
80
81config GENERIC_HWEIGHT
82 def_bool y
83
44c8bb91
VG
84config STACKTRACE_SUPPORT
85 def_bool y
86 select STACKTRACE
87
fe6c1b86
VG
88config HAVE_ARCH_TRANSPARENT_HUGEPAGE
89 def_bool y
90 depends on ARC_MMU_V4
91
cfdbc2e1
VG
92source "init/Kconfig"
93source "kernel/Kconfig.freezer"
94
95menu "ARC Architecture Configuration"
96
93ad700d 97menu "ARC Platform/SoC/Board"
cfdbc2e1 98
fd155792 99source "arch/arc/plat-sim/Kconfig"
072eb693 100source "arch/arc/plat-tb10x/Kconfig"
556cc1c5 101source "arch/arc/plat-axs10x/Kconfig"
cfdbc2e1 102#New platform adds here
96665789 103source "arch/arc/plat-eznps/Kconfig"
93ad700d 104
53d98958 105endmenu
cfdbc2e1 106
1f6ccfff
VG
107choice
108 prompt "ARC Instruction Set"
109 default ISA_ARCOMPACT
110
111config ISA_ARCOMPACT
112 bool "ARCompact ISA"
fff7fb0b 113 select CPU_NO_EFFICIENT_FFS
1f6ccfff
VG
114 help
115 The original ARC ISA of ARC600/700 cores
116
65bfbcdf
VG
117config ISA_ARCV2
118 bool "ARC ISA v2"
c4c9a040 119 select ARC_TIMERS_64BIT
65bfbcdf
VG
120 help
121 ISA for the Next Generation ARC-HS cores
1f6ccfff
VG
122
123endchoice
124
cfdbc2e1
VG
125menu "ARC CPU Configuration"
126
127choice
128 prompt "ARC Core"
1f6ccfff
VG
129 default ARC_CPU_770 if ISA_ARCOMPACT
130 default ARC_CPU_HS if ISA_ARCV2
131
132if ISA_ARCOMPACT
cfdbc2e1
VG
133
134config ARC_CPU_750D
135 bool "ARC750D"
14a0abfc 136 select ARC_CANT_LLSC
cfdbc2e1
VG
137 help
138 Support for ARC750 core
139
140config ARC_CPU_770
141 bool "ARC770"
742f8af6 142 select ARC_HAS_SWAPE
cfdbc2e1
VG
143 help
144 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
145 This core has a bunch of cool new features:
146 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
147 Shared Address Spaces (for sharing TLB entires in MMU)
148 -Caches: New Prog Model, Region Flush
149 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
150
1f6ccfff
VG
151endif #ISA_ARCOMPACT
152
153config ARC_CPU_HS
154 bool "ARC-HS"
155 depends on ISA_ARCV2
156 help
157 Support for ARC HS38x Cores based on ARCv2 ISA
158 The notable features are:
159 - SMP configurations of upto 4 core with coherency
160 - Optional L2 Cache and IO-Coherency
161 - Revised Interrupt Architecture (multiple priorites, reg banks,
162 auto stack switch, auto regfile save/restore)
163 - MMUv4 (PIPT dcache, Huge Pages)
164 - Instructions for
165 * 64bit load/store: LDD, STD
166 * Hardware assisted divide/remainder: DIV, REM
167 * Function prologue/epilogue: ENTER_S, LEAVE_S
168 * IRQ enable/disable: CLRI, SETI
169 * pop count: FFS, FLS
170 * SETcc, BMSKN, XBFU...
171
cfdbc2e1
VG
172endchoice
173
174config CPU_BIG_ENDIAN
175 bool "Enable Big Endian Mode"
176 default n
177 help
178 Build kernel for Big Endian Mode of ARC CPU
179
41195d23 180config SMP
82fea5a1 181 bool "Symmetric Multi-Processing"
41195d23 182 default n
82fea5a1 183 select ARC_MCIP if ISA_ARCV2
41195d23 184 help
82fea5a1 185 This enables support for systems with more than one CPU.
41195d23
VG
186
187if SMP
188
41195d23 189config NR_CPUS
3aa4f80e
NC
190 int "Maximum number of CPUs (2-4096)"
191 range 2 4096
82fea5a1
VG
192 default "4"
193
3971cdc2
VG
194config ARC_SMP_HALT_ON_RESET
195 bool "Enable Halt-on-reset boot mode"
196 default y if ARC_UBOOT_SUPPORT
197 help
198 In SMP configuration cores can be configured as Halt-on-reset
199 or they could all start at same time. For Halt-on-reset, non
200 masters are parked until Master kicks them so they can start of
201 at designated entry point. For other case, all jump to common
202 entry point and spin wait for Master's signal.
203
82fea5a1 204endif #SMP
41195d23 205
3ce0fefc
VG
206config ARC_MCIP
207 bool "ARConnect Multicore IP (MCIP) Support "
208 depends on ISA_ARCV2
209 default y if SMP
210 help
211 This IP block enables SMP in ARC-HS38 cores.
212 It provides for cross-core interrupts, multi-core debug
213 hardware semaphores, shared memory,....
214
cfdbc2e1
VG
215menuconfig ARC_CACHE
216 bool "Enable Cache Support"
217 default y
218
219if ARC_CACHE
220
221config ARC_CACHE_LINE_SHIFT
222 int "Cache Line Length (as power of 2)"
223 range 5 7
224 default "6"
225 help
226 Starting with ARC700 4.9, Cache line length is configurable,
227 This option specifies "N", with Line-len = 2 power N
228 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
229 Linux only supports same line lengths for I and D caches.
230
231config ARC_HAS_ICACHE
232 bool "Use Instruction Cache"
233 default y
234
235config ARC_HAS_DCACHE
236 bool "Use Data Cache"
237 default y
238
239config ARC_CACHE_PAGES
240 bool "Per Page Cache Control"
241 default y
242 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
243 help
244 This can be used to over-ride the global I/D Cache Enable on a
245 per-page basis (but only for pages accessed via MMU such as
246 Kernel Virtual address or User Virtual Address)
247 TLB entries have a per-page Cache Enable Bit.
248 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
249 Global DISABLE + Per Page ENABLE won't work
250
4102b533
VG
251config ARC_CACHE_VIPT_ALIASING
252 bool "Support VIPT Aliasing D$"
d1f317d8 253 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
4102b533
VG
254 default n
255
cfdbc2e1
VG
256endif #ARC_CACHE
257
8b5850f8
VG
258config ARC_HAS_ICCM
259 bool "Use ICCM"
260 help
261 Single Cycle RAMS to store Fast Path Code
262 default n
263
264config ARC_ICCM_SZ
265 int "ICCM Size in KB"
266 default "64"
267 depends on ARC_HAS_ICCM
268
269config ARC_HAS_DCCM
270 bool "Use DCCM"
271 help
272 Single Cycle RAMS to store Fast Path Data
273 default n
274
275config ARC_DCCM_SZ
276 int "DCCM Size in KB"
277 default "64"
278 depends on ARC_HAS_DCCM
279
280config ARC_DCCM_BASE
281 hex "DCCM map address"
282 default "0xA0000000"
283 depends on ARC_HAS_DCCM
284
cfdbc2e1 285choice
1f6ccfff 286 prompt "MMU Version"
cfdbc2e1
VG
287 default ARC_MMU_V3 if ARC_CPU_770
288 default ARC_MMU_V2 if ARC_CPU_750D
d7a512bf 289 default ARC_MMU_V4 if ARC_CPU_HS
cfdbc2e1 290
c583ee4f
VG
291if ISA_ARCOMPACT
292
cfdbc2e1
VG
293config ARC_MMU_V1
294 bool "MMU v1"
295 help
296 Orig ARC700 MMU
297
298config ARC_MMU_V2
299 bool "MMU v2"
300 help
301 Fixed the deficiency of v1 - possible thrashing in memcpy sceanrio
302 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
303
304config ARC_MMU_V3
305 bool "MMU v3"
306 depends on ARC_CPU_770
307 help
308 Introduced with ARC700 4.10: New Features
309 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
310 Shared Address Spaces (SASID)
311
c583ee4f
VG
312endif
313
d7a512bf
VG
314config ARC_MMU_V4
315 bool "MMU v4"
316 depends on ISA_ARCV2
317
cfdbc2e1
VG
318endchoice
319
320
321choice
322 prompt "MMU Page Size"
323 default ARC_PAGE_SIZE_8K
324
325config ARC_PAGE_SIZE_8K
326 bool "8KB"
327 help
328 Choose between 8k vs 16k
329
330config ARC_PAGE_SIZE_16K
331 bool "16KB"
450ed0db 332 depends on ARC_MMU_V3 || ARC_MMU_V4
cfdbc2e1
VG
333
334config ARC_PAGE_SIZE_4K
335 bool "4KB"
450ed0db 336 depends on ARC_MMU_V3 || ARC_MMU_V4
cfdbc2e1
VG
337
338endchoice
339
37eda9df
VG
340choice
341 prompt "MMU Super Page Size"
342 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
343 default ARC_HUGEPAGE_2M
344
345config ARC_HUGEPAGE_2M
346 bool "2MB"
347
348config ARC_HUGEPAGE_16M
349 bool "16MB"
350
351endchoice
352
26f9d5fd
VG
353config NODES_SHIFT
354 int "Maximum NUMA Nodes (as a power of 2)"
3528f84f
NC
355 default "0" if !DISCONTIGMEM
356 default "1" if DISCONTIGMEM
26f9d5fd
VG
357 depends on NEED_MULTIPLE_NODES
358 ---help---
359 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
360 zones.
361
1f6ccfff
VG
362if ISA_ARCOMPACT
363
4788a594 364config ARC_COMPACT_IRQ_LEVELS
60f2b4b8 365 bool "Setup Timer IRQ as high Priority"
4788a594 366 default n
41195d23 367 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
60f2b4b8 368 depends on !SMP
4788a594 369
cfdbc2e1
VG
370config ARC_FPU_SAVE_RESTORE
371 bool "Enable FPU state persistence across context switch"
372 default n
373 help
374 Double Precision Floating Point unit had dedictaed regs which
375 need to be saved/restored across context-switch.
376 Note that ARC FPU is overly simplistic, unlike say x86, which has
377 hardware pieces to allow software to conditionally save/restore,
378 based on actual usage of FPU by a task. Thus our implemn does
379 this for all tasks in system.
380
1f6ccfff
VG
381endif #ISA_ARCOMPACT
382
fbf8e13d
VG
383config ARC_CANT_LLSC
384 def_bool n
385
cfdbc2e1
VG
386config ARC_HAS_LLSC
387 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
388 default y
14a0abfc 389 depends on !ARC_CANT_LLSC
cfdbc2e1
VG
390
391config ARC_HAS_SWAPE
392 bool "Insn: SWAPE (endian-swap)"
393 default y
cfdbc2e1 394
1f6ccfff
VG
395if ISA_ARCV2
396
397config ARC_HAS_LL64
398 bool "Insn: 64bit LDD/STD"
399 help
400 Enable gcc to generate 64-bit load/store instructions
401 ISA mandates even/odd registers to allow encoding of two
402 dest operands with 2 possible source operands.
403 default y
404
d05a76ab
AB
405config ARC_HAS_DIV_REM
406 bool "Insn: div, divu, rem, remu"
407 default y
408
3d5e8012
VG
409config ARC_HAS_ACCL_REGS
410 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
411 default n
412 help
413 Depending on the configuration, CPU can contain accumulator reg-pair
414 (also referred to as r58:r59). These can also be used by gcc as GPR so
415 kernel needs to save/restore per process
416
1f6ccfff
VG
417endif # ISA_ARCV2
418
cfdbc2e1
VG
419endmenu # "ARC CPU Configuration"
420
cfdbc2e1
VG
421config LINUX_LINK_BASE
422 hex "Linux Link Address"
423 default "0x80000000"
424 help
425 ARC700 divides the 32 bit phy address space into two equal halves
426 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
427 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
428 Typically Linux kernel is linked at the start of untransalted addr,
429 hence the default value of 0x8zs.
430 However some customers have peripherals mapped at this addr, so
431 Linux needs to be scooted a bit.
432 If you don't know what the above means, leave this setting alone.
ff1c0b6a 433 This needs to match memory start address specified in Device Tree
cfdbc2e1 434
45890f6d
VG
435config HIGHMEM
436 bool "High Memory Support"
d140b9bf 437 select ARCH_DISCONTIGMEM_ENABLE
45890f6d
VG
438 help
439 With ARC 2G:2G address split, only upper 2G is directly addressable by
440 kernel. Enable this to potentially allow access to rest of 2G and PAE
441 in future
442
5a364c2a
VG
443config ARC_HAS_PAE40
444 bool "Support for the 40-bit Physical Address Extension"
445 default n
446 depends on ISA_ARCV2
5a364c2a
VG
447 help
448 Enable access to physical memory beyond 4G, only supported on
449 ARC cores with 40 bit Physical Addressing support
450
451config ARCH_PHYS_ADDR_T_64BIT
452 def_bool ARC_HAS_PAE40
453
454config ARCH_DMA_ADDR_T_64BIT
455 bool
456
f2e3d553
VG
457config ARC_PLAT_NEEDS_PHYS_TO_DMA
458 bool
459
15ca68a9
NC
460config ARC_KVADDR_SIZE
461 int "Kernel Virtaul Address Space size (MB)"
462 range 0 512
463 default "256"
464 help
465 The kernel address space is carved out of 256MB of translated address
466 space for catering to vmalloc, modules, pkmap, fixmap. This however may
467 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
468 this to be stretched to 512 MB (by extending into the reserved
469 kernel-user gutter)
470
080c3747
VG
471config ARC_CURR_IN_REG
472 bool "Dedicate Register r25 for current_task pointer"
473 default y
474 help
475 This reserved Register R25 to point to Current Task in
476 kernel mode. This saves memory access for each such access
477
2e651ea1 478
1736a56f 479config ARC_EMUL_UNALIGNED
2e651ea1 480 bool "Emulate unaligned memory access (userspace only)"
1f6ccfff 481 default N
2e651ea1
VG
482 select SYSCTL_ARCH_UNALIGN_NO_WARN
483 select SYSCTL_ARCH_UNALIGN_ALLOW
1f6ccfff 484 depends on ISA_ARCOMPACT
2e651ea1
VG
485 help
486 This enables misaligned 16 & 32 bit memory access from user space.
487 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
488 potential bugs in code
489
cfdbc2e1
VG
490config HZ
491 int "Timer Frequency"
492 default 100
493
cbe056f7
VG
494config ARC_METAWARE_HLINK
495 bool "Support for Metaware debugger assisted Host access"
496 default n
497 help
498 This options allows a Linux userland apps to directly access
499 host file system (open/creat/read/write etc) with help from
500 Metaware Debugger. This can come in handy for Linux-host communication
501 when there is no real usable peripheral such as EMAC.
502
cfdbc2e1
VG
503menuconfig ARC_DBG
504 bool "ARC debugging"
505 default y
506
aa6083ed
VG
507if ARC_DBG
508
854a0d95
VG
509config ARC_DW2_UNWIND
510 bool "Enable DWARF specific kernel stack unwind"
854a0d95
VG
511 default y
512 select KALLSYMS
513 help
514 Compiles the kernel with DWARF unwind information and can be used
515 to get stack backtraces.
516
517 If you say Y here the resulting kernel image will be slightly larger
518 but not slower, and it will give very useful debugging information.
519 If you don't debug the kernel, you can say N, but we may not be able
520 to solve problems without frame unwind information
521
cfdbc2e1
VG
522config ARC_DBG_TLB_PARANOIA
523 bool "Paranoia Checks in Low Level TLB Handlers"
cfdbc2e1
VG
524 default n
525
aa6083ed
VG
526endif
527
036b2c56
VG
528config ARC_UBOOT_SUPPORT
529 bool "Support uboot arg Handling"
530 default n
531 help
532 ARC Linux by default checks for uboot provided args as pointers to
533 external cmdline or DTB. This however breaks in absence of uboot,
534 when booting from Metaware debugger directly, as the registers are
535 not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus
536 registers look like uboot args to kernel which then chokes.
537 So only enable the uboot arg checking/processing if users are sure
538 of uboot being in play.
539
999159a5
VG
540config ARC_BUILTIN_DTB_NAME
541 string "Built in DTB"
542 help
543 Set the name of the DTB to embed in the vmlinux binary
544 Leaving it blank selects the minimal "skeleton" dtb
545
cfdbc2e1
VG
546source "kernel/Kconfig.preempt"
547
5628832f
VG
548menu "Executable file formats"
549source "fs/Kconfig.binfmt"
550endmenu
551
cfdbc2e1
VG
552endmenu # "ARC Architecture Configuration"
553
554source "mm/Kconfig"
37eda9df
VG
555
556config FORCE_MAX_ZONEORDER
557 int "Maximum zone order"
558 default "12" if ARC_HUGEPAGE_16M
559 default "11"
560
cfdbc2e1
VG
561source "net/Kconfig"
562source "drivers/Kconfig"
c1678ffc
JP
563
564menu "Bus Support"
565
566config PCI
567 bool "PCI support" if MIGHT_HAVE_PCI
568 help
569 PCI is the name of a bus system, i.e., the way the CPU talks to
570 the other stuff inside your box. Find out if your board/platform
571 has PCI.
572
573 Note: PCIe support for Synopsys Device will be available only
574 when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
575 say Y, otherwise N.
576
577config PCI_SYSCALL
578 def_bool PCI
579
580source "drivers/pci/Kconfig"
c1678ffc
JP
581
582endmenu
583
cfdbc2e1
VG
584source "fs/Kconfig"
585source "arch/arc/Kconfig.debug"
586source "security/Kconfig"
587source "crypto/Kconfig"
588source "lib/Kconfig"
996bad6c 589source "kernel/power/Kconfig"