]>
Commit | Line | Data |
---|---|---|
95d6976d | 1 | /* |
8ea2ddff | 2 | * ARC Cache Management |
95d6976d | 3 | * |
8ea2ddff | 4 | * Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com) |
95d6976d VG |
5 | * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify | |
8 | * it under the terms of the GNU General Public License version 2 as | |
9 | * published by the Free Software Foundation. | |
95d6976d VG |
10 | */ |
11 | ||
12 | #include <linux/module.h> | |
13 | #include <linux/mm.h> | |
14 | #include <linux/sched.h> | |
15 | #include <linux/cache.h> | |
16 | #include <linux/mmu_context.h> | |
17 | #include <linux/syscalls.h> | |
18 | #include <linux/uaccess.h> | |
4102b533 | 19 | #include <linux/pagemap.h> |
95d6976d VG |
20 | #include <asm/cacheflush.h> |
21 | #include <asm/cachectl.h> | |
22 | #include <asm/setup.h> | |
23 | ||
0d77117f VG |
24 | #ifdef CONFIG_ISA_ARCV2 |
25 | #define USE_RGN_FLSH 1 | |
26 | #endif | |
27 | ||
795f4558 | 28 | static int l2_line_sz; |
cf986d47 | 29 | static int ioc_exists; |
d0e73e2a | 30 | int slc_enable = 1, ioc_enable = 1; |
deaf7565 | 31 | unsigned long perip_base = ARC_UNCACHED_ADDR_SPACE; /* legacy value for boot */ |
26c01c49 | 32 | unsigned long perip_end = 0xFFFFFFFF; /* legacy value */ |
795f4558 | 33 | |
28b4af72 | 34 | void (*_cache_line_loop_ic_fn)(phys_addr_t paddr, unsigned long vaddr, |
7d3d162b | 35 | unsigned long sz, const int op, const int full_page); |
bcc4d65a | 36 | |
f5db19e9 VG |
37 | void (*__dma_cache_wback_inv)(phys_addr_t start, unsigned long sz); |
38 | void (*__dma_cache_inv)(phys_addr_t start, unsigned long sz); | |
39 | void (*__dma_cache_wback)(phys_addr_t start, unsigned long sz); | |
f2b0b25a | 40 | |
c3441edd | 41 | char *arc_cache_mumbojumbo(int c, char *buf, int len) |
af617428 VG |
42 | { |
43 | int n = 0; | |
d1f317d8 | 44 | struct cpuinfo_arc_cache *p; |
af617428 | 45 | |
da40ff48 | 46 | #define PR_CACHE(p, cfg, str) \ |
f64915be | 47 | if (!(p)->line_len) \ |
af617428 VG |
48 | n += scnprintf(buf + n, len - n, str"\t\t: N/A\n"); \ |
49 | else \ | |
50 | n += scnprintf(buf + n, len - n, \ | |
da40ff48 VG |
51 | str"\t\t: %uK, %dway/set, %uB Line, %s%s%s\n", \ |
52 | (p)->sz_k, (p)->assoc, (p)->line_len, \ | |
53 | (p)->vipt ? "VIPT" : "PIPT", \ | |
54 | (p)->alias ? " aliasing" : "", \ | |
964cf28f | 55 | IS_USED_CFG(cfg)); |
af617428 | 56 | |
da40ff48 VG |
57 | PR_CACHE(&cpuinfo_arc700[c].icache, CONFIG_ARC_HAS_ICACHE, "I-Cache"); |
58 | PR_CACHE(&cpuinfo_arc700[c].dcache, CONFIG_ARC_HAS_DCACHE, "D-Cache"); | |
af617428 | 59 | |
d1f317d8 | 60 | p = &cpuinfo_arc700[c].slc; |
f64915be | 61 | if (p->line_len) |
d1f317d8 | 62 | n += scnprintf(buf + n, len - n, |
79335a2c VG |
63 | "SLC\t\t: %uK, %uB Line%s\n", |
64 | p->sz_k, p->line_len, IS_USED_RUN(slc_enable)); | |
d1f317d8 | 65 | |
711c1f26 VG |
66 | n += scnprintf(buf + n, len - n, "Peripherals\t: %#lx%s%s\n", |
67 | perip_base, | |
68 | IS_AVAIL3(ioc_exists, ioc_enable, ", IO-Coherency ")); | |
f2b0b25a | 69 | |
af617428 VG |
70 | return buf; |
71 | } | |
72 | ||
95d6976d VG |
73 | /* |
74 | * Read the Cache Build Confuration Registers, Decode them and save into | |
75 | * the cpuinfo structure for later use. | |
76 | * No Validation done here, simply read/convert the BCRs | |
77 | */ | |
fd0881a2 | 78 | static void read_decode_cache_bcr_arcv2(int cpu) |
95d6976d | 79 | { |
fd0881a2 | 80 | struct cpuinfo_arc_cache *p_slc = &cpuinfo_arc700[cpu].slc; |
d1f317d8 VG |
81 | struct bcr_generic sbcr; |
82 | ||
83 | struct bcr_slc_cfg { | |
84 | #ifdef CONFIG_CPU_BIG_ENDIAN | |
85 | unsigned int pad:24, way:2, lsz:2, sz:4; | |
86 | #else | |
87 | unsigned int sz:4, lsz:2, way:2, pad:24; | |
88 | #endif | |
89 | } slc_cfg; | |
90 | ||
f2b0b25a AB |
91 | struct bcr_clust_cfg { |
92 | #ifdef CONFIG_CPU_BIG_ENDIAN | |
93 | unsigned int pad:7, c:1, num_entries:8, num_cores:8, ver:8; | |
94 | #else | |
95 | unsigned int ver:8, num_cores:8, num_entries:8, c:1, pad:7; | |
96 | #endif | |
97 | } cbcr; | |
98 | ||
26c01c49 VG |
99 | struct bcr_volatile { |
100 | #ifdef CONFIG_CPU_BIG_ENDIAN | |
101 | unsigned int start:4, limit:4, pad:22, order:1, disable:1; | |
102 | #else | |
103 | unsigned int disable:1, order:1, pad:22, limit:4, start:4; | |
104 | #endif | |
105 | } vol; | |
106 | ||
107 | ||
fd0881a2 VG |
108 | READ_BCR(ARC_REG_SLC_BCR, sbcr); |
109 | if (sbcr.ver) { | |
110 | READ_BCR(ARC_REG_SLC_CFG, slc_cfg); | |
fd0881a2 VG |
111 | p_slc->sz_k = 128 << slc_cfg.sz; |
112 | l2_line_sz = p_slc->line_len = (slc_cfg.lsz == 0) ? 128 : 64; | |
113 | } | |
114 | ||
115 | READ_BCR(ARC_REG_CLUSTER_BCR, cbcr); | |
cf986d47 | 116 | if (cbcr.c) |
fd0881a2 | 117 | ioc_exists = 1; |
cf986d47 VG |
118 | else |
119 | ioc_enable = 0; | |
deaf7565 | 120 | |
26c01c49 VG |
121 | /* HS 2.0 didn't have AUX_VOL */ |
122 | if (cpuinfo_arc700[cpu].core.family > 0x51) { | |
123 | READ_BCR(AUX_VOL, vol); | |
124 | perip_base = vol.start << 28; | |
125 | /* HS 3.0 has limit and strict-ordering fields */ | |
126 | if (cpuinfo_arc700[cpu].core.family > 0x52) | |
127 | perip_end = (vol.limit << 28) - 1; | |
128 | } | |
fd0881a2 VG |
129 | } |
130 | ||
131 | void read_decode_cache_bcr(void) | |
132 | { | |
133 | struct cpuinfo_arc_cache *p_ic, *p_dc; | |
134 | unsigned int cpu = smp_processor_id(); | |
135 | struct bcr_cache { | |
136 | #ifdef CONFIG_CPU_BIG_ENDIAN | |
137 | unsigned int pad:12, line_len:4, sz:4, config:4, ver:8; | |
138 | #else | |
139 | unsigned int ver:8, config:4, sz:4, line_len:4, pad:12; | |
140 | #endif | |
141 | } ibcr, dbcr; | |
142 | ||
95d6976d VG |
143 | p_ic = &cpuinfo_arc700[cpu].icache; |
144 | READ_BCR(ARC_REG_IC_BCR, ibcr); | |
145 | ||
da40ff48 VG |
146 | if (!ibcr.ver) |
147 | goto dc_chk; | |
148 | ||
d1f317d8 VG |
149 | if (ibcr.ver <= 3) { |
150 | BUG_ON(ibcr.config != 3); | |
151 | p_ic->assoc = 2; /* Fixed to 2w set assoc */ | |
152 | } else if (ibcr.ver >= 4) { | |
153 | p_ic->assoc = 1 << ibcr.config; /* 1,2,4,8 */ | |
154 | } | |
155 | ||
95d6976d | 156 | p_ic->line_len = 8 << ibcr.line_len; |
da40ff48 | 157 | p_ic->sz_k = 1 << (ibcr.sz - 1); |
da40ff48 VG |
158 | p_ic->vipt = 1; |
159 | p_ic->alias = p_ic->sz_k/p_ic->assoc/TO_KB(PAGE_SIZE) > 1; | |
95d6976d | 160 | |
da40ff48 | 161 | dc_chk: |
95d6976d VG |
162 | p_dc = &cpuinfo_arc700[cpu].dcache; |
163 | READ_BCR(ARC_REG_DC_BCR, dbcr); | |
164 | ||
da40ff48 | 165 | if (!dbcr.ver) |
d1f317d8 VG |
166 | goto slc_chk; |
167 | ||
168 | if (dbcr.ver <= 3) { | |
169 | BUG_ON(dbcr.config != 2); | |
170 | p_dc->assoc = 4; /* Fixed to 4w set assoc */ | |
171 | p_dc->vipt = 1; | |
172 | p_dc->alias = p_dc->sz_k/p_dc->assoc/TO_KB(PAGE_SIZE) > 1; | |
173 | } else if (dbcr.ver >= 4) { | |
174 | p_dc->assoc = 1 << dbcr.config; /* 1,2,4,8 */ | |
175 | p_dc->vipt = 0; | |
176 | p_dc->alias = 0; /* PIPT so can't VIPT alias */ | |
177 | } | |
da40ff48 | 178 | |
95d6976d | 179 | p_dc->line_len = 16 << dbcr.line_len; |
da40ff48 | 180 | p_dc->sz_k = 1 << (dbcr.sz - 1); |
d1f317d8 VG |
181 | |
182 | slc_chk: | |
fd0881a2 VG |
183 | if (is_isa_arcv2()) |
184 | read_decode_cache_bcr_arcv2(cpu); | |
95d6976d VG |
185 | } |
186 | ||
187 | /* | |
8ea2ddff | 188 | * Line Operation on {I,D}-Cache |
95d6976d | 189 | */ |
95d6976d VG |
190 | |
191 | #define OP_INV 0x1 | |
192 | #define OP_FLUSH 0x2 | |
193 | #define OP_FLUSH_N_INV 0x3 | |
bd12976c VG |
194 | #define OP_INV_IC 0x4 |
195 | ||
196 | /* | |
8ea2ddff VG |
197 | * I-Cache Aliasing in ARC700 VIPT caches (MMU v1-v3) |
198 | * | |
199 | * ARC VIPT I-cache uses vaddr to index into cache and paddr to match the tag. | |
200 | * The orig Cache Management Module "CDU" only required paddr to invalidate a | |
201 | * certain line since it sufficed as index in Non-Aliasing VIPT cache-geometry. | |
202 | * Infact for distinct V1,V2,P: all of {V1-P},{V2-P},{P-P} would end up fetching | |
203 | * the exact same line. | |
204 | * | |
205 | * However for larger Caches (way-size > page-size) - i.e. in Aliasing config, | |
206 | * paddr alone could not be used to correctly index the cache. | |
207 | * | |
208 | * ------------------ | |
209 | * MMU v1/v2 (Fixed Page Size 8k) | |
210 | * ------------------ | |
211 | * The solution was to provide CDU with these additonal vaddr bits. These | |
212 | * would be bits [x:13], x would depend on cache-geometry, 13 comes from | |
213 | * standard page size of 8k. | |
214 | * H/w folks chose [17:13] to be a future safe range, and moreso these 5 bits | |
215 | * of vaddr could easily be "stuffed" in the paddr as bits [4:0] since the | |
216 | * orig 5 bits of paddr were anyways ignored by CDU line ops, as they | |
217 | * represent the offset within cache-line. The adv of using this "clumsy" | |
218 | * interface for additional info was no new reg was needed in CDU programming | |
219 | * model. | |
220 | * | |
221 | * 17:13 represented the max num of bits passable, actual bits needed were | |
222 | * fewer, based on the num-of-aliases possible. | |
223 | * -for 2 alias possibility, only bit 13 needed (32K cache) | |
224 | * -for 4 alias possibility, bits 14:13 needed (64K cache) | |
225 | * | |
226 | * ------------------ | |
227 | * MMU v3 | |
228 | * ------------------ | |
229 | * This ver of MMU supports variable page sizes (1k-16k): although Linux will | |
230 | * only support 8k (default), 16k and 4k. | |
2547476a | 231 | * However from hardware perspective, smaller page sizes aggravate aliasing |
8ea2ddff VG |
232 | * meaning more vaddr bits needed to disambiguate the cache-line-op ; |
233 | * the existing scheme of piggybacking won't work for certain configurations. | |
234 | * Two new registers IC_PTAG and DC_PTAG inttoduced. | |
235 | * "tag" bits are provided in PTAG, index bits in existing IVIL/IVDL/FLDL regs | |
bd12976c | 236 | */ |
8ea2ddff | 237 | |
11e14896 | 238 | static inline |
28b4af72 | 239 | void __cache_line_loop_v2(phys_addr_t paddr, unsigned long vaddr, |
7d3d162b | 240 | unsigned long sz, const int op, const int full_page) |
bd12976c | 241 | { |
11e14896 | 242 | unsigned int aux_cmd; |
bd12976c VG |
243 | int num_lines; |
244 | ||
8ea2ddff | 245 | if (op == OP_INV_IC) { |
bd12976c | 246 | aux_cmd = ARC_REG_IC_IVIL; |
11e14896 | 247 | } else { |
bd12976c | 248 | /* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */ |
8ea2ddff | 249 | aux_cmd = op & OP_INV ? ARC_REG_DC_IVDL : ARC_REG_DC_FLDL; |
bd12976c VG |
250 | } |
251 | ||
252 | /* Ensure we properly floor/ceil the non-line aligned/sized requests | |
253 | * and have @paddr - aligned to cache line and integral @num_lines. | |
254 | * This however can be avoided for page sized since: | |
255 | * -@paddr will be cache-line aligned already (being page aligned) | |
256 | * -@sz will be integral multiple of line size (being page sized). | |
257 | */ | |
11e14896 | 258 | if (!full_page) { |
bd12976c VG |
259 | sz += paddr & ~CACHE_LINE_MASK; |
260 | paddr &= CACHE_LINE_MASK; | |
261 | vaddr &= CACHE_LINE_MASK; | |
262 | } | |
263 | ||
264 | num_lines = DIV_ROUND_UP(sz, L1_CACHE_BYTES); | |
265 | ||
bd12976c VG |
266 | /* MMUv2 and before: paddr contains stuffed vaddrs bits */ |
267 | paddr |= (vaddr >> PAGE_SHIFT) & 0x1F; | |
11e14896 VG |
268 | |
269 | while (num_lines-- > 0) { | |
270 | write_aux_reg(aux_cmd, paddr); | |
271 | paddr += L1_CACHE_BYTES; | |
272 | } | |
273 | } | |
274 | ||
5a364c2a VG |
275 | /* |
276 | * For ARC700 MMUv3 I-cache and D-cache flushes | |
fa84d731 VG |
277 | * - ARC700 programming model requires paddr and vaddr be passed in seperate |
278 | * AUX registers (*_IV*L and *_PTAG respectively) irrespective of whether the | |
279 | * caches actually alias or not. | |
280 | * - For HS38, only the aliasing I-cache configuration uses the PTAG reg | |
281 | * (non aliasing I-cache version doesn't; while D-cache can't possibly alias) | |
5a364c2a | 282 | */ |
11e14896 | 283 | static inline |
28b4af72 | 284 | void __cache_line_loop_v3(phys_addr_t paddr, unsigned long vaddr, |
7d3d162b | 285 | unsigned long sz, const int op, const int full_page) |
11e14896 VG |
286 | { |
287 | unsigned int aux_cmd, aux_tag; | |
288 | int num_lines; | |
11e14896 VG |
289 | |
290 | if (op == OP_INV_IC) { | |
291 | aux_cmd = ARC_REG_IC_IVIL; | |
292 | aux_tag = ARC_REG_IC_PTAG; | |
293 | } else { | |
294 | aux_cmd = op & OP_INV ? ARC_REG_DC_IVDL : ARC_REG_DC_FLDL; | |
295 | aux_tag = ARC_REG_DC_PTAG; | |
296 | } | |
297 | ||
298 | /* Ensure we properly floor/ceil the non-line aligned/sized requests | |
299 | * and have @paddr - aligned to cache line and integral @num_lines. | |
300 | * This however can be avoided for page sized since: | |
301 | * -@paddr will be cache-line aligned already (being page aligned) | |
302 | * -@sz will be integral multiple of line size (being page sized). | |
303 | */ | |
304 | if (!full_page) { | |
305 | sz += paddr & ~CACHE_LINE_MASK; | |
306 | paddr &= CACHE_LINE_MASK; | |
307 | vaddr &= CACHE_LINE_MASK; | |
308 | } | |
309 | num_lines = DIV_ROUND_UP(sz, L1_CACHE_BYTES); | |
310 | ||
311 | /* | |
312 | * MMUv3, cache ops require paddr in PTAG reg | |
313 | * if V-P const for loop, PTAG can be written once outside loop | |
314 | */ | |
315 | if (full_page) | |
b053940d | 316 | write_aux_reg(aux_tag, paddr); |
bd12976c | 317 | |
5a364c2a VG |
318 | /* |
319 | * This is technically for MMU v4, using the MMU v3 programming model | |
2547476a | 320 | * Special work for HS38 aliasing I-cache configuration with PAE40 |
5a364c2a VG |
321 | * - upper 8 bits of paddr need to be written into PTAG_HI |
322 | * - (and needs to be written before the lower 32 bits) | |
323 | * Note that PTAG_HI is hoisted outside the line loop | |
324 | */ | |
325 | if (is_pae40_enabled() && op == OP_INV_IC) | |
326 | write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32); | |
327 | ||
bd12976c | 328 | while (num_lines-- > 0) { |
11e14896 | 329 | if (!full_page) { |
d4599baf VG |
330 | write_aux_reg(aux_tag, paddr); |
331 | paddr += L1_CACHE_BYTES; | |
332 | } | |
bd12976c VG |
333 | |
334 | write_aux_reg(aux_cmd, vaddr); | |
335 | vaddr += L1_CACHE_BYTES; | |
bd12976c VG |
336 | } |
337 | } | |
95d6976d | 338 | |
0d77117f VG |
339 | #ifndef USE_RGN_FLSH |
340 | ||
d1f317d8 | 341 | /* |
5a364c2a VG |
342 | * In HS38x (MMU v4), I-cache is VIPT (can alias), D-cache is PIPT |
343 | * Here's how cache ops are implemented | |
d1f317d8 | 344 | * |
5a364c2a VG |
345 | * - D-cache: only paddr needed (in DC_IVDL/DC_FLDL) |
346 | * - I-cache Non Aliasing: Despite VIPT, only paddr needed (in IC_IVIL) | |
347 | * - I-cache Aliasing: Both vaddr and paddr needed (in IC_IVIL, IC_PTAG | |
348 | * respectively, similar to MMU v3 programming model, hence | |
349 | * __cache_line_loop_v3() is used) | |
350 | * | |
351 | * If PAE40 is enabled, independent of aliasing considerations, the higher bits | |
352 | * needs to be written into PTAG_HI | |
d1f317d8 VG |
353 | */ |
354 | static inline | |
28b4af72 | 355 | void __cache_line_loop_v4(phys_addr_t paddr, unsigned long vaddr, |
7d3d162b | 356 | unsigned long sz, const int op, const int full_page) |
d1f317d8 VG |
357 | { |
358 | unsigned int aux_cmd; | |
359 | int num_lines; | |
d1f317d8 | 360 | |
7d3d162b | 361 | if (op == OP_INV_IC) { |
d1f317d8 VG |
362 | aux_cmd = ARC_REG_IC_IVIL; |
363 | } else { | |
364 | /* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */ | |
7d3d162b | 365 | aux_cmd = op & OP_INV ? ARC_REG_DC_IVDL : ARC_REG_DC_FLDL; |
d1f317d8 VG |
366 | } |
367 | ||
368 | /* Ensure we properly floor/ceil the non-line aligned/sized requests | |
369 | * and have @paddr - aligned to cache line and integral @num_lines. | |
370 | * This however can be avoided for page sized since: | |
371 | * -@paddr will be cache-line aligned already (being page aligned) | |
372 | * -@sz will be integral multiple of line size (being page sized). | |
373 | */ | |
7d3d162b | 374 | if (!full_page) { |
d1f317d8 VG |
375 | sz += paddr & ~CACHE_LINE_MASK; |
376 | paddr &= CACHE_LINE_MASK; | |
377 | } | |
378 | ||
379 | num_lines = DIV_ROUND_UP(sz, L1_CACHE_BYTES); | |
380 | ||
5a364c2a VG |
381 | /* |
382 | * For HS38 PAE40 configuration | |
383 | * - upper 8 bits of paddr need to be written into PTAG_HI | |
384 | * - (and needs to be written before the lower 32 bits) | |
385 | */ | |
386 | if (is_pae40_enabled()) { | |
7d3d162b | 387 | if (op == OP_INV_IC) |
5a364c2a VG |
388 | /* |
389 | * Non aliasing I-cache in HS38, | |
390 | * aliasing I-cache handled in __cache_line_loop_v3() | |
391 | */ | |
392 | write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32); | |
393 | else | |
394 | write_aux_reg(ARC_REG_DC_PTAG_HI, (u64)paddr >> 32); | |
395 | } | |
396 | ||
d1f317d8 VG |
397 | while (num_lines-- > 0) { |
398 | write_aux_reg(aux_cmd, paddr); | |
399 | paddr += L1_CACHE_BYTES; | |
400 | } | |
401 | } | |
402 | ||
0d77117f VG |
403 | #else |
404 | ||
405 | /* | |
406 | * optimized flush operation which takes a region as opposed to iterating per line | |
407 | */ | |
408 | static inline | |
409 | void __cache_line_loop_v4(phys_addr_t paddr, unsigned long vaddr, | |
410 | unsigned long sz, const int op, const int full_page) | |
411 | { | |
412 | const unsigned int ctl = ARC_REG_DC_CTRL; | |
413 | unsigned int s, e, val; | |
414 | ||
415 | /* Only for Non aliasing I-cache in HS38 */ | |
416 | if (op == OP_INV_IC) { | |
417 | s = ARC_REG_IC_IVIR; | |
418 | e = ARC_REG_IC_ENDR; | |
419 | } else { | |
420 | s = ARC_REG_DC_STARTR; | |
421 | e = ARC_REG_DC_ENDR; | |
422 | } | |
423 | ||
424 | if (!full_page) { | |
425 | /* for any leading gap between @paddr and start of cache line */ | |
426 | sz += paddr & ~CACHE_LINE_MASK; | |
427 | paddr &= CACHE_LINE_MASK; | |
428 | ||
429 | /* | |
430 | * account for any trailing gap to end of cache line | |
431 | * this is equivalent to DIV_ROUND_UP() in line ops above | |
432 | */ | |
433 | sz += L1_CACHE_BYTES - 1; | |
434 | } | |
435 | ||
436 | if (is_pae40_enabled()) { | |
437 | /* TBD: check if crossing 4TB boundary */ | |
438 | if (op == OP_INV_IC) | |
439 | write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32); | |
440 | else | |
441 | write_aux_reg(ARC_REG_DC_PTAG_HI, (u64)paddr >> 32); | |
442 | } | |
443 | ||
444 | /* | |
445 | * Flush / Invalidate is provided by DC_CTRL.RNG_OP 0 or 1 | |
446 | * Flush-n-invalidate additionally uses setting DC_CTRL.IM = 1 | |
447 | * just as for line ops which is handled in __before_dc_op() | |
448 | */ | |
449 | val = read_aux_reg(ctl) & ~DC_CTRL_RGN_OP_MSK; | |
450 | ||
451 | if (op & OP_INV) | |
452 | val |= DC_CTRL_RGN_OP_INV; | |
453 | ||
454 | write_aux_reg(ctl, val); | |
455 | ||
456 | /* ENDR needs to be set ahead of START */ | |
457 | write_aux_reg(e, paddr + sz); /* ENDR is exclusive */ | |
458 | write_aux_reg(s, paddr); | |
459 | ||
460 | /* caller waits on DC_CTRL.FS */ | |
461 | } | |
462 | ||
463 | #endif | |
464 | ||
11e14896 VG |
465 | #if (CONFIG_ARC_MMU_VER < 3) |
466 | #define __cache_line_loop __cache_line_loop_v2 | |
467 | #elif (CONFIG_ARC_MMU_VER == 3) | |
468 | #define __cache_line_loop __cache_line_loop_v3 | |
d1f317d8 VG |
469 | #elif (CONFIG_ARC_MMU_VER > 3) |
470 | #define __cache_line_loop __cache_line_loop_v4 | |
11e14896 VG |
471 | #endif |
472 | ||
95d6976d VG |
473 | #ifdef CONFIG_ARC_HAS_DCACHE |
474 | ||
475 | /*************************************************************** | |
476 | * Machine specific helpers for Entire D-Cache or Per Line ops | |
477 | */ | |
478 | ||
6c310681 | 479 | static inline void __before_dc_op(const int op) |
95d6976d | 480 | { |
1b1a22b1 VG |
481 | if (op == OP_FLUSH_N_INV) { |
482 | /* Dcache provides 2 cmd: FLUSH or INV | |
483 | * INV inturn has sub-modes: DISCARD or FLUSH-BEFORE | |
484 | * flush-n-inv is achieved by INV cmd but with IM=1 | |
485 | * So toggle INV sub-mode depending on op request and default | |
486 | */ | |
6c310681 VG |
487 | const unsigned int ctl = ARC_REG_DC_CTRL; |
488 | write_aux_reg(ctl, read_aux_reg(ctl) | DC_CTRL_INV_MODE_FLUSH); | |
1b1a22b1 | 489 | } |
1b1a22b1 VG |
490 | } |
491 | ||
6c310681 | 492 | static inline void __after_dc_op(const int op) |
1b1a22b1 | 493 | { |
6c310681 VG |
494 | if (op & OP_FLUSH) { |
495 | const unsigned int ctl = ARC_REG_DC_CTRL; | |
496 | unsigned int reg; | |
1b1a22b1 | 497 | |
6c310681 VG |
498 | /* flush / flush-n-inv both wait */ |
499 | while ((reg = read_aux_reg(ctl)) & DC_CTRL_FLUSH_STATUS) | |
500 | ; | |
501 | ||
502 | /* Switch back to default Invalidate mode */ | |
503 | if (op == OP_FLUSH_N_INV) | |
504 | write_aux_reg(ctl, reg & ~DC_CTRL_INV_MODE_FLUSH); | |
505 | } | |
95d6976d VG |
506 | } |
507 | ||
508 | /* | |
509 | * Operation on Entire D-Cache | |
8ea2ddff | 510 | * @op = {OP_INV, OP_FLUSH, OP_FLUSH_N_INV} |
95d6976d VG |
511 | * Note that constant propagation ensures all the checks are gone |
512 | * in generated code | |
513 | */ | |
8ea2ddff | 514 | static inline void __dc_entire_op(const int op) |
95d6976d | 515 | { |
95d6976d VG |
516 | int aux; |
517 | ||
6c310681 | 518 | __before_dc_op(op); |
95d6976d | 519 | |
8ea2ddff | 520 | if (op & OP_INV) /* Inv or flush-n-inv use same cmd reg */ |
95d6976d VG |
521 | aux = ARC_REG_DC_IVDC; |
522 | else | |
523 | aux = ARC_REG_DC_FLSH; | |
524 | ||
525 | write_aux_reg(aux, 0x1); | |
526 | ||
6c310681 | 527 | __after_dc_op(op); |
95d6976d VG |
528 | } |
529 | ||
8c47f83b VG |
530 | static inline void __dc_disable(void) |
531 | { | |
532 | const int r = ARC_REG_DC_CTRL; | |
533 | ||
534 | __dc_entire_op(OP_FLUSH_N_INV); | |
535 | write_aux_reg(r, read_aux_reg(r) | DC_CTRL_DIS); | |
536 | } | |
537 | ||
538 | static void __dc_enable(void) | |
539 | { | |
540 | const int r = ARC_REG_DC_CTRL; | |
541 | ||
542 | write_aux_reg(r, read_aux_reg(r) & ~DC_CTRL_DIS); | |
543 | } | |
544 | ||
4102b533 | 545 | /* For kernel mappings cache operation: index is same as paddr */ |
6ec18a81 VG |
546 | #define __dc_line_op_k(p, sz, op) __dc_line_op(p, p, sz, op) |
547 | ||
95d6976d | 548 | /* |
8ea2ddff | 549 | * D-Cache Line ops: Per Line INV (discard or wback+discard) or FLUSH (wback) |
95d6976d | 550 | */ |
28b4af72 | 551 | static inline void __dc_line_op(phys_addr_t paddr, unsigned long vaddr, |
8ea2ddff | 552 | unsigned long sz, const int op) |
95d6976d | 553 | { |
7d3d162b | 554 | const int full_page = __builtin_constant_p(sz) && sz == PAGE_SIZE; |
1b1a22b1 | 555 | unsigned long flags; |
95d6976d VG |
556 | |
557 | local_irq_save(flags); | |
558 | ||
6c310681 | 559 | __before_dc_op(op); |
95d6976d | 560 | |
7d3d162b | 561 | __cache_line_loop(paddr, vaddr, sz, op, full_page); |
95d6976d | 562 | |
6c310681 | 563 | __after_dc_op(op); |
95d6976d VG |
564 | |
565 | local_irq_restore(flags); | |
566 | } | |
567 | ||
568 | #else | |
569 | ||
8ea2ddff | 570 | #define __dc_entire_op(op) |
8c47f83b VG |
571 | #define __dc_disable() |
572 | #define __dc_enable() | |
8ea2ddff VG |
573 | #define __dc_line_op(paddr, vaddr, sz, op) |
574 | #define __dc_line_op_k(paddr, sz, op) | |
95d6976d VG |
575 | |
576 | #endif /* CONFIG_ARC_HAS_DCACHE */ | |
577 | ||
95d6976d VG |
578 | #ifdef CONFIG_ARC_HAS_ICACHE |
579 | ||
af5abf1b VG |
580 | static inline void __ic_entire_inv(void) |
581 | { | |
582 | write_aux_reg(ARC_REG_IC_IVIC, 1); | |
583 | read_aux_reg(ARC_REG_IC_CTRL); /* blocks */ | |
584 | } | |
585 | ||
586 | static inline void | |
28b4af72 | 587 | __ic_line_inv_vaddr_local(phys_addr_t paddr, unsigned long vaddr, |
af5abf1b | 588 | unsigned long sz) |
95d6976d | 589 | { |
7d3d162b | 590 | const int full_page = __builtin_constant_p(sz) && sz == PAGE_SIZE; |
95d6976d | 591 | unsigned long flags; |
95d6976d VG |
592 | |
593 | local_irq_save(flags); | |
7d3d162b | 594 | (*_cache_line_loop_ic_fn)(paddr, vaddr, sz, OP_INV_IC, full_page); |
95d6976d VG |
595 | local_irq_restore(flags); |
596 | } | |
597 | ||
af5abf1b VG |
598 | #ifndef CONFIG_SMP |
599 | ||
600 | #define __ic_line_inv_vaddr(p, v, s) __ic_line_inv_vaddr_local(p, v, s) | |
601 | ||
602 | #else | |
336e199e | 603 | |
af5abf1b | 604 | struct ic_inv_args { |
28b4af72 | 605 | phys_addr_t paddr, vaddr; |
2328af0c VG |
606 | int sz; |
607 | }; | |
608 | ||
609 | static void __ic_line_inv_vaddr_helper(void *info) | |
610 | { | |
014018e0 | 611 | struct ic_inv_args *ic_inv = info; |
af5abf1b | 612 | |
2328af0c VG |
613 | __ic_line_inv_vaddr_local(ic_inv->paddr, ic_inv->vaddr, ic_inv->sz); |
614 | } | |
615 | ||
28b4af72 | 616 | static void __ic_line_inv_vaddr(phys_addr_t paddr, unsigned long vaddr, |
2328af0c VG |
617 | unsigned long sz) |
618 | { | |
af5abf1b VG |
619 | struct ic_inv_args ic_inv = { |
620 | .paddr = paddr, | |
621 | .vaddr = vaddr, | |
622 | .sz = sz | |
623 | }; | |
624 | ||
2328af0c VG |
625 | on_each_cpu(__ic_line_inv_vaddr_helper, &ic_inv, 1); |
626 | } | |
af5abf1b VG |
627 | |
628 | #endif /* CONFIG_SMP */ | |
629 | ||
630 | #else /* !CONFIG_ARC_HAS_ICACHE */ | |
95d6976d | 631 | |
336e199e | 632 | #define __ic_entire_inv() |
95d6976d VG |
633 | #define __ic_line_inv_vaddr(pstart, vstart, sz) |
634 | ||
635 | #endif /* CONFIG_ARC_HAS_ICACHE */ | |
636 | ||
28b4af72 | 637 | noinline void slc_op(phys_addr_t paddr, unsigned long sz, const int op) |
795f4558 VG |
638 | { |
639 | #ifdef CONFIG_ISA_ARCV2 | |
b607eddd AB |
640 | /* |
641 | * SLC is shared between all cores and concurrent aux operations from | |
642 | * multiple cores need to be serialized using a spinlock | |
643 | * A concurrent operation can be silently ignored and/or the old/new | |
644 | * operation can remain incomplete forever (lockup in SLC_CTRL_BUSY loop | |
645 | * below) | |
646 | */ | |
647 | static DEFINE_SPINLOCK(lock); | |
795f4558 VG |
648 | unsigned long flags; |
649 | unsigned int ctrl; | |
650 | ||
b607eddd | 651 | spin_lock_irqsave(&lock, flags); |
795f4558 VG |
652 | |
653 | /* | |
654 | * The Region Flush operation is specified by CTRL.RGN_OP[11..9] | |
655 | * - b'000 (default) is Flush, | |
656 | * - b'001 is Invalidate if CTRL.IM == 0 | |
657 | * - b'001 is Flush-n-Invalidate if CTRL.IM == 1 | |
658 | */ | |
659 | ctrl = read_aux_reg(ARC_REG_SLC_CTRL); | |
660 | ||
661 | /* Don't rely on default value of IM bit */ | |
662 | if (!(op & OP_FLUSH)) /* i.e. OP_INV */ | |
663 | ctrl &= ~SLC_CTRL_IM; /* clear IM: Disable flush before Inv */ | |
664 | else | |
665 | ctrl |= SLC_CTRL_IM; | |
666 | ||
667 | if (op & OP_INV) | |
668 | ctrl |= SLC_CTRL_RGN_OP_INV; /* Inv or flush-n-inv */ | |
669 | else | |
670 | ctrl &= ~SLC_CTRL_RGN_OP_INV; | |
671 | ||
672 | write_aux_reg(ARC_REG_SLC_CTRL, ctrl); | |
673 | ||
674 | /* | |
675 | * Lower bits are ignored, no need to clip | |
676 | * END needs to be setup before START (latter triggers the operation) | |
677 | * END can't be same as START, so add (l2_line_sz - 1) to sz | |
678 | */ | |
679 | write_aux_reg(ARC_REG_SLC_RGN_END, (paddr + sz + l2_line_sz - 1)); | |
680 | write_aux_reg(ARC_REG_SLC_RGN_START, paddr); | |
681 | ||
682 | while (read_aux_reg(ARC_REG_SLC_CTRL) & SLC_CTRL_BUSY); | |
683 | ||
b607eddd | 684 | spin_unlock_irqrestore(&lock, flags); |
795f4558 VG |
685 | #endif |
686 | } | |
687 | ||
d4911cdd VG |
688 | noinline static void slc_entire_op(const int op) |
689 | { | |
690 | unsigned int ctrl, r = ARC_REG_SLC_CTRL; | |
691 | ||
692 | ctrl = read_aux_reg(r); | |
693 | ||
694 | if (!(op & OP_FLUSH)) /* i.e. OP_INV */ | |
695 | ctrl &= ~SLC_CTRL_IM; /* clear IM: Disable flush before Inv */ | |
696 | else | |
697 | ctrl |= SLC_CTRL_IM; | |
698 | ||
699 | write_aux_reg(r, ctrl); | |
700 | ||
701 | write_aux_reg(ARC_REG_SLC_INVALIDATE, 1); | |
702 | ||
c70c4733 AB |
703 | /* Make sure "busy" bit reports correct stataus, see STAR 9001165532 */ |
704 | read_aux_reg(r); | |
705 | ||
d4911cdd VG |
706 | /* Important to wait for flush to complete */ |
707 | while (read_aux_reg(r) & SLC_CTRL_BUSY); | |
708 | } | |
709 | ||
710 | static inline void arc_slc_disable(void) | |
711 | { | |
712 | const int r = ARC_REG_SLC_CTRL; | |
713 | ||
714 | slc_entire_op(OP_FLUSH_N_INV); | |
715 | write_aux_reg(r, read_aux_reg(r) | SLC_CTRL_DIS); | |
716 | } | |
717 | ||
718 | static inline void arc_slc_enable(void) | |
719 | { | |
720 | const int r = ARC_REG_SLC_CTRL; | |
721 | ||
722 | write_aux_reg(r, read_aux_reg(r) & ~SLC_CTRL_DIS); | |
723 | } | |
724 | ||
95d6976d VG |
725 | /*********************************************************** |
726 | * Exported APIs | |
727 | */ | |
728 | ||
4102b533 VG |
729 | /* |
730 | * Handle cache congruency of kernel and userspace mappings of page when kernel | |
731 | * writes-to/reads-from | |
732 | * | |
733 | * The idea is to defer flushing of kernel mapping after a WRITE, possible if: | |
734 | * -dcache is NOT aliasing, hence any U/K-mappings of page are congruent | |
735 | * -U-mapping doesn't exist yet for page (finalised in update_mmu_cache) | |
736 | * -In SMP, if hardware caches are coherent | |
737 | * | |
738 | * There's a corollary case, where kernel READs from a userspace mapped page. | |
739 | * If the U-mapping is not congruent to to K-mapping, former needs flushing. | |
740 | */ | |
95d6976d VG |
741 | void flush_dcache_page(struct page *page) |
742 | { | |
4102b533 VG |
743 | struct address_space *mapping; |
744 | ||
745 | if (!cache_is_vipt_aliasing()) { | |
2ed21dae | 746 | clear_bit(PG_dc_clean, &page->flags); |
4102b533 VG |
747 | return; |
748 | } | |
749 | ||
750 | /* don't handle anon pages here */ | |
751 | mapping = page_mapping(page); | |
752 | if (!mapping) | |
753 | return; | |
754 | ||
755 | /* | |
756 | * pagecache page, file not yet mapped to userspace | |
757 | * Make a note that K-mapping is dirty | |
758 | */ | |
759 | if (!mapping_mapped(mapping)) { | |
2ed21dae | 760 | clear_bit(PG_dc_clean, &page->flags); |
e1534ae9 | 761 | } else if (page_mapcount(page)) { |
4102b533 VG |
762 | |
763 | /* kernel reading from page with U-mapping */ | |
28b4af72 | 764 | phys_addr_t paddr = (unsigned long)page_address(page); |
09cbfeaf | 765 | unsigned long vaddr = page->index << PAGE_SHIFT; |
4102b533 VG |
766 | |
767 | if (addr_not_cache_congruent(paddr, vaddr)) | |
768 | __flush_dcache_page(paddr, vaddr); | |
769 | } | |
95d6976d VG |
770 | } |
771 | EXPORT_SYMBOL(flush_dcache_page); | |
772 | ||
f2b0b25a AB |
773 | /* |
774 | * DMA ops for systems with L1 cache only | |
775 | * Make memory coherent with L1 cache by flushing/invalidating L1 lines | |
776 | */ | |
f5db19e9 | 777 | static void __dma_cache_wback_inv_l1(phys_addr_t start, unsigned long sz) |
95d6976d | 778 | { |
6ec18a81 | 779 | __dc_line_op_k(start, sz, OP_FLUSH_N_INV); |
f2b0b25a | 780 | } |
795f4558 | 781 | |
f5db19e9 | 782 | static void __dma_cache_inv_l1(phys_addr_t start, unsigned long sz) |
f2b0b25a AB |
783 | { |
784 | __dc_line_op_k(start, sz, OP_INV); | |
95d6976d | 785 | } |
95d6976d | 786 | |
f5db19e9 | 787 | static void __dma_cache_wback_l1(phys_addr_t start, unsigned long sz) |
f2b0b25a AB |
788 | { |
789 | __dc_line_op_k(start, sz, OP_FLUSH); | |
790 | } | |
791 | ||
792 | /* | |
793 | * DMA ops for systems with both L1 and L2 caches, but without IOC | |
7423cc0c | 794 | * Both L1 and L2 lines need to be explicitly flushed/invalidated |
f2b0b25a | 795 | */ |
f5db19e9 | 796 | static void __dma_cache_wback_inv_slc(phys_addr_t start, unsigned long sz) |
f2b0b25a AB |
797 | { |
798 | __dc_line_op_k(start, sz, OP_FLUSH_N_INV); | |
799 | slc_op(start, sz, OP_FLUSH_N_INV); | |
800 | } | |
801 | ||
f5db19e9 | 802 | static void __dma_cache_inv_slc(phys_addr_t start, unsigned long sz) |
95d6976d | 803 | { |
6ec18a81 | 804 | __dc_line_op_k(start, sz, OP_INV); |
f2b0b25a AB |
805 | slc_op(start, sz, OP_INV); |
806 | } | |
795f4558 | 807 | |
f5db19e9 | 808 | static void __dma_cache_wback_slc(phys_addr_t start, unsigned long sz) |
f2b0b25a AB |
809 | { |
810 | __dc_line_op_k(start, sz, OP_FLUSH); | |
811 | slc_op(start, sz, OP_FLUSH); | |
812 | } | |
813 | ||
814 | /* | |
815 | * DMA ops for systems with IOC | |
816 | * IOC hardware snoops all DMA traffic keeping the caches consistent with | |
817 | * memory - eliding need for any explicit cache maintenance of DMA buffers | |
818 | */ | |
f5db19e9 VG |
819 | static void __dma_cache_wback_inv_ioc(phys_addr_t start, unsigned long sz) {} |
820 | static void __dma_cache_inv_ioc(phys_addr_t start, unsigned long sz) {} | |
821 | static void __dma_cache_wback_ioc(phys_addr_t start, unsigned long sz) {} | |
f2b0b25a AB |
822 | |
823 | /* | |
824 | * Exported DMA API | |
825 | */ | |
f5db19e9 | 826 | void dma_cache_wback_inv(phys_addr_t start, unsigned long sz) |
f2b0b25a AB |
827 | { |
828 | __dma_cache_wback_inv(start, sz); | |
829 | } | |
830 | EXPORT_SYMBOL(dma_cache_wback_inv); | |
831 | ||
f5db19e9 | 832 | void dma_cache_inv(phys_addr_t start, unsigned long sz) |
f2b0b25a AB |
833 | { |
834 | __dma_cache_inv(start, sz); | |
95d6976d VG |
835 | } |
836 | EXPORT_SYMBOL(dma_cache_inv); | |
837 | ||
f5db19e9 | 838 | void dma_cache_wback(phys_addr_t start, unsigned long sz) |
95d6976d | 839 | { |
f2b0b25a | 840 | __dma_cache_wback(start, sz); |
95d6976d VG |
841 | } |
842 | EXPORT_SYMBOL(dma_cache_wback); | |
843 | ||
844 | /* | |
7586bf72 VG |
845 | * This is API for making I/D Caches consistent when modifying |
846 | * kernel code (loadable modules, kprobes, kgdb...) | |
95d6976d VG |
847 | * This is called on insmod, with kernel virtual address for CODE of |
848 | * the module. ARC cache maintenance ops require PHY address thus we | |
849 | * need to convert vmalloc addr to PHY addr | |
850 | */ | |
851 | void flush_icache_range(unsigned long kstart, unsigned long kend) | |
852 | { | |
c59414cc | 853 | unsigned int tot_sz; |
95d6976d | 854 | |
c59414cc | 855 | WARN(kstart < TASK_SIZE, "%s() can't handle user vaddr", __func__); |
95d6976d VG |
856 | |
857 | /* Shortcut for bigger flush ranges. | |
858 | * Here we don't care if this was kernel virtual or phy addr | |
859 | */ | |
860 | tot_sz = kend - kstart; | |
861 | if (tot_sz > PAGE_SIZE) { | |
862 | flush_cache_all(); | |
863 | return; | |
864 | } | |
865 | ||
866 | /* Case: Kernel Phy addr (0x8000_0000 onwards) */ | |
867 | if (likely(kstart > PAGE_OFFSET)) { | |
7586bf72 VG |
868 | /* |
869 | * The 2nd arg despite being paddr will be used to index icache | |
870 | * This is OK since no alternate virtual mappings will exist | |
871 | * given the callers for this case: kprobe/kgdb in built-in | |
872 | * kernel code only. | |
873 | */ | |
94bad1af | 874 | __sync_icache_dcache(kstart, kstart, kend - kstart); |
95d6976d VG |
875 | return; |
876 | } | |
877 | ||
878 | /* | |
879 | * Case: Kernel Vaddr (0x7000_0000 to 0x7fff_ffff) | |
880 | * (1) ARC Cache Maintenance ops only take Phy addr, hence special | |
881 | * handling of kernel vaddr. | |
882 | * | |
883 | * (2) Despite @tot_sz being < PAGE_SIZE (bigger cases handled already), | |
884 | * it still needs to handle a 2 page scenario, where the range | |
885 | * straddles across 2 virtual pages and hence need for loop | |
886 | */ | |
887 | while (tot_sz > 0) { | |
c59414cc VG |
888 | unsigned int off, sz; |
889 | unsigned long phy, pfn; | |
890 | ||
95d6976d VG |
891 | off = kstart % PAGE_SIZE; |
892 | pfn = vmalloc_to_pfn((void *)kstart); | |
893 | phy = (pfn << PAGE_SHIFT) + off; | |
894 | sz = min_t(unsigned int, tot_sz, PAGE_SIZE - off); | |
94bad1af | 895 | __sync_icache_dcache(phy, kstart, sz); |
95d6976d VG |
896 | kstart += sz; |
897 | tot_sz -= sz; | |
898 | } | |
899 | } | |
e3560305 | 900 | EXPORT_SYMBOL(flush_icache_range); |
95d6976d VG |
901 | |
902 | /* | |
94bad1af VG |
903 | * General purpose helper to make I and D cache lines consistent. |
904 | * @paddr is phy addr of region | |
4b06ff35 VG |
905 | * @vaddr is typically user vaddr (breakpoint) or kernel vaddr (vmalloc) |
906 | * However in one instance, when called by kprobe (for a breakpt in | |
94bad1af VG |
907 | * builtin kernel code) @vaddr will be paddr only, meaning CDU operation will |
908 | * use a paddr to index the cache (despite VIPT). This is fine since since a | |
4b06ff35 VG |
909 | * builtin kernel page will not have any virtual mappings. |
910 | * kprobe on loadable module will be kernel vaddr. | |
95d6976d | 911 | */ |
28b4af72 | 912 | void __sync_icache_dcache(phys_addr_t paddr, unsigned long vaddr, int len) |
95d6976d | 913 | { |
f538881c | 914 | __dc_line_op(paddr, vaddr, len, OP_FLUSH_N_INV); |
2328af0c | 915 | __ic_line_inv_vaddr(paddr, vaddr, len); |
95d6976d VG |
916 | } |
917 | ||
24603fdd | 918 | /* wrapper to compile time eliminate alignment checks in flush loop */ |
28b4af72 | 919 | void __inv_icache_page(phys_addr_t paddr, unsigned long vaddr) |
95d6976d | 920 | { |
24603fdd | 921 | __ic_line_inv_vaddr(paddr, vaddr, PAGE_SIZE); |
95d6976d VG |
922 | } |
923 | ||
6ec18a81 VG |
924 | /* |
925 | * wrapper to clearout kernel or userspace mappings of a page | |
926 | * For kernel mappings @vaddr == @paddr | |
927 | */ | |
28b4af72 | 928 | void __flush_dcache_page(phys_addr_t paddr, unsigned long vaddr) |
eacd0e95 | 929 | { |
6ec18a81 | 930 | __dc_line_op(paddr, vaddr & PAGE_MASK, PAGE_SIZE, OP_FLUSH_N_INV); |
eacd0e95 VG |
931 | } |
932 | ||
95d6976d VG |
933 | noinline void flush_cache_all(void) |
934 | { | |
935 | unsigned long flags; | |
936 | ||
937 | local_irq_save(flags); | |
938 | ||
336e199e | 939 | __ic_entire_inv(); |
95d6976d VG |
940 | __dc_entire_op(OP_FLUSH_N_INV); |
941 | ||
942 | local_irq_restore(flags); | |
943 | ||
944 | } | |
945 | ||
4102b533 VG |
946 | #ifdef CONFIG_ARC_CACHE_VIPT_ALIASING |
947 | ||
948 | void flush_cache_mm(struct mm_struct *mm) | |
949 | { | |
950 | flush_cache_all(); | |
951 | } | |
952 | ||
953 | void flush_cache_page(struct vm_area_struct *vma, unsigned long u_vaddr, | |
954 | unsigned long pfn) | |
955 | { | |
956 | unsigned int paddr = pfn << PAGE_SHIFT; | |
957 | ||
5971bc71 VG |
958 | u_vaddr &= PAGE_MASK; |
959 | ||
45309493 | 960 | __flush_dcache_page(paddr, u_vaddr); |
5971bc71 VG |
961 | |
962 | if (vma->vm_flags & VM_EXEC) | |
963 | __inv_icache_page(paddr, u_vaddr); | |
4102b533 VG |
964 | } |
965 | ||
966 | void flush_cache_range(struct vm_area_struct *vma, unsigned long start, | |
967 | unsigned long end) | |
968 | { | |
969 | flush_cache_all(); | |
970 | } | |
971 | ||
7bb66f6e VG |
972 | void flush_anon_page(struct vm_area_struct *vma, struct page *page, |
973 | unsigned long u_vaddr) | |
974 | { | |
975 | /* TBD: do we really need to clear the kernel mapping */ | |
976 | __flush_dcache_page(page_address(page), u_vaddr); | |
977 | __flush_dcache_page(page_address(page), page_address(page)); | |
978 | ||
979 | } | |
980 | ||
981 | #endif | |
982 | ||
4102b533 VG |
983 | void copy_user_highpage(struct page *to, struct page *from, |
984 | unsigned long u_vaddr, struct vm_area_struct *vma) | |
985 | { | |
336e2136 VG |
986 | void *kfrom = kmap_atomic(from); |
987 | void *kto = kmap_atomic(to); | |
4102b533 VG |
988 | int clean_src_k_mappings = 0; |
989 | ||
990 | /* | |
991 | * If SRC page was already mapped in userspace AND it's U-mapping is | |
992 | * not congruent with K-mapping, sync former to physical page so that | |
993 | * K-mapping in memcpy below, sees the right data | |
994 | * | |
995 | * Note that while @u_vaddr refers to DST page's userspace vaddr, it is | |
996 | * equally valid for SRC page as well | |
336e2136 VG |
997 | * |
998 | * For !VIPT cache, all of this gets compiled out as | |
999 | * addr_not_cache_congruent() is 0 | |
4102b533 | 1000 | */ |
e1534ae9 | 1001 | if (page_mapcount(from) && addr_not_cache_congruent(kfrom, u_vaddr)) { |
336e2136 | 1002 | __flush_dcache_page((unsigned long)kfrom, u_vaddr); |
4102b533 VG |
1003 | clean_src_k_mappings = 1; |
1004 | } | |
1005 | ||
336e2136 | 1006 | copy_page(kto, kfrom); |
4102b533 VG |
1007 | |
1008 | /* | |
1009 | * Mark DST page K-mapping as dirty for a later finalization by | |
1010 | * update_mmu_cache(). Although the finalization could have been done | |
1011 | * here as well (given that both vaddr/paddr are available). | |
1012 | * But update_mmu_cache() already has code to do that for other | |
1013 | * non copied user pages (e.g. read faults which wire in pagecache page | |
1014 | * directly). | |
1015 | */ | |
2ed21dae | 1016 | clear_bit(PG_dc_clean, &to->flags); |
4102b533 VG |
1017 | |
1018 | /* | |
1019 | * if SRC was already usermapped and non-congruent to kernel mapping | |
1020 | * sync the kernel mapping back to physical page | |
1021 | */ | |
1022 | if (clean_src_k_mappings) { | |
336e2136 | 1023 | __flush_dcache_page((unsigned long)kfrom, (unsigned long)kfrom); |
2ed21dae | 1024 | set_bit(PG_dc_clean, &from->flags); |
4102b533 | 1025 | } else { |
2ed21dae | 1026 | clear_bit(PG_dc_clean, &from->flags); |
4102b533 | 1027 | } |
336e2136 VG |
1028 | |
1029 | kunmap_atomic(kto); | |
1030 | kunmap_atomic(kfrom); | |
4102b533 VG |
1031 | } |
1032 | ||
1033 | void clear_user_page(void *to, unsigned long u_vaddr, struct page *page) | |
1034 | { | |
1035 | clear_page(to); | |
2ed21dae | 1036 | clear_bit(PG_dc_clean, &page->flags); |
4102b533 VG |
1037 | } |
1038 | ||
4102b533 | 1039 | |
95d6976d VG |
1040 | /********************************************************************** |
1041 | * Explicit Cache flush request from user space via syscall | |
1042 | * Needed for JITs which generate code on the fly | |
1043 | */ | |
1044 | SYSCALL_DEFINE3(cacheflush, uint32_t, start, uint32_t, sz, uint32_t, flags) | |
1045 | { | |
1046 | /* TBD: optimize this */ | |
1047 | flush_cache_all(); | |
1048 | return 0; | |
1049 | } | |
8ea2ddff | 1050 | |
8c47f83b VG |
1051 | /* |
1052 | * IO-Coherency (IOC) setup rules: | |
1053 | * | |
1054 | * 1. Needs to be at system level, so only once by Master core | |
1055 | * Non-Masters need not be accessing caches at that time | |
1056 | * - They are either HALT_ON_RESET and kick started much later or | |
1057 | * - if run on reset, need to ensure that arc_platform_smp_wait_to_boot() | |
1058 | * doesn't perturb caches or coherency unit | |
1059 | * | |
1060 | * 2. caches (L1 and SLC) need to be purged (flush+inv) before setting up IOC, | |
1061 | * otherwise any straggler data might behave strangely post IOC enabling | |
1062 | * | |
1063 | * 3. All Caches need to be disabled when setting up IOC to elide any in-flight | |
1064 | * Coherency transactions | |
1065 | */ | |
76894a72 | 1066 | noinline void __init arc_ioc_setup(void) |
d4911cdd | 1067 | { |
e497c8e5 VG |
1068 | unsigned int ap_sz; |
1069 | ||
8c47f83b VG |
1070 | /* Flush + invalidate + disable L1 dcache */ |
1071 | __dc_disable(); | |
1072 | ||
1073 | /* Flush + invalidate SLC */ | |
1074 | if (read_aux_reg(ARC_REG_SLC_BCR)) | |
1075 | slc_entire_op(OP_FLUSH_N_INV); | |
1076 | ||
1077 | /* IOC Aperture start: TDB: handle non default CONFIG_LINUX_LINK_BASE */ | |
d4911cdd | 1078 | write_aux_reg(ARC_REG_IO_COH_AP0_BASE, 0x80000); |
8c47f83b | 1079 | |
e497c8e5 VG |
1080 | /* |
1081 | * IOC Aperture size: | |
1082 | * decoded as 2 ^ (SIZE + 2) KB: so setting 0x11 implies 512M | |
1083 | * TBD: fix for PGU + 1GB of low mem | |
1084 | * TBD: fix for PAE | |
1085 | */ | |
1086 | ap_sz = order_base_2(arc_get_mem_sz()/1024) - 2; | |
1087 | write_aux_reg(ARC_REG_IO_COH_AP0_SIZE, ap_sz); | |
8c47f83b | 1088 | |
d4911cdd VG |
1089 | write_aux_reg(ARC_REG_IO_COH_PARTIAL, 1); |
1090 | write_aux_reg(ARC_REG_IO_COH_ENABLE, 1); | |
8c47f83b VG |
1091 | |
1092 | /* Re-enable L1 dcache */ | |
1093 | __dc_enable(); | |
d4911cdd VG |
1094 | } |
1095 | ||
76894a72 | 1096 | void __init arc_cache_init_master(void) |
8ea2ddff VG |
1097 | { |
1098 | unsigned int __maybe_unused cpu = smp_processor_id(); | |
45c3b08a | 1099 | |
8ea2ddff VG |
1100 | if (IS_ENABLED(CONFIG_ARC_HAS_ICACHE)) { |
1101 | struct cpuinfo_arc_cache *ic = &cpuinfo_arc700[cpu].icache; | |
1102 | ||
f64915be | 1103 | if (!ic->line_len) |
8ea2ddff VG |
1104 | panic("cache support enabled but non-existent cache\n"); |
1105 | ||
1106 | if (ic->line_len != L1_CACHE_BYTES) | |
1107 | panic("ICache line [%d] != kernel Config [%d]", | |
1108 | ic->line_len, L1_CACHE_BYTES); | |
1109 | ||
bcc4d65a | 1110 | /* |
2547476a | 1111 | * In MMU v4 (HS38x) the aliasing icache config uses IVIL/PTAG |
bcc4d65a VG |
1112 | * pair to provide vaddr/paddr respectively, just as in MMU v3 |
1113 | */ | |
1114 | if (is_isa_arcv2() && ic->alias) | |
1115 | _cache_line_loop_ic_fn = __cache_line_loop_v3; | |
1116 | else | |
1117 | _cache_line_loop_ic_fn = __cache_line_loop; | |
8ea2ddff VG |
1118 | } |
1119 | ||
1120 | if (IS_ENABLED(CONFIG_ARC_HAS_DCACHE)) { | |
1121 | struct cpuinfo_arc_cache *dc = &cpuinfo_arc700[cpu].dcache; | |
8ea2ddff | 1122 | |
f64915be | 1123 | if (!dc->line_len) |
8ea2ddff VG |
1124 | panic("cache support enabled but non-existent cache\n"); |
1125 | ||
1126 | if (dc->line_len != L1_CACHE_BYTES) | |
1127 | panic("DCache line [%d] != kernel Config [%d]", | |
1128 | dc->line_len, L1_CACHE_BYTES); | |
1129 | ||
d1f317d8 VG |
1130 | /* check for D-Cache aliasing on ARCompact: ARCv2 has PIPT */ |
1131 | if (is_isa_arcompact()) { | |
1132 | int handled = IS_ENABLED(CONFIG_ARC_CACHE_VIPT_ALIASING); | |
08fe0079 VG |
1133 | int num_colors = dc->sz_k/dc->assoc/TO_KB(PAGE_SIZE); |
1134 | ||
1135 | if (dc->alias) { | |
1136 | if (!handled) | |
1137 | panic("Enable CONFIG_ARC_CACHE_VIPT_ALIASING\n"); | |
1138 | if (CACHE_COLORS_NUM != num_colors) | |
1139 | panic("CACHE_COLORS_NUM not optimized for config\n"); | |
1140 | } else if (!dc->alias && handled) { | |
d1f317d8 | 1141 | panic("Disable CONFIG_ARC_CACHE_VIPT_ALIASING\n"); |
08fe0079 | 1142 | } |
d1f317d8 | 1143 | } |
8ea2ddff | 1144 | } |
f2b0b25a | 1145 | |
d4911cdd VG |
1146 | /* Note that SLC disable not formally supported till HS 3.0 */ |
1147 | if (is_isa_arcv2() && l2_line_sz && !slc_enable) | |
1148 | arc_slc_disable(); | |
79335a2c | 1149 | |
d4911cdd VG |
1150 | if (is_isa_arcv2() && ioc_enable) |
1151 | arc_ioc_setup(); | |
79335a2c | 1152 | |
cf986d47 | 1153 | if (is_isa_arcv2() && ioc_enable) { |
f2b0b25a AB |
1154 | __dma_cache_wback_inv = __dma_cache_wback_inv_ioc; |
1155 | __dma_cache_inv = __dma_cache_inv_ioc; | |
1156 | __dma_cache_wback = __dma_cache_wback_ioc; | |
79335a2c | 1157 | } else if (is_isa_arcv2() && l2_line_sz && slc_enable) { |
f2b0b25a AB |
1158 | __dma_cache_wback_inv = __dma_cache_wback_inv_slc; |
1159 | __dma_cache_inv = __dma_cache_inv_slc; | |
1160 | __dma_cache_wback = __dma_cache_wback_slc; | |
1161 | } else { | |
1162 | __dma_cache_wback_inv = __dma_cache_wback_inv_l1; | |
1163 | __dma_cache_inv = __dma_cache_inv_l1; | |
1164 | __dma_cache_wback = __dma_cache_wback_l1; | |
1165 | } | |
8ea2ddff | 1166 | } |
76894a72 VG |
1167 | |
1168 | void __ref arc_cache_init(void) | |
1169 | { | |
1170 | unsigned int __maybe_unused cpu = smp_processor_id(); | |
1171 | char str[256]; | |
1172 | ||
1173 | printk(arc_cache_mumbojumbo(0, str, sizeof(str))); | |
1174 | ||
1175 | /* | |
1176 | * Only master CPU needs to execute rest of function: | |
1177 | * - Assume SMP so all cores will have same cache config so | |
1178 | * any geomtry checks will be same for all | |
1179 | * - IOC setup / dma callbacks only need to be setup once | |
1180 | */ | |
1181 | if (!cpu) | |
1182 | arc_cache_init_master(); | |
1183 | } |