]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/s390/linux
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
1d8f51d4 4 select ARCH_CLOCKSOURCE_DATA
21266be9 5 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 6 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 8 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 10 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 11 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 12 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 13 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 14 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 15 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 16 select CLONE_BACKWARDS
b1b3f49c 17 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 18 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
19 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
36d0fd21 21 select GENERIC_ALLOCATOR
4477ca45 22 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 23 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
2937367b 24 select GENERIC_EARLY_IOREMAP
171b3f0d 25 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
26 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
7c07005e 28 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 29 select GENERIC_PCI_IOMAP
38ff87f7 30 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
31 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
a71b092a 34 select HANDLE_DOMAIN_IRQ
b1b3f49c 35 select HARDIRQS_SW_RESEND
7a017721 36 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 37 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
dfd45b61 38 select HAVE_ARCH_HARDENED_USERCOPY
437682ee
AB
39 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
40 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 41 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 42 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 43 select HAVE_ARCH_TRACEHOOK
b329f95d 44 select HAVE_ARM_SMCCC if CPU_V7
6077776b 45 select HAVE_CBPF_JIT
51aaf81f 46 select HAVE_CC_STACKPROTECTOR
171b3f0d 47 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
48 select HAVE_C_RECORDMCOUNT
49 select HAVE_DEBUG_KMEMLEAK
50 select HAVE_DMA_API_DEBUG
b1b3f49c 51 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 52 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 53 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 54 select HAVE_EXIT_THREAD
b1b3f49c 55 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 56 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 57 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
6b90bd4b 58 select HAVE_GCC_PLUGINS
1fe53268 59 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
60 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
61 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 62 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 63 select HAVE_KERNEL_GZIP
f9b493ac 64 select HAVE_KERNEL_LZ4
6e8699f7 65 select HAVE_KERNEL_LZMA
b1b3f49c 66 select HAVE_KERNEL_LZO
a7f464f3 67 select HAVE_KERNEL_XZ
cb1293e2 68 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
69 select HAVE_KRETPROBES if (HAVE_KPROBES)
70 select HAVE_MEMBLOCK
7d485f64 71 select HAVE_MOD_ARCH_SPECIFIC
42a0bb3f 72 select HAVE_NMI
b1b3f49c 73 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 74 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 75 select HAVE_PERF_EVENTS
49863894
WD
76 select HAVE_PERF_REGS
77 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 78 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 79 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 80 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 81 select HAVE_UID16
31c1fc81 82 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 83 select IRQ_FORCED_THREADING
171b3f0d 84 select MODULES_USE_ELF_REL
84f452b1 85 select NO_BOOTMEM
aa7d5f18
AB
86 select OF_EARLY_FLATTREE if OF
87 select OF_RESERVED_MEM if OF
171b3f0d
RK
88 select OLD_SIGACTION
89 select OLD_SIGSUSPEND3
b1b3f49c
RK
90 select PERF_USE_VMALLOC
91 select RTC_LIB
92 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
93 # Above selects are sorted alphabetically; please add new ones
94 # according to that. Thanks.
1da177e4
LT
95 help
96 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 97 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 98 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 99 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
100 Europe. There is an ARM Linux project with a web page at
101 <http://www.arm.linux.org.uk/>.
102
74facffe 103config ARM_HAS_SG_CHAIN
308c09f1 104 select ARCH_HAS_SG_CHAIN
74facffe
RK
105 bool
106
4ce63fcd
MS
107config NEED_SG_DMA_LENGTH
108 bool
109
110config ARM_DMA_USE_IOMMU
4ce63fcd 111 bool
b1b3f49c
RK
112 select ARM_HAS_SG_CHAIN
113 select NEED_SG_DMA_LENGTH
4ce63fcd 114
60460abf
SWK
115if ARM_DMA_USE_IOMMU
116
117config ARM_DMA_IOMMU_ALIGNMENT
118 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
119 range 4 9
120 default 8
121 help
122 DMA mapping framework by default aligns all buffers to the smallest
123 PAGE_SIZE order which is greater than or equal to the requested buffer
124 size. This works well for buffers up to a few hundreds kilobytes, but
125 for larger buffers it just a waste of address space. Drivers which has
126 relatively small addressing window (like 64Mib) might run out of
127 virtual space with just a few allocations.
128
129 With this parameter you can specify the maximum PAGE_SIZE order for
130 DMA IOMMU buffers. Larger buffers will be aligned only to this
131 specified order. The order is expressed as a power of two multiplied
132 by the PAGE_SIZE.
133
134endif
135
0b05da72
HUK
136config MIGHT_HAVE_PCI
137 bool
138
75e7153a
RB
139config SYS_SUPPORTS_APM_EMULATION
140 bool
141
bc581770
LW
142config HAVE_TCM
143 bool
144 select GENERIC_ALLOCATOR
145
e119bfff
RK
146config HAVE_PROC_CPU
147 bool
148
ce816fa8 149config NO_IOPORT_MAP
5ea81769 150 bool
5ea81769 151
1da177e4
LT
152config EISA
153 bool
154 ---help---
155 The Extended Industry Standard Architecture (EISA) bus was
156 developed as an open alternative to the IBM MicroChannel bus.
157
158 The EISA bus provided some of the features of the IBM MicroChannel
159 bus while maintaining backward compatibility with cards made for
160 the older ISA bus. The EISA bus saw limited use between 1988 and
161 1995 when it was made obsolete by the PCI bus.
162
163 Say Y here if you are building a kernel for an EISA-based machine.
164
165 Otherwise, say N.
166
167config SBUS
168 bool
169
f16fb1ec
RK
170config STACKTRACE_SUPPORT
171 bool
172 default y
173
174config LOCKDEP_SUPPORT
175 bool
176 default y
177
7ad1bcb2
RK
178config TRACE_IRQFLAGS_SUPPORT
179 bool
cb1293e2 180 default !CPU_V7M
7ad1bcb2 181
1da177e4
LT
182config RWSEM_XCHGADD_ALGORITHM
183 bool
8a87411b 184 default y
1da177e4 185
f0d1b0b3
DH
186config ARCH_HAS_ILOG2_U32
187 bool
f0d1b0b3
DH
188
189config ARCH_HAS_ILOG2_U64
190 bool
f0d1b0b3 191
4a1b5733
EV
192config ARCH_HAS_BANDGAP
193 bool
194
a5f4c561
SA
195config FIX_EARLYCON_MEM
196 def_bool y if MMU
197
b89c3b16
AM
198config GENERIC_HWEIGHT
199 bool
200 default y
201
1da177e4
LT
202config GENERIC_CALIBRATE_DELAY
203 bool
204 default y
205
a08b6b79
AV
206config ARCH_MAY_HAVE_PC_FDC
207 bool
208
5ac6da66
CL
209config ZONE_DMA
210 bool
5ac6da66 211
ccd7ab7f
FT
212config NEED_DMA_MAP_STATE
213 def_bool y
214
c7edc9e3
DL
215config ARCH_SUPPORTS_UPROBES
216 def_bool y
217
58af4a24
RH
218config ARCH_HAS_DMA_SET_COHERENT_MASK
219 bool
220
1da177e4
LT
221config GENERIC_ISA_DMA
222 bool
223
1da177e4
LT
224config FIQ
225 bool
226
13a5045d
RH
227config NEED_RET_TO_USER
228 bool
229
034d2f5a
AV
230config ARCH_MTD_XIP
231 bool
232
c760fc19
HC
233config VECTORS_BASE
234 hex
6afd6fae 235 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
236 default DRAM_BASE if REMAP_VECTORS_TO_RAM
237 default 0x00000000
238 help
19accfd3
RK
239 The base address of exception vectors. This must be two pages
240 in size.
c760fc19 241
dc21af99 242config ARM_PATCH_PHYS_VIRT
c1becedc
RK
243 bool "Patch physical to virtual translations at runtime" if EMBEDDED
244 default y
b511d75d 245 depends on !XIP_KERNEL && MMU
dc21af99 246 help
111e9a5c
RK
247 Patch phys-to-virt and virt-to-phys translation functions at
248 boot and module load time according to the position of the
249 kernel in system memory.
dc21af99 250
111e9a5c 251 This can only be used with non-XIP MMU kernels where the base
daece596 252 of physical memory is at a 16MB boundary.
dc21af99 253
c1becedc
RK
254 Only disable this option if you know that you do not require
255 this feature (eg, building a kernel for a single machine) and
256 you need to shrink the kernel to the minimal size.
dc21af99 257
c334bc15
RH
258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
0cdc8b92 265config NEED_MACH_MEMORY_H
1b9f95f8
NP
266 bool
267 help
0cdc8b92
NP
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
dc21af99 271
1b9f95f8 272config PHYS_OFFSET
974c0724 273 hex "Physical address of main memory" if MMU
c6f54a9b 274 depends on !ARM_PATCH_PHYS_VIRT
974c0724 275 default DRAM_BASE if !MMU
c6f54a9b 276 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
277 ARCH_FOOTBRIDGE || \
278 ARCH_INTEGRATOR || \
279 ARCH_IOP13XX || \
280 ARCH_KS8695 || \
8f2c0062 281 ARCH_REALVIEW
c6f54a9b
UKK
282 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
283 default 0x20000000 if ARCH_S5PV210
b8824c9a 284 default 0xc0000000 if ARCH_SA1100
111e9a5c 285 help
1b9f95f8
NP
286 Please provide the physical address corresponding to the
287 location of main memory in your system.
cada3c08 288
87e040b6
SG
289config GENERIC_BUG
290 def_bool y
291 depends on BUG
292
1bcad26e
KS
293config PGTABLE_LEVELS
294 int
295 default 3 if ARM_LPAE
296 default 2
297
1da177e4
LT
298source "init/Kconfig"
299
dc52ddc0
MH
300source "kernel/Kconfig.freezer"
301
1da177e4
LT
302menu "System Type"
303
3c427975
HC
304config MMU
305 bool "MMU-based Paged Memory Management Support"
306 default y
307 help
308 Select if you want MMU-based virtualised addressing space
309 support by paged memory management. If unsure, say 'Y'.
310
e0c25d95
DC
311config ARCH_MMAP_RND_BITS_MIN
312 default 8
313
314config ARCH_MMAP_RND_BITS_MAX
315 default 14 if PAGE_OFFSET=0x40000000
316 default 15 if PAGE_OFFSET=0x80000000
317 default 16
318
ccf50e23
RK
319#
320# The "ARM system type" choice list is ordered alphabetically by option
321# text. Please add new entries in the option alphabetic order.
322#
1da177e4
LT
323choice
324 prompt "ARM system type"
70722803 325 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 326 default ARCH_MULTIPLATFORM if MMU
1da177e4 327
387798b3
RH
328config ARCH_MULTIPLATFORM
329 bool "Allow multiple platforms to be selected"
b1b3f49c 330 depends on MMU
42dc836d 331 select ARM_HAS_SG_CHAIN
387798b3
RH
332 select ARM_PATCH_PHYS_VIRT
333 select AUTO_ZRELADDR
6d0add40 334 select CLKSRC_OF
66314223 335 select COMMON_CLK
ddb902cc 336 select GENERIC_CLOCKEVENTS
08d38beb 337 select MIGHT_HAVE_PCI
387798b3 338 select MULTI_IRQ_HANDLER
e13688fe 339 select PCI_DOMAINS if PCI
66314223
DN
340 select SPARSE_IRQ
341 select USE_OF
66314223 342
9c77bc43
SA
343config ARM_SINGLE_ARMV7M
344 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
345 depends on !MMU
9c77bc43 346 select ARM_NVIC
499f1640 347 select AUTO_ZRELADDR
9c77bc43
SA
348 select CLKSRC_OF
349 select COMMON_CLK
350 select CPU_V7M
351 select GENERIC_CLOCKEVENTS
352 select NO_IOPORT_MAP
353 select SPARSE_IRQ
354 select USE_OF
355
788c9700
RK
356config ARCH_GEMINI
357 bool "Cortina Systems Gemini"
f3372c01 358 select CLKSRC_MMIO
b1b3f49c 359 select CPU_FA526
f3372c01 360 select GENERIC_CLOCKEVENTS
5c34a4e8 361 select GPIOLIB
788c9700
RK
362 help
363 Support for the Cortina Systems Gemini family SoCs
364
1da177e4
LT
365config ARCH_EBSA110
366 bool "EBSA-110"
b1b3f49c 367 select ARCH_USES_GETTIMEOFFSET
c750815e 368 select CPU_SA110
f7e68bbf 369 select ISA
c334bc15 370 select NEED_MACH_IO_H
0cdc8b92 371 select NEED_MACH_MEMORY_H
ce816fa8 372 select NO_IOPORT_MAP
1da177e4
LT
373 help
374 This is an evaluation board for the StrongARM processor available
f6c8965a 375 from Digital. It has limited hardware on-board, including an
1da177e4
LT
376 Ethernet interface, two PCMCIA sockets, two serial ports and a
377 parallel port.
378
e7736d47
LB
379config ARCH_EP93XX
380 bool "EP93xx-based"
b1b3f49c 381 select ARCH_HAS_HOLES_MEMORYMODEL
e7736d47 382 select ARM_AMBA
b8824c9a 383 select ARM_PATCH_PHYS_VIRT
e7736d47 384 select ARM_VIC
b8824c9a 385 select AUTO_ZRELADDR
6d803ba7 386 select CLKDEV_LOOKUP
000bc178 387 select CLKSRC_MMIO
b1b3f49c 388 select CPU_ARM920T
000bc178 389 select GENERIC_CLOCKEVENTS
5c34a4e8 390 select GPIOLIB
e7736d47
LB
391 help
392 This enables support for the Cirrus EP93xx series of CPUs.
393
1da177e4
LT
394config ARCH_FOOTBRIDGE
395 bool "FootBridge"
c750815e 396 select CPU_SA110
1da177e4 397 select FOOTBRIDGE
4e8d7637 398 select GENERIC_CLOCKEVENTS
d0ee9f40 399 select HAVE_IDE
8ef6e620 400 select NEED_MACH_IO_H if !MMU
0cdc8b92 401 select NEED_MACH_MEMORY_H
f999b8bd
MM
402 help
403 Support for systems based on the DC21285 companion chip
404 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 405
4af6fee1
DS
406config ARCH_NETX
407 bool "Hilscher NetX based"
b1b3f49c 408 select ARM_VIC
234b6ced 409 select CLKSRC_MMIO
c750815e 410 select CPU_ARM926T
2fcfe6b8 411 select GENERIC_CLOCKEVENTS
f999b8bd 412 help
4af6fee1
DS
413 This enables support for systems based on the Hilscher NetX Soc
414
3b938be6
RK
415config ARCH_IOP13XX
416 bool "IOP13xx-based"
417 depends on MMU
b1b3f49c 418 select CPU_XSC3
0cdc8b92 419 select NEED_MACH_MEMORY_H
13a5045d 420 select NEED_RET_TO_USER
b1b3f49c
RK
421 select PCI
422 select PLAT_IOP
423 select VMSPLIT_1G
37ebbcff 424 select SPARSE_IRQ
3b938be6
RK
425 help
426 Support for Intel's IOP13XX (XScale) family of processors.
427
3f7e5815
LB
428config ARCH_IOP32X
429 bool "IOP32x-based"
a4f7e763 430 depends on MMU
c750815e 431 select CPU_XSCALE
e9004f50 432 select GPIO_IOP
5c34a4e8 433 select GPIOLIB
13a5045d 434 select NEED_RET_TO_USER
f7e68bbf 435 select PCI
b1b3f49c 436 select PLAT_IOP
f999b8bd 437 help
3f7e5815
LB
438 Support for Intel's 80219 and IOP32X (XScale) family of
439 processors.
440
441config ARCH_IOP33X
442 bool "IOP33x-based"
443 depends on MMU
c750815e 444 select CPU_XSCALE
e9004f50 445 select GPIO_IOP
5c34a4e8 446 select GPIOLIB
13a5045d 447 select NEED_RET_TO_USER
3f7e5815 448 select PCI
b1b3f49c 449 select PLAT_IOP
3f7e5815
LB
450 help
451 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 452
3b938be6
RK
453config ARCH_IXP4XX
454 bool "IXP4xx-based"
a4f7e763 455 depends on MMU
58af4a24 456 select ARCH_HAS_DMA_SET_COHERENT_MASK
51aaf81f 457 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 458 select CLKSRC_MMIO
c750815e 459 select CPU_XSCALE
b1b3f49c 460 select DMABOUNCE if PCI
3b938be6 461 select GENERIC_CLOCKEVENTS
5c34a4e8 462 select GPIOLIB
0b05da72 463 select MIGHT_HAVE_PCI
c334bc15 464 select NEED_MACH_IO_H
9296d94d 465 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 466 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 467 help
3b938be6 468 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 469
edabd38e
SB
470config ARCH_DOVE
471 bool "Marvell Dove"
756b2531 472 select CPU_PJ4
edabd38e 473 select GENERIC_CLOCKEVENTS
5c34a4e8 474 select GPIOLIB
0f81bd43 475 select MIGHT_HAVE_PCI
b8cd337c 476 select MULTI_IRQ_HANDLER
171b3f0d 477 select MVEBU_MBUS
9139acd1
SH
478 select PINCTRL
479 select PINCTRL_DOVE
abcda1dc 480 select PLAT_ORION_LEGACY
0bd86961 481 select SPARSE_IRQ
c5d431e8 482 select PM_GENERIC_DOMAINS if PM
788c9700 483 help
edabd38e 484 Support for the Marvell Dove SoC 88AP510
788c9700
RK
485
486config ARCH_KS8695
487 bool "Micrel/Kendin KS8695"
c7e783d6 488 select CLKSRC_MMIO
b1b3f49c 489 select CPU_ARM922T
c7e783d6 490 select GENERIC_CLOCKEVENTS
5c34a4e8 491 select GPIOLIB
b1b3f49c 492 select NEED_MACH_MEMORY_H
788c9700
RK
493 help
494 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
495 System-on-Chip devices.
496
788c9700
RK
497config ARCH_W90X900
498 bool "Nuvoton W90X900 CPU"
6d803ba7 499 select CLKDEV_LOOKUP
6fa5d5f7 500 select CLKSRC_MMIO
b1b3f49c 501 select CPU_ARM926T
58b5369e 502 select GENERIC_CLOCKEVENTS
5c34a4e8 503 select GPIOLIB
788c9700 504 help
a8bc4ead 505 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
506 At present, the w90x900 has been renamed nuc900, regarding
507 the ARM series product line, you can login the following
508 link address to know more.
509
510 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
511 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 512
93e22567
RK
513config ARCH_LPC32XX
514 bool "NXP LPC32XX"
93e22567
RK
515 select ARM_AMBA
516 select CLKDEV_LOOKUP
c227f127
VZ
517 select CLKSRC_LPC32XX
518 select COMMON_CLK
93e22567
RK
519 select CPU_ARM926T
520 select GENERIC_CLOCKEVENTS
5c34a4e8 521 select GPIOLIB
8cb17b5e
VZ
522 select MULTI_IRQ_HANDLER
523 select SPARSE_IRQ
93e22567
RK
524 select USE_OF
525 help
526 Support for the NXP LPC32XX family of processors
527
1da177e4 528config ARCH_PXA
2c8086a5 529 bool "PXA2xx/PXA3xx-based"
a4f7e763 530 depends on MMU
b1b3f49c 531 select ARCH_MTD_XIP
b1b3f49c
RK
532 select ARM_CPU_SUSPEND if PM
533 select AUTO_ZRELADDR
a1c0a6ad 534 select COMMON_CLK
6d803ba7 535 select CLKDEV_LOOKUP
389d9b58 536 select CLKSRC_PXA
234b6ced 537 select CLKSRC_MMIO
6f6caeaa 538 select CLKSRC_OF
2f202861 539 select CPU_XSCALE if !CPU_XSC3
981d0f39 540 select GENERIC_CLOCKEVENTS
157d2644 541 select GPIO_PXA
5c34a4e8 542 select GPIOLIB
d0ee9f40 543 select HAVE_IDE
d6cf30ca 544 select IRQ_DOMAIN
b1b3f49c 545 select MULTI_IRQ_HANDLER
b1b3f49c
RK
546 select PLAT_PXA
547 select SPARSE_IRQ
f999b8bd 548 help
2c8086a5 549 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
550
551config ARCH_RPC
552 bool "RiscPC"
868e87cc 553 depends on MMU
1da177e4 554 select ARCH_ACORN
a08b6b79 555 select ARCH_MAY_HAVE_PC_FDC
07f841b7 556 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 557 select ARCH_USES_GETTIMEOFFSET
fa04e209 558 select CPU_SA110
b1b3f49c 559 select FIQ
d0ee9f40 560 select HAVE_IDE
b1b3f49c
RK
561 select HAVE_PATA_PLATFORM
562 select ISA_DMA_API
c334bc15 563 select NEED_MACH_IO_H
0cdc8b92 564 select NEED_MACH_MEMORY_H
ce816fa8 565 select NO_IOPORT_MAP
1da177e4
LT
566 help
567 On the Acorn Risc-PC, Linux can support the internal IDE disk and
568 CD-ROM interface, serial and parallel port, and the floppy drive.
569
570config ARCH_SA1100
571 bool "SA1100-based"
b1b3f49c 572 select ARCH_MTD_XIP
b1b3f49c
RK
573 select ARCH_SPARSEMEM_ENABLE
574 select CLKDEV_LOOKUP
575 select CLKSRC_MMIO
389d9b58
DL
576 select CLKSRC_PXA
577 select CLKSRC_OF if OF
1937f5b9 578 select CPU_FREQ
b1b3f49c 579 select CPU_SA1100
3e238be2 580 select GENERIC_CLOCKEVENTS
5c34a4e8 581 select GPIOLIB
d0ee9f40 582 select HAVE_IDE
1eca42b4 583 select IRQ_DOMAIN
b1b3f49c 584 select ISA
affcab32 585 select MULTI_IRQ_HANDLER
0cdc8b92 586 select NEED_MACH_MEMORY_H
375dec92 587 select SPARSE_IRQ
f999b8bd
MM
588 help
589 Support for StrongARM 11x0 based boards.
1da177e4 590
b130d5c2
KK
591config ARCH_S3C24XX
592 bool "Samsung S3C24XX SoCs"
335cce74 593 select ATAGS
b1b3f49c 594 select CLKDEV_LOOKUP
4280506a 595 select CLKSRC_SAMSUNG_PWM
7f78b6eb 596 select GENERIC_CLOCKEVENTS
880cf071 597 select GPIO_SAMSUNG
5c34a4e8 598 select GPIOLIB
20676c15 599 select HAVE_S3C2410_I2C if I2C
b130d5c2 600 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 601 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 602 select MULTI_IRQ_HANDLER
c334bc15 603 select NEED_MACH_IO_H
cd8dc7ae 604 select SAMSUNG_ATAGS
1da177e4 605 help
b130d5c2
KK
606 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
607 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
608 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
609 Samsung SMDK2410 development board (and derivatives).
63b1f51b 610
7c6337e2
KH
611config ARCH_DAVINCI
612 bool "TI DaVinci"
b1b3f49c 613 select ARCH_HAS_HOLES_MEMORYMODEL
6d803ba7 614 select CLKDEV_LOOKUP
ce32c5c5 615 select CPU_ARM926T
20e9969b 616 select GENERIC_ALLOCATOR
b1b3f49c 617 select GENERIC_CLOCKEVENTS
dc7ad3b3 618 select GENERIC_IRQ_CHIP
5c34a4e8 619 select GPIOLIB
b1b3f49c 620 select HAVE_IDE
689e331f 621 select USE_OF
b1b3f49c 622 select ZONE_DMA
7c6337e2
KH
623 help
624 Support for TI's DaVinci platform.
625
a0694861
TL
626config ARCH_OMAP1
627 bool "TI OMAP1"
00a36698 628 depends on MMU
9af915da 629 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 630 select ARCH_OMAP
b1b3f49c 631 select CLKDEV_LOOKUP
d6e15d78 632 select CLKSRC_MMIO
b1b3f49c 633 select GENERIC_CLOCKEVENTS
a0694861 634 select GENERIC_IRQ_CHIP
5c34a4e8 635 select GPIOLIB
a0694861
TL
636 select HAVE_IDE
637 select IRQ_DOMAIN
b694331c 638 select MULTI_IRQ_HANDLER
a0694861
TL
639 select NEED_MACH_IO_H if PCCARD
640 select NEED_MACH_MEMORY_H
685e2d08 641 select SPARSE_IRQ
21f47fbc 642 help
a0694861 643 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 644
1da177e4
LT
645endchoice
646
387798b3
RH
647menu "Multiple platform selection"
648 depends on ARCH_MULTIPLATFORM
649
650comment "CPU Core family selection"
651
f8afae40
AB
652config ARCH_MULTI_V4
653 bool "ARMv4 based platforms (FA526)"
654 depends on !ARCH_MULTI_V6_V7
655 select ARCH_MULTI_V4_V5
656 select CPU_FA526
657
387798b3
RH
658config ARCH_MULTI_V4T
659 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 660 depends on !ARCH_MULTI_V6_V7
b1b3f49c 661 select ARCH_MULTI_V4_V5
24e860fb
AB
662 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
663 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
664 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
665
666config ARCH_MULTI_V5
667 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 668 depends on !ARCH_MULTI_V6_V7
b1b3f49c 669 select ARCH_MULTI_V4_V5
12567bbd 670 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
671 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
672 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
673
674config ARCH_MULTI_V4_V5
675 bool
676
677config ARCH_MULTI_V6
8dda05cc 678 bool "ARMv6 based platforms (ARM11)"
387798b3 679 select ARCH_MULTI_V6_V7
42f4754a 680 select CPU_V6K
387798b3
RH
681
682config ARCH_MULTI_V7
8dda05cc 683 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
684 default y
685 select ARCH_MULTI_V6_V7
b1b3f49c 686 select CPU_V7
90bc8ac7 687 select HAVE_SMP
387798b3
RH
688
689config ARCH_MULTI_V6_V7
690 bool
9352b05b 691 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
692
693config ARCH_MULTI_CPU_AUTO
694 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
695 select ARCH_MULTI_V5
696
697endmenu
698
05e2a3de 699config ARCH_VIRT
e3246542
MY
700 bool "Dummy Virtual Machine"
701 depends on ARCH_MULTI_V7
4b8b5f25 702 select ARM_AMBA
05e2a3de 703 select ARM_GIC
3ee80364 704 select ARM_GIC_V2M if PCI
0b28f1db 705 select ARM_GIC_V3
bb29cecb 706 select ARM_GIC_V3_ITS if PCI
05e2a3de 707 select ARM_PSCI
4b8b5f25 708 select HAVE_ARM_ARCH_TIMER
05e2a3de 709
ccf50e23
RK
710#
711# This is sorted alphabetically by mach-* pathname. However, plat-*
712# Kconfigs may be included either alphabetically (according to the
713# plat- suffix) or along side the corresponding mach-* source.
714#
3e93a22b
GC
715source "arch/arm/mach-mvebu/Kconfig"
716
445d9b30
TZ
717source "arch/arm/mach-alpine/Kconfig"
718
590b460c
LP
719source "arch/arm/mach-artpec/Kconfig"
720
d9bfc86d
OR
721source "arch/arm/mach-asm9260/Kconfig"
722
95b8f20f
RK
723source "arch/arm/mach-at91/Kconfig"
724
1d22924e
AB
725source "arch/arm/mach-axxia/Kconfig"
726
8ac49e04
CD
727source "arch/arm/mach-bcm/Kconfig"
728
1c37fa10
SH
729source "arch/arm/mach-berlin/Kconfig"
730
1da177e4
LT
731source "arch/arm/mach-clps711x/Kconfig"
732
d94f944e
AV
733source "arch/arm/mach-cns3xxx/Kconfig"
734
95b8f20f
RK
735source "arch/arm/mach-davinci/Kconfig"
736
df8d742e
BS
737source "arch/arm/mach-digicolor/Kconfig"
738
95b8f20f
RK
739source "arch/arm/mach-dove/Kconfig"
740
e7736d47
LB
741source "arch/arm/mach-ep93xx/Kconfig"
742
1da177e4
LT
743source "arch/arm/mach-footbridge/Kconfig"
744
59d3a193
PZ
745source "arch/arm/mach-gemini/Kconfig"
746
387798b3
RH
747source "arch/arm/mach-highbank/Kconfig"
748
389ee0c2
HZ
749source "arch/arm/mach-hisi/Kconfig"
750
1da177e4
LT
751source "arch/arm/mach-integrator/Kconfig"
752
3f7e5815
LB
753source "arch/arm/mach-iop32x/Kconfig"
754
755source "arch/arm/mach-iop33x/Kconfig"
1da177e4 756
285f5fa7
DW
757source "arch/arm/mach-iop13xx/Kconfig"
758
1da177e4
LT
759source "arch/arm/mach-ixp4xx/Kconfig"
760
828989ad
SS
761source "arch/arm/mach-keystone/Kconfig"
762
95b8f20f
RK
763source "arch/arm/mach-ks8695/Kconfig"
764
3b8f5030
CC
765source "arch/arm/mach-meson/Kconfig"
766
17723fd3
JJ
767source "arch/arm/mach-moxart/Kconfig"
768
8c2ed9bc
JS
769source "arch/arm/mach-aspeed/Kconfig"
770
794d15b2
SS
771source "arch/arm/mach-mv78xx0/Kconfig"
772
3995eb82 773source "arch/arm/mach-imx/Kconfig"
1da177e4 774
f682a218
MB
775source "arch/arm/mach-mediatek/Kconfig"
776
1d3f33d5
SG
777source "arch/arm/mach-mxs/Kconfig"
778
95b8f20f 779source "arch/arm/mach-netx/Kconfig"
49cbe786 780
95b8f20f 781source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 782
9851ca57
DT
783source "arch/arm/mach-nspire/Kconfig"
784
d48af15e
TL
785source "arch/arm/plat-omap/Kconfig"
786
787source "arch/arm/mach-omap1/Kconfig"
1da177e4 788
1dbae815
TL
789source "arch/arm/mach-omap2/Kconfig"
790
9dd0b194 791source "arch/arm/mach-orion5x/Kconfig"
585cf175 792
387798b3
RH
793source "arch/arm/mach-picoxcell/Kconfig"
794
95b8f20f
RK
795source "arch/arm/mach-pxa/Kconfig"
796source "arch/arm/plat-pxa/Kconfig"
585cf175 797
95b8f20f
RK
798source "arch/arm/mach-mmp/Kconfig"
799
8c9184b7
NA
800source "arch/arm/mach-oxnas/Kconfig"
801
8fc1b0f8
KG
802source "arch/arm/mach-qcom/Kconfig"
803
95b8f20f
RK
804source "arch/arm/mach-realview/Kconfig"
805
d63dc051
HS
806source "arch/arm/mach-rockchip/Kconfig"
807
95b8f20f 808source "arch/arm/mach-sa1100/Kconfig"
edabd38e 809
387798b3
RH
810source "arch/arm/mach-socfpga/Kconfig"
811
a7ed099f 812source "arch/arm/mach-spear/Kconfig"
a21765a7 813
65ebcc11
SK
814source "arch/arm/mach-sti/Kconfig"
815
85fd6d63 816source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 817
431107ea 818source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 819
170f4e42
KK
820source "arch/arm/mach-s5pv210/Kconfig"
821
83014579 822source "arch/arm/mach-exynos/Kconfig"
e509b289 823source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 824
882d01f9 825source "arch/arm/mach-shmobile/Kconfig"
52c543f9 826
3b52634f
MR
827source "arch/arm/mach-sunxi/Kconfig"
828
156a0997
BS
829source "arch/arm/mach-prima2/Kconfig"
830
d6de5b02
MG
831source "arch/arm/mach-tango/Kconfig"
832
c5f80065
EG
833source "arch/arm/mach-tegra/Kconfig"
834
95b8f20f 835source "arch/arm/mach-u300/Kconfig"
1da177e4 836
ba56a987
MY
837source "arch/arm/mach-uniphier/Kconfig"
838
95b8f20f 839source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
840
841source "arch/arm/mach-versatile/Kconfig"
842
ceade897 843source "arch/arm/mach-vexpress/Kconfig"
420c34e4 844source "arch/arm/plat-versatile/Kconfig"
ceade897 845
6f35f9a9
TP
846source "arch/arm/mach-vt8500/Kconfig"
847
7ec80ddf 848source "arch/arm/mach-w90x900/Kconfig"
849
acede515
JN
850source "arch/arm/mach-zx/Kconfig"
851
9a45eb69
JC
852source "arch/arm/mach-zynq/Kconfig"
853
499f1640
SA
854# ARMv7-M architecture
855config ARCH_EFM32
856 bool "Energy Micro efm32"
857 depends on ARM_SINGLE_ARMV7M
5c34a4e8 858 select GPIOLIB
499f1640
SA
859 help
860 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
861 processors.
862
863config ARCH_LPC18XX
864 bool "NXP LPC18xx/LPC43xx"
865 depends on ARM_SINGLE_ARMV7M
866 select ARCH_HAS_RESET_CONTROLLER
867 select ARM_AMBA
868 select CLKSRC_LPC32XX
869 select PINCTRL
870 help
871 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
872 high performance microcontrollers.
873
874config ARCH_STM32
875 bool "STMicrolectronics STM32"
876 depends on ARM_SINGLE_ARMV7M
877 select ARCH_HAS_RESET_CONTROLLER
878 select ARMV7M_SYSTICK
25263186 879 select CLKSRC_STM32
f64e9804 880 select PINCTRL
499f1640 881 select RESET_CONTROLLER
47f91519 882 select STM32_EXTI
499f1640
SA
883 help
884 Support for STMicroelectronics STM32 processors.
885
fa65fc6b
MC
886config MACH_STM32F429
887 bool "STMicrolectronics STM32F429"
888 depends on ARCH_STM32
889 default y
890
1847119d 891config ARCH_MPS2
17bd274e 892 bool "ARM MPS2 platform"
1847119d
VM
893 depends on ARM_SINGLE_ARMV7M
894 select ARM_AMBA
895 select CLKSRC_MPS2
896 help
897 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
898 with a range of available cores like Cortex-M3/M4/M7.
899
900 Please, note that depends which Application Note is used memory map
901 for the platform may vary, so adjustment of RAM base might be needed.
902
1da177e4
LT
903# Definitions to make life easier
904config ARCH_ACORN
905 bool
906
7ae1f7ec
LB
907config PLAT_IOP
908 bool
469d3044 909 select GENERIC_CLOCKEVENTS
7ae1f7ec 910
69b02f6a
LB
911config PLAT_ORION
912 bool
bfe45e0b 913 select CLKSRC_MMIO
b1b3f49c 914 select COMMON_CLK
dc7ad3b3 915 select GENERIC_IRQ_CHIP
278b45b0 916 select IRQ_DOMAIN
69b02f6a 917
abcda1dc
TP
918config PLAT_ORION_LEGACY
919 bool
920 select PLAT_ORION
921
bd5ce433
EM
922config PLAT_PXA
923 bool
924
f4b8b319
RK
925config PLAT_VERSATILE
926 bool
927
d9a1beaa
AC
928source "arch/arm/firmware/Kconfig"
929
1da177e4
LT
930source arch/arm/mm/Kconfig
931
afe4b25e 932config IWMMXT
d93003e8
SH
933 bool "Enable iWMMXt support"
934 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
935 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
936 help
937 Enable support for iWMMXt context switching at run time if
938 running on a CPU that supports it.
939
52108641 940config MULTI_IRQ_HANDLER
941 bool
942 help
943 Allow each machine to specify it's own IRQ handler at run time.
944
3b93e7b0
HC
945if !MMU
946source "arch/arm/Kconfig-nommu"
947endif
948
3e0a07f8
GC
949config PJ4B_ERRATA_4742
950 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
951 depends on CPU_PJ4B && MACH_ARMADA_370
952 default y
953 help
954 When coming out of either a Wait for Interrupt (WFI) or a Wait for
955 Event (WFE) IDLE states, a specific timing sensitivity exists between
956 the retiring WFI/WFE instructions and the newly issued subsequent
957 instructions. This sensitivity can result in a CPU hang scenario.
958 Workaround:
959 The software must insert either a Data Synchronization Barrier (DSB)
960 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
961 instruction
962
f0c4b8d6
WD
963config ARM_ERRATA_326103
964 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
965 depends on CPU_V6
966 help
967 Executing a SWP instruction to read-only memory does not set bit 11
968 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
969 treat the access as a read, preventing a COW from occurring and
970 causing the faulting task to livelock.
971
9cba3ccc
CM
972config ARM_ERRATA_411920
973 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 974 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
975 help
976 Invalidation of the Instruction Cache operation can
977 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
978 It does not affect the MPCore. This option enables the ARM Ltd.
979 recommended workaround.
980
7ce236fc
CM
981config ARM_ERRATA_430973
982 bool "ARM errata: Stale prediction on replaced interworking branch"
983 depends on CPU_V7
984 help
985 This option enables the workaround for the 430973 Cortex-A8
79403cda 986 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
987 interworking branch is replaced with another code sequence at the
988 same virtual address, whether due to self-modifying code or virtual
989 to physical address re-mapping, Cortex-A8 does not recover from the
990 stale interworking branch prediction. This results in Cortex-A8
991 executing the new code sequence in the incorrect ARM or Thumb state.
992 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
993 and also flushes the branch target cache at every context switch.
994 Note that setting specific bits in the ACTLR register may not be
995 available in non-secure mode.
996
855c551f
CM
997config ARM_ERRATA_458693
998 bool "ARM errata: Processor deadlock when a false hazard is created"
999 depends on CPU_V7
62e4d357 1000 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1001 help
1002 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1003 erratum. For very specific sequences of memory operations, it is
1004 possible for a hazard condition intended for a cache line to instead
1005 be incorrectly associated with a different cache line. This false
1006 hazard might then cause a processor deadlock. The workaround enables
1007 the L1 caching of the NEON accesses and disables the PLD instruction
1008 in the ACTLR register. Note that setting specific bits in the ACTLR
1009 register may not be available in non-secure mode.
1010
0516e464
CM
1011config ARM_ERRATA_460075
1012 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1013 depends on CPU_V7
62e4d357 1014 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1015 help
1016 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1017 erratum. Any asynchronous access to the L2 cache may encounter a
1018 situation in which recent store transactions to the L2 cache are lost
1019 and overwritten with stale memory contents from external memory. The
1020 workaround disables the write-allocate mode for the L2 cache via the
1021 ACTLR register. Note that setting specific bits in the ACTLR register
1022 may not be available in non-secure mode.
1023
9f05027c
WD
1024config ARM_ERRATA_742230
1025 bool "ARM errata: DMB operation may be faulty"
1026 depends on CPU_V7 && SMP
62e4d357 1027 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1028 help
1029 This option enables the workaround for the 742230 Cortex-A9
1030 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1031 between two write operations may not ensure the correct visibility
1032 ordering of the two writes. This workaround sets a specific bit in
1033 the diagnostic register of the Cortex-A9 which causes the DMB
1034 instruction to behave as a DSB, ensuring the correct behaviour of
1035 the two writes.
1036
a672e99b
WD
1037config ARM_ERRATA_742231
1038 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1039 depends on CPU_V7 && SMP
62e4d357 1040 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1041 help
1042 This option enables the workaround for the 742231 Cortex-A9
1043 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1044 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1045 accessing some data located in the same cache line, may get corrupted
1046 data due to bad handling of the address hazard when the line gets
1047 replaced from one of the CPUs at the same time as another CPU is
1048 accessing it. This workaround sets specific bits in the diagnostic
1049 register of the Cortex-A9 which reduces the linefill issuing
1050 capabilities of the processor.
1051
69155794
JM
1052config ARM_ERRATA_643719
1053 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1054 depends on CPU_V7 && SMP
e5a5de44 1055 default y
69155794
JM
1056 help
1057 This option enables the workaround for the 643719 Cortex-A9 (prior to
1058 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1059 register returns zero when it should return one. The workaround
1060 corrects this value, ensuring cache maintenance operations which use
1061 it behave as intended and avoiding data corruption.
1062
cdf357f1
WD
1063config ARM_ERRATA_720789
1064 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1065 depends on CPU_V7
cdf357f1
WD
1066 help
1067 This option enables the workaround for the 720789 Cortex-A9 (prior to
1068 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1069 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1070 As a consequence of this erratum, some TLB entries which should be
1071 invalidated are not, resulting in an incoherency in the system page
1072 tables. The workaround changes the TLB flushing routines to invalidate
1073 entries regardless of the ASID.
475d92fc
WD
1074
1075config ARM_ERRATA_743622
1076 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1077 depends on CPU_V7
62e4d357 1078 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1079 help
1080 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1081 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1082 optimisation in the Cortex-A9 Store Buffer may lead to data
1083 corruption. This workaround sets a specific bit in the diagnostic
1084 register of the Cortex-A9 which disables the Store Buffer
1085 optimisation, preventing the defect from occurring. This has no
1086 visible impact on the overall performance or power consumption of the
1087 processor.
1088
9a27c27c
WD
1089config ARM_ERRATA_751472
1090 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1091 depends on CPU_V7
62e4d357 1092 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1093 help
1094 This option enables the workaround for the 751472 Cortex-A9 (prior
1095 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1096 completion of a following broadcasted operation if the second
1097 operation is received by a CPU before the ICIALLUIS has completed,
1098 potentially leading to corrupted entries in the cache or TLB.
1099
fcbdc5fe
WD
1100config ARM_ERRATA_754322
1101 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1102 depends on CPU_V7
1103 help
1104 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1105 r3p*) erratum. A speculative memory access may cause a page table walk
1106 which starts prior to an ASID switch but completes afterwards. This
1107 can populate the micro-TLB with a stale entry which may be hit with
1108 the new ASID. This workaround places two dsb instructions in the mm
1109 switching code so that no page table walks can cross the ASID switch.
1110
5dab26af
WD
1111config ARM_ERRATA_754327
1112 bool "ARM errata: no automatic Store Buffer drain"
1113 depends on CPU_V7 && SMP
1114 help
1115 This option enables the workaround for the 754327 Cortex-A9 (prior to
1116 r2p0) erratum. The Store Buffer does not have any automatic draining
1117 mechanism and therefore a livelock may occur if an external agent
1118 continuously polls a memory location waiting to observe an update.
1119 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1120 written polling loops from denying visibility of updates to memory.
1121
145e10e1
CM
1122config ARM_ERRATA_364296
1123 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1124 depends on CPU_V6
145e10e1
CM
1125 help
1126 This options enables the workaround for the 364296 ARM1136
1127 r0p2 erratum (possible cache data corruption with
1128 hit-under-miss enabled). It sets the undocumented bit 31 in
1129 the auxiliary control register and the FI bit in the control
1130 register, thus disabling hit-under-miss without putting the
1131 processor into full low interrupt latency mode. ARM11MPCore
1132 is not affected.
1133
f630c1bd
WD
1134config ARM_ERRATA_764369
1135 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1136 depends on CPU_V7 && SMP
1137 help
1138 This option enables the workaround for erratum 764369
1139 affecting Cortex-A9 MPCore with two or more processors (all
1140 current revisions). Under certain timing circumstances, a data
1141 cache line maintenance operation by MVA targeting an Inner
1142 Shareable memory region may fail to proceed up to either the
1143 Point of Coherency or to the Point of Unification of the
1144 system. This workaround adds a DSB instruction before the
1145 relevant cache maintenance functions and sets a specific bit
1146 in the diagnostic control register of the SCU.
1147
7253b85c
SH
1148config ARM_ERRATA_775420
1149 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1150 depends on CPU_V7
1151 help
1152 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1153 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1154 operation aborts with MMU exception, it might cause the processor
1155 to deadlock. This workaround puts DSB before executing ISB if
1156 an abort may occur on cache maintenance.
1157
93dc6887
CM
1158config ARM_ERRATA_798181
1159 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1160 depends on CPU_V7 && SMP
1161 help
1162 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1163 adequately shooting down all use of the old entries. This
1164 option enables the Linux kernel workaround for this erratum
1165 which sends an IPI to the CPUs that are running the same ASID
1166 as the one being invalidated.
1167
84b6504f
WD
1168config ARM_ERRATA_773022
1169 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1170 depends on CPU_V7
1171 help
1172 This option enables the workaround for the 773022 Cortex-A15
1173 (up to r0p4) erratum. In certain rare sequences of code, the
1174 loop buffer may deliver incorrect instructions. This
1175 workaround disables the loop buffer to avoid the erratum.
1176
62c0f4a5
DA
1177config ARM_ERRATA_818325_852422
1178 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1179 depends on CPU_V7
1180 help
1181 This option enables the workaround for:
1182 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1183 instruction might deadlock. Fixed in r0p1.
1184 - Cortex-A12 852422: Execution of a sequence of instructions might
1185 lead to either a data corruption or a CPU deadlock. Not fixed in
1186 any Cortex-A12 cores yet.
1187 This workaround for all both errata involves setting bit[12] of the
1188 Feature Register. This bit disables an optimisation applied to a
1189 sequence of 2 instructions that use opposing condition codes.
1190
416bcf21
DA
1191config ARM_ERRATA_821420
1192 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1193 depends on CPU_V7
1194 help
1195 This option enables the workaround for the 821420 Cortex-A12
1196 (all revs) erratum. In very rare timing conditions, a sequence
1197 of VMOV to Core registers instructions, for which the second
1198 one is in the shadow of a branch or abort, can lead to a
1199 deadlock when the VMOV instructions are issued out-of-order.
1200
9f6f9354
DA
1201config ARM_ERRATA_825619
1202 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1203 depends on CPU_V7
1204 help
1205 This option enables the workaround for the 825619 Cortex-A12
1206 (all revs) erratum. Within rare timing constraints, executing a
1207 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1208 and Device/Strongly-Ordered loads and stores might cause deadlock
1209
1210config ARM_ERRATA_852421
1211 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1212 depends on CPU_V7
1213 help
1214 This option enables the workaround for the 852421 Cortex-A17
1215 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1216 execution of a DMB ST instruction might fail to properly order
1217 stores from GroupA and stores from GroupB.
1218
62c0f4a5
DA
1219config ARM_ERRATA_852423
1220 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1221 depends on CPU_V7
1222 help
1223 This option enables the workaround for:
1224 - Cortex-A17 852423: Execution of a sequence of instructions might
1225 lead to either a data corruption or a CPU deadlock. Not fixed in
1226 any Cortex-A17 cores yet.
1227 This is identical to Cortex-A12 erratum 852422. It is a separate
1228 config option from the A12 erratum due to the way errata are checked
1229 for and handled.
1230
1da177e4
LT
1231endmenu
1232
1233source "arch/arm/common/Kconfig"
1234
1da177e4
LT
1235menu "Bus support"
1236
1da177e4
LT
1237config ISA
1238 bool
1da177e4
LT
1239 help
1240 Find out whether you have ISA slots on your motherboard. ISA is the
1241 name of a bus system, i.e. the way the CPU talks to the other stuff
1242 inside your box. Other bus systems are PCI, EISA, MicroChannel
1243 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1244 newer boards don't support it. If you have ISA, say Y, otherwise N.
1245
065909b9 1246# Select ISA DMA controller support
1da177e4
LT
1247config ISA_DMA
1248 bool
065909b9 1249 select ISA_DMA_API
1da177e4 1250
065909b9 1251# Select ISA DMA interface
5cae841b
AV
1252config ISA_DMA_API
1253 bool
5cae841b 1254
1da177e4 1255config PCI
0b05da72 1256 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1257 help
1258 Find out whether you have a PCI motherboard. PCI is the name of a
1259 bus system, i.e. the way the CPU talks to the other stuff inside
1260 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1261 VESA. If you have PCI, say Y, otherwise N.
1262
52882173
AV
1263config PCI_DOMAINS
1264 bool
1265 depends on PCI
1266
8c7d1474
LP
1267config PCI_DOMAINS_GENERIC
1268 def_bool PCI_DOMAINS
1269
b080ac8a
MRJ
1270config PCI_NANOENGINE
1271 bool "BSE nanoEngine PCI support"
1272 depends on SA1100_NANOENGINE
1273 help
1274 Enable PCI on the BSE nanoEngine board.
1275
36e23590
MW
1276config PCI_SYSCALL
1277 def_bool PCI
1278
a0113a99
MR
1279config PCI_HOST_ITE8152
1280 bool
1281 depends on PCI && MACH_ARMCORE
1282 default y
1283 select DMABOUNCE
1284
1da177e4
LT
1285source "drivers/pci/Kconfig"
1286
1287source "drivers/pcmcia/Kconfig"
1288
1289endmenu
1290
1291menu "Kernel Features"
1292
3b55658a
DM
1293config HAVE_SMP
1294 bool
1295 help
1296 This option should be selected by machines which have an SMP-
1297 capable CPU.
1298
1299 The only effect of this option is to make the SMP-related
1300 options available to the user for configuration.
1301
1da177e4 1302config SMP
bb2d8130 1303 bool "Symmetric Multi-Processing"
fbb4ddac 1304 depends on CPU_V6K || CPU_V7
bc28248e 1305 depends on GENERIC_CLOCKEVENTS
3b55658a 1306 depends on HAVE_SMP
801bb21c 1307 depends on MMU || ARM_MPU
0361748f 1308 select IRQ_WORK
1da177e4
LT
1309 help
1310 This enables support for systems with more than one CPU. If you have
4a474157
RG
1311 a system with only one CPU, say N. If you have a system with more
1312 than one CPU, say Y.
1da177e4 1313
4a474157 1314 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1315 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1316 you say Y here, the kernel will run on many, but not all,
1317 uniprocessor machines. On a uniprocessor machine, the kernel
1318 will run faster if you say N here.
1da177e4 1319
395cf969 1320 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1321 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1322 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1323
1324 If you don't know what to do here, say N.
1325
f00ec48f 1326config SMP_ON_UP
5744ff43 1327 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1328 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1329 default y
1330 help
1331 SMP kernels contain instructions which fail on non-SMP processors.
1332 Enabling this option allows the kernel to modify itself to make
1333 these instructions safe. Disabling it allows about 1K of space
1334 savings.
1335
1336 If you don't know what to do here, say Y.
1337
c9018aab
VG
1338config ARM_CPU_TOPOLOGY
1339 bool "Support cpu topology definition"
1340 depends on SMP && CPU_V7
1341 default y
1342 help
1343 Support ARM cpu topology definition. The MPIDR register defines
1344 affinity between processors which is then used to describe the cpu
1345 topology of an ARM System.
1346
1347config SCHED_MC
1348 bool "Multi-core scheduler support"
1349 depends on ARM_CPU_TOPOLOGY
1350 help
1351 Multi-core scheduler support improves the CPU scheduler's decision
1352 making when dealing with multi-core CPU chips at a cost of slightly
1353 increased overhead in some places. If unsure say N here.
1354
1355config SCHED_SMT
1356 bool "SMT scheduler support"
1357 depends on ARM_CPU_TOPOLOGY
1358 help
1359 Improves the CPU scheduler's decision making when dealing with
1360 MultiThreading at a cost of slightly increased overhead in some
1361 places. If unsure say N here.
1362
a8cbcd92
RK
1363config HAVE_ARM_SCU
1364 bool
a8cbcd92
RK
1365 help
1366 This option enables support for the ARM system coherency unit
1367
8a4da6e3 1368config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1369 bool "Architected timer support"
1370 depends on CPU_V7
8a4da6e3 1371 select ARM_ARCH_TIMER
0c403462 1372 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1373 help
1374 This option enables support for the ARM architected timer
1375
f32f4ce2
RK
1376config HAVE_ARM_TWD
1377 bool
da4a686a 1378 select CLKSRC_OF if OF
f32f4ce2
RK
1379 help
1380 This options enables support for the ARM timer and watchdog unit
1381
e8db288e
NP
1382config MCPM
1383 bool "Multi-Cluster Power Management"
1384 depends on CPU_V7 && SMP
1385 help
1386 This option provides the common power management infrastructure
1387 for (multi-)cluster based systems, such as big.LITTLE based
1388 systems.
1389
ebf4a5c5
HZ
1390config MCPM_QUAD_CLUSTER
1391 bool
1392 depends on MCPM
1393 help
1394 To avoid wasting resources unnecessarily, MCPM only supports up
1395 to 2 clusters by default.
1396 Platforms with 3 or 4 clusters that use MCPM must select this
1397 option to allow the additional clusters to be managed.
1398
1c33be57
NP
1399config BIG_LITTLE
1400 bool "big.LITTLE support (Experimental)"
1401 depends on CPU_V7 && SMP
1402 select MCPM
1403 help
1404 This option enables support selections for the big.LITTLE
1405 system architecture.
1406
1407config BL_SWITCHER
1408 bool "big.LITTLE switcher support"
6c044fec 1409 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1410 select CPU_PM
1c33be57
NP
1411 help
1412 The big.LITTLE "switcher" provides the core functionality to
1413 transparently handle transition between a cluster of A15's
1414 and a cluster of A7's in a big.LITTLE system.
1415
b22537c6
NP
1416config BL_SWITCHER_DUMMY_IF
1417 tristate "Simple big.LITTLE switcher user interface"
1418 depends on BL_SWITCHER && DEBUG_KERNEL
1419 help
1420 This is a simple and dummy char dev interface to control
1421 the big.LITTLE switcher core code. It is meant for
1422 debugging purposes only.
1423
8d5796d2
LB
1424choice
1425 prompt "Memory split"
006fa259 1426 depends on MMU
8d5796d2
LB
1427 default VMSPLIT_3G
1428 help
1429 Select the desired split between kernel and user memory.
1430
1431 If you are not absolutely sure what you are doing, leave this
1432 option alone!
1433
1434 config VMSPLIT_3G
1435 bool "3G/1G user/kernel split"
63ce446c
NP
1436 config VMSPLIT_3G_OPT
1437 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1438 config VMSPLIT_2G
1439 bool "2G/2G user/kernel split"
1440 config VMSPLIT_1G
1441 bool "1G/3G user/kernel split"
1442endchoice
1443
1444config PAGE_OFFSET
1445 hex
006fa259 1446 default PHYS_OFFSET if !MMU
8d5796d2
LB
1447 default 0x40000000 if VMSPLIT_1G
1448 default 0x80000000 if VMSPLIT_2G
63ce446c 1449 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1450 default 0xC0000000
1451
1da177e4
LT
1452config NR_CPUS
1453 int "Maximum number of CPUs (2-32)"
1454 range 2 32
1455 depends on SMP
1456 default "4"
1457
a054a811 1458config HOTPLUG_CPU
00b7dede 1459 bool "Support for hot-pluggable CPUs"
40b31360 1460 depends on SMP
a054a811
RK
1461 help
1462 Say Y here to experiment with turning CPUs off and on. CPUs
1463 can be controlled through /sys/devices/system/cpu.
1464
2bdd424f
WD
1465config ARM_PSCI
1466 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1467 depends on HAVE_ARM_SMCCC
be120397 1468 select ARM_PSCI_FW
2bdd424f
WD
1469 help
1470 Say Y here if you want Linux to communicate with system firmware
1471 implementing the PSCI specification for CPU-centric power
1472 management operations described in ARM document number ARM DEN
1473 0022A ("Power State Coordination Interface System Software on
1474 ARM processors").
1475
2a6ad871
MR
1476# The GPIO number here must be sorted by descending number. In case of
1477# a multiplatform kernel, we just want the highest value required by the
1478# selected platforms.
44986ab0
PDSN
1479config ARCH_NR_GPIO
1480 int
b35d2e56
GF
1481 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1482 ARCH_ZYNQ
aa42587a
TF
1483 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1484 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1485 default 416 if ARCH_SUNXI
06b851e5 1486 default 392 if ARCH_U8500
01bb914c 1487 default 352 if ARCH_VT8500
7b5da4c3 1488 default 288 if ARCH_ROCKCHIP
2a6ad871 1489 default 264 if MACH_H4700
44986ab0
PDSN
1490 default 0
1491 help
1492 Maximum number of GPIOs in the system.
1493
1494 If unsure, leave the default value.
1495
d45a398f 1496source kernel/Kconfig.preempt
1da177e4 1497
c9218b16 1498config HZ_FIXED
f8065813 1499 int
070b8b43 1500 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1501 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1502 default 128 if SOC_AT91RM9200
47d84682 1503 default 0
c9218b16
RK
1504
1505choice
47d84682 1506 depends on HZ_FIXED = 0
c9218b16
RK
1507 prompt "Timer frequency"
1508
1509config HZ_100
1510 bool "100 Hz"
1511
1512config HZ_200
1513 bool "200 Hz"
1514
1515config HZ_250
1516 bool "250 Hz"
1517
1518config HZ_300
1519 bool "300 Hz"
1520
1521config HZ_500
1522 bool "500 Hz"
1523
1524config HZ_1000
1525 bool "1000 Hz"
1526
1527endchoice
1528
1529config HZ
1530 int
47d84682 1531 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1532 default 100 if HZ_100
1533 default 200 if HZ_200
1534 default 250 if HZ_250
1535 default 300 if HZ_300
1536 default 500 if HZ_500
1537 default 1000
1538
1539config SCHED_HRTICK
1540 def_bool HIGH_RES_TIMERS
f8065813 1541
16c79651 1542config THUMB2_KERNEL
bc7dea00 1543 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1544 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1545 default y if CPU_THUMBONLY
16c79651
CM
1546 select AEABI
1547 select ARM_ASM_UNIFIED
89bace65 1548 select ARM_UNWIND
16c79651
CM
1549 help
1550 By enabling this option, the kernel will be compiled in
1551 Thumb-2 mode. A compiler/assembler that understand the unified
1552 ARM-Thumb syntax is needed.
1553
1554 If unsure, say N.
1555
6f685c5c
DM
1556config THUMB2_AVOID_R_ARM_THM_JUMP11
1557 bool "Work around buggy Thumb-2 short branch relocations in gas"
1558 depends on THUMB2_KERNEL && MODULES
1559 default y
1560 help
1561 Various binutils versions can resolve Thumb-2 branches to
1562 locally-defined, preemptible global symbols as short-range "b.n"
1563 branch instructions.
1564
1565 This is a problem, because there's no guarantee the final
1566 destination of the symbol, or any candidate locations for a
1567 trampoline, are within range of the branch. For this reason, the
1568 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1569 relocation in modules at all, and it makes little sense to add
1570 support.
1571
1572 The symptom is that the kernel fails with an "unsupported
1573 relocation" error when loading some modules.
1574
1575 Until fixed tools are available, passing
1576 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1577 code which hits this problem, at the cost of a bit of extra runtime
1578 stack usage in some cases.
1579
1580 The problem is described in more detail at:
1581 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1582
1583 Only Thumb-2 kernels are affected.
1584
1585 Unless you are sure your tools don't have this problem, say Y.
1586
0becb088
CM
1587config ARM_ASM_UNIFIED
1588 bool
1589
42f25bdd
NP
1590config ARM_PATCH_IDIV
1591 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1592 depends on CPU_32v7 && !XIP_KERNEL
1593 default y
1594 help
1595 The ARM compiler inserts calls to __aeabi_idiv() and
1596 __aeabi_uidiv() when it needs to perform division on signed
1597 and unsigned integers. Some v7 CPUs have support for the sdiv
1598 and udiv instructions that can be used to implement those
1599 functions.
1600
1601 Enabling this option allows the kernel to modify itself to
1602 replace the first two instructions of these library functions
1603 with the sdiv or udiv plus "bx lr" instructions when the CPU
1604 it is running on supports them. Typically this will be faster
1605 and less power intensive than running the original library
1606 code to do integer division.
1607
704bdda0
NP
1608config AEABI
1609 bool "Use the ARM EABI to compile the kernel"
1610 help
1611 This option allows for the kernel to be compiled using the latest
1612 ARM ABI (aka EABI). This is only useful if you are using a user
1613 space environment that is also compiled with EABI.
1614
1615 Since there are major incompatibilities between the legacy ABI and
1616 EABI, especially with regard to structure member alignment, this
1617 option also changes the kernel syscall calling convention to
1618 disambiguate both ABIs and allow for backward compatibility support
1619 (selected with CONFIG_OABI_COMPAT).
1620
1621 To use this you need GCC version 4.0.0 or later.
1622
6c90c872 1623config OABI_COMPAT
a73a3ff1 1624 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1625 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1626 help
1627 This option preserves the old syscall interface along with the
1628 new (ARM EABI) one. It also provides a compatibility layer to
1629 intercept syscalls that have structure arguments which layout
1630 in memory differs between the legacy ABI and the new ARM EABI
1631 (only for non "thumb" binaries). This option adds a tiny
1632 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1633
1634 The seccomp filter system will not be available when this is
1635 selected, since there is no way yet to sensibly distinguish
1636 between calling conventions during filtering.
1637
6c90c872
NP
1638 If you know you'll be using only pure EABI user space then you
1639 can say N here. If this option is not selected and you attempt
1640 to execute a legacy ABI binary then the result will be
1641 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1642 at all). If in doubt say N.
6c90c872 1643
eb33575c 1644config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1645 bool
e80d6a24 1646
05944d74
RK
1647config ARCH_SPARSEMEM_ENABLE
1648 bool
1649
07a2f737
RK
1650config ARCH_SPARSEMEM_DEFAULT
1651 def_bool ARCH_SPARSEMEM_ENABLE
1652
05944d74 1653config ARCH_SELECT_MEMORY_MODEL
be370302 1654 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1655
7b7bf499
WD
1656config HAVE_ARCH_PFN_VALID
1657 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1658
b8cd51af
SC
1659config HAVE_GENERIC_RCU_GUP
1660 def_bool y
1661 depends on ARM_LPAE
1662
053a96ca 1663config HIGHMEM
e8db89a2
RK
1664 bool "High Memory Support"
1665 depends on MMU
053a96ca
NP
1666 help
1667 The address space of ARM processors is only 4 Gigabytes large
1668 and it has to accommodate user address space, kernel address
1669 space as well as some memory mapped IO. That means that, if you
1670 have a large amount of physical memory and/or IO, not all of the
1671 memory can be "permanently mapped" by the kernel. The physical
1672 memory that is not permanently mapped is called "high memory".
1673
1674 Depending on the selected kernel/user memory split, minimum
1675 vmalloc space and actual amount of RAM, you may not need this
1676 option which should result in a slightly faster kernel.
1677
1678 If unsure, say n.
1679
65cec8e3 1680config HIGHPTE
9a431bd5 1681 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1682 depends on HIGHMEM
9a431bd5 1683 default y
b4d103d1
RK
1684 help
1685 The VM uses one page of physical memory for each page table.
1686 For systems with a lot of processes, this can use a lot of
1687 precious low memory, eventually leading to low memory being
1688 consumed by page tables. Setting this option will allow
1689 user-space 2nd level page tables to reside in high memory.
65cec8e3 1690
a5e090ac
RK
1691config CPU_SW_DOMAIN_PAN
1692 bool "Enable use of CPU domains to implement privileged no-access"
1693 depends on MMU && !ARM_LPAE
1b8873a0
JI
1694 default y
1695 help
a5e090ac
RK
1696 Increase kernel security by ensuring that normal kernel accesses
1697 are unable to access userspace addresses. This can help prevent
1698 use-after-free bugs becoming an exploitable privilege escalation
1699 by ensuring that magic values (such as LIST_POISON) will always
1700 fault when dereferenced.
1701
1702 CPUs with low-vector mappings use a best-efforts implementation.
1703 Their lower 1MB needs to remain accessible for the vectors, but
1704 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1705
1b8873a0 1706config HW_PERF_EVENTS
fa8ad788
MR
1707 def_bool y
1708 depends on ARM_PMU
1b8873a0 1709
1355e2a6
CM
1710config SYS_SUPPORTS_HUGETLBFS
1711 def_bool y
1712 depends on ARM_LPAE
1713
8d962507
CM
1714config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1715 def_bool y
1716 depends on ARM_LPAE
1717
4bfab203
SC
1718config ARCH_WANT_GENERAL_HUGETLB
1719 def_bool y
1720
7d485f64
AB
1721config ARM_MODULE_PLTS
1722 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1723 depends on MODULES
1724 help
1725 Allocate PLTs when loading modules so that jumps and calls whose
1726 targets are too far away for their relative offsets to be encoded
1727 in the instructions themselves can be bounced via veneers in the
1728 module's PLT. This allows modules to be allocated in the generic
1729 vmalloc area after the dedicated module memory area has been
1730 exhausted. The modules will use slightly more memory, but after
1731 rounding up to page size, the actual memory footprint is usually
1732 the same.
1733
1734 Say y if you are getting out of memory errors while loading modules
1735
3f22ab27
DH
1736source "mm/Kconfig"
1737
c1b2d970 1738config FORCE_MAX_ZONEORDER
36d6c928 1739 int "Maximum zone order"
898f08e1 1740 default "12" if SOC_AM33XX
6d85e2b0 1741 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1742 default "11"
1743 help
1744 The kernel memory allocator divides physically contiguous memory
1745 blocks into "zones", where each zone is a power of two number of
1746 pages. This option selects the largest power of two that the kernel
1747 keeps in the memory allocator. If you need to allocate very large
1748 blocks of physically contiguous memory, then you may need to
1749 increase this value.
1750
1751 This config option is actually maximum order plus one. For example,
1752 a value of 11 means that the largest free memory block is 2^10 pages.
1753
1da177e4
LT
1754config ALIGNMENT_TRAP
1755 bool
f12d0d7c 1756 depends on CPU_CP15_MMU
1da177e4 1757 default y if !ARCH_EBSA110
e119bfff 1758 select HAVE_PROC_CPU if PROC_FS
1da177e4 1759 help
84eb8d06 1760 ARM processors cannot fetch/store information which is not
1da177e4
LT
1761 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1762 address divisible by 4. On 32-bit ARM processors, these non-aligned
1763 fetch/store instructions will be emulated in software if you say
1764 here, which has a severe performance impact. This is necessary for
1765 correct operation of some network protocols. With an IP-only
1766 configuration it is safe to say N, otherwise say Y.
1767
39ec58f3 1768config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1769 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1770 depends on MMU
39ec58f3
LB
1771 default y if CPU_FEROCEON
1772 help
1773 Implement faster copy_to_user and clear_user methods for CPU
1774 cores where a 8-word STM instruction give significantly higher
1775 memory write throughput than a sequence of individual 32bit stores.
1776
1777 A possible side effect is a slight increase in scheduling latency
1778 between threads sharing the same address space if they invoke
1779 such copy operations with large buffers.
1780
1781 However, if the CPU data cache is using a write-allocate mode,
1782 this option is unlikely to provide any performance gain.
1783
70c70d97
NP
1784config SECCOMP
1785 bool
1786 prompt "Enable seccomp to safely compute untrusted bytecode"
1787 ---help---
1788 This kernel feature is useful for number crunching applications
1789 that may need to compute untrusted bytecode during their
1790 execution. By using pipes or other transports made available to
1791 the process as file descriptors supporting the read/write
1792 syscalls, it's possible to isolate those applications in
1793 their own address space using seccomp. Once seccomp is
1794 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1795 and the task is only allowed to execute a few safe syscalls
1796 defined by each seccomp mode.
1797
06e6295b
SS
1798config SWIOTLB
1799 def_bool y
1800
1801config IOMMU_HELPER
1802 def_bool SWIOTLB
1803
02c2433b
SS
1804config PARAVIRT
1805 bool "Enable paravirtualization code"
1806 help
1807 This changes the kernel so it can modify itself when it is run
1808 under a hypervisor, potentially improving performance significantly
1809 over full virtualization.
1810
1811config PARAVIRT_TIME_ACCOUNTING
1812 bool "Paravirtual steal time accounting"
1813 select PARAVIRT
1814 default n
1815 help
1816 Select this option to enable fine granularity task steal time
1817 accounting. Time spent executing other tasks in parallel with
1818 the current vCPU is discounted from the vCPU power. To account for
1819 that, there can be a small performance impact.
1820
1821 If in doubt, say N here.
1822
eff8d644
SS
1823config XEN_DOM0
1824 def_bool y
1825 depends on XEN
1826
1827config XEN
c2ba1f7d 1828 bool "Xen guest support on ARM"
85323a99 1829 depends on ARM && AEABI && OF
f880b67d 1830 depends on CPU_V7 && !CPU_V6
85323a99 1831 depends on !GENERIC_ATOMIC64
7693decc 1832 depends on MMU
51aaf81f 1833 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1834 select ARM_PSCI
83862ccf 1835 select SWIOTLB_XEN
02c2433b 1836 select PARAVIRT
eff8d644
SS
1837 help
1838 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1839
1da177e4
LT
1840endmenu
1841
1842menu "Boot options"
1843
9eb8f674
GL
1844config USE_OF
1845 bool "Flattened Device Tree support"
b1b3f49c 1846 select IRQ_DOMAIN
9eb8f674 1847 select OF
9eb8f674
GL
1848 help
1849 Include support for flattened device tree machine descriptions.
1850
bd51e2f5
NP
1851config ATAGS
1852 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1853 default y
1854 help
1855 This is the traditional way of passing data to the kernel at boot
1856 time. If you are solely relying on the flattened device tree (or
1857 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1858 to remove ATAGS support from your kernel binary. If unsure,
1859 leave this to y.
1860
1861config DEPRECATED_PARAM_STRUCT
1862 bool "Provide old way to pass kernel parameters"
1863 depends on ATAGS
1864 help
1865 This was deprecated in 2001 and announced to live on for 5 years.
1866 Some old boot loaders still use this way.
1867
1da177e4
LT
1868# Compressed boot loader in ROM. Yes, we really want to ask about
1869# TEXT and BSS so we preserve their values in the config files.
1870config ZBOOT_ROM_TEXT
1871 hex "Compressed ROM boot loader base address"
1872 default "0"
1873 help
1874 The physical address at which the ROM-able zImage is to be
1875 placed in the target. Platforms which normally make use of
1876 ROM-able zImage formats normally set this to a suitable
1877 value in their defconfig file.
1878
1879 If ZBOOT_ROM is not enabled, this has no effect.
1880
1881config ZBOOT_ROM_BSS
1882 hex "Compressed ROM boot loader BSS address"
1883 default "0"
1884 help
f8c440b2
DF
1885 The base address of an area of read/write memory in the target
1886 for the ROM-able zImage which must be available while the
1887 decompressor is running. It must be large enough to hold the
1888 entire decompressed kernel plus an additional 128 KiB.
1889 Platforms which normally make use of ROM-able zImage formats
1890 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1891
1892 If ZBOOT_ROM is not enabled, this has no effect.
1893
1894config ZBOOT_ROM
1895 bool "Compressed boot loader in ROM/flash"
1896 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1897 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1898 help
1899 Say Y here if you intend to execute your compressed kernel image
1900 (zImage) directly from ROM or flash. If unsure, say N.
1901
e2a6a3aa
JB
1902config ARM_APPENDED_DTB
1903 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1904 depends on OF
e2a6a3aa
JB
1905 help
1906 With this option, the boot code will look for a device tree binary
1907 (DTB) appended to zImage
1908 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1909
1910 This is meant as a backward compatibility convenience for those
1911 systems with a bootloader that can't be upgraded to accommodate
1912 the documented boot protocol using a device tree.
1913
1914 Beware that there is very little in terms of protection against
1915 this option being confused by leftover garbage in memory that might
1916 look like a DTB header after a reboot if no actual DTB is appended
1917 to zImage. Do not leave this option active in a production kernel
1918 if you don't intend to always append a DTB. Proper passing of the
1919 location into r2 of a bootloader provided DTB is always preferable
1920 to this option.
1921
b90b9a38
NP
1922config ARM_ATAG_DTB_COMPAT
1923 bool "Supplement the appended DTB with traditional ATAG information"
1924 depends on ARM_APPENDED_DTB
1925 help
1926 Some old bootloaders can't be updated to a DTB capable one, yet
1927 they provide ATAGs with memory configuration, the ramdisk address,
1928 the kernel cmdline string, etc. Such information is dynamically
1929 provided by the bootloader and can't always be stored in a static
1930 DTB. To allow a device tree enabled kernel to be used with such
1931 bootloaders, this option allows zImage to extract the information
1932 from the ATAG list and store it at run time into the appended DTB.
1933
d0f34a11
GR
1934choice
1935 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1936 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1937
1938config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1939 bool "Use bootloader kernel arguments if available"
1940 help
1941 Uses the command-line options passed by the boot loader instead of
1942 the device tree bootargs property. If the boot loader doesn't provide
1943 any, the device tree bootargs property will be used.
1944
1945config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1946 bool "Extend with bootloader kernel arguments"
1947 help
1948 The command-line arguments provided by the boot loader will be
1949 appended to the the device tree bootargs property.
1950
1951endchoice
1952
1da177e4
LT
1953config CMDLINE
1954 string "Default kernel command string"
1955 default ""
1956 help
1957 On some architectures (EBSA110 and CATS), there is currently no way
1958 for the boot loader to pass arguments to the kernel. For these
1959 architectures, you should supply some command-line options at build
1960 time by entering them here. As a minimum, you should specify the
1961 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1962
4394c124
VB
1963choice
1964 prompt "Kernel command line type" if CMDLINE != ""
1965 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1966 depends on ATAGS
4394c124
VB
1967
1968config CMDLINE_FROM_BOOTLOADER
1969 bool "Use bootloader kernel arguments if available"
1970 help
1971 Uses the command-line options passed by the boot loader. If
1972 the boot loader doesn't provide any, the default kernel command
1973 string provided in CMDLINE will be used.
1974
1975config CMDLINE_EXTEND
1976 bool "Extend bootloader kernel arguments"
1977 help
1978 The command-line arguments provided by the boot loader will be
1979 appended to the default kernel command string.
1980
92d2040d
AH
1981config CMDLINE_FORCE
1982 bool "Always use the default kernel command string"
92d2040d
AH
1983 help
1984 Always use the default kernel command string, even if the boot
1985 loader passes other arguments to the kernel.
1986 This is useful if you cannot or don't want to change the
1987 command-line options your boot loader passes to the kernel.
4394c124 1988endchoice
92d2040d 1989
1da177e4
LT
1990config XIP_KERNEL
1991 bool "Kernel Execute-In-Place from ROM"
10968131 1992 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1993 help
1994 Execute-In-Place allows the kernel to run from non-volatile storage
1995 directly addressable by the CPU, such as NOR flash. This saves RAM
1996 space since the text section of the kernel is not loaded from flash
1997 to RAM. Read-write sections, such as the data section and stack,
1998 are still copied to RAM. The XIP kernel is not compressed since
1999 it has to run directly from flash, so it will take more space to
2000 store it. The flash address used to link the kernel object files,
2001 and for storing it, is configuration dependent. Therefore, if you
2002 say Y here, you must know the proper physical address where to
2003 store the kernel image depending on your own flash memory usage.
2004
2005 Also note that the make target becomes "make xipImage" rather than
2006 "make zImage" or "make Image". The final kernel binary to put in
2007 ROM memory will be arch/arm/boot/xipImage.
2008
2009 If unsure, say N.
2010
2011config XIP_PHYS_ADDR
2012 hex "XIP Kernel Physical Location"
2013 depends on XIP_KERNEL
2014 default "0x00080000"
2015 help
2016 This is the physical address in your flash memory the kernel will
2017 be linked for and stored to. This address is dependent on your
2018 own flash usage.
2019
c587e4a6
RP
2020config KEXEC
2021 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2022 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2023 depends on !CPU_V7M
2965faa5 2024 select KEXEC_CORE
c587e4a6
RP
2025 help
2026 kexec is a system call that implements the ability to shutdown your
2027 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2028 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2029 you can start any kernel with it, not just Linux.
2030
2031 It is an ongoing process to be certain the hardware in a machine
2032 is properly shutdown, so do not be surprised if this code does not
bf220695 2033 initially work for you.
c587e4a6 2034
4cd9d6f7
RP
2035config ATAGS_PROC
2036 bool "Export atags in procfs"
bd51e2f5 2037 depends on ATAGS && KEXEC
b98d7291 2038 default y
4cd9d6f7
RP
2039 help
2040 Should the atags used to boot the kernel be exported in an "atags"
2041 file in procfs. Useful with kexec.
2042
cb5d39b3
MW
2043config CRASH_DUMP
2044 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2045 help
2046 Generate crash dump after being started by kexec. This should
2047 be normally only set in special crash dump kernels which are
2048 loaded in the main kernel with kexec-tools into a specially
2049 reserved region and then later executed after a crash by
2050 kdump/kexec. The crash dump kernel must be compiled to a
2051 memory address not used by the main kernel
2052
2053 For more details see Documentation/kdump/kdump.txt
2054
e69edc79
EM
2055config AUTO_ZRELADDR
2056 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2057 help
2058 ZRELADDR is the physical address where the decompressed kernel
2059 image will be placed. If AUTO_ZRELADDR is selected, the address
2060 will be determined at run-time by masking the current IP with
2061 0xf8000000. This assumes the zImage being placed in the first 128MB
2062 from start of memory.
2063
81a0bc39
RF
2064config EFI_STUB
2065 bool
2066
2067config EFI
2068 bool "UEFI runtime support"
2069 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2070 select UCS2_STRING
2071 select EFI_PARAMS_FROM_FDT
2072 select EFI_STUB
2073 select EFI_ARMSTUB
2074 select EFI_RUNTIME_WRAPPERS
2075 ---help---
2076 This option provides support for runtime services provided
2077 by UEFI firmware (such as non-volatile variables, realtime
2078 clock, and platform reset). A UEFI stub is also provided to
2079 allow the kernel to be booted as an EFI application. This
2080 is only useful for kernels that may run on systems that have
2081 UEFI firmware.
2082
1da177e4
LT
2083endmenu
2084
ac9d7efc 2085menu "CPU Power Management"
1da177e4 2086
1da177e4 2087source "drivers/cpufreq/Kconfig"
1da177e4 2088
ac9d7efc
RK
2089source "drivers/cpuidle/Kconfig"
2090
2091endmenu
2092
1da177e4
LT
2093menu "Floating point emulation"
2094
2095comment "At least one emulation must be selected"
2096
2097config FPE_NWFPE
2098 bool "NWFPE math emulation"
593c252a 2099 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2100 ---help---
2101 Say Y to include the NWFPE floating point emulator in the kernel.
2102 This is necessary to run most binaries. Linux does not currently
2103 support floating point hardware so you need to say Y here even if
2104 your machine has an FPA or floating point co-processor podule.
2105
2106 You may say N here if you are going to load the Acorn FPEmulator
2107 early in the bootup.
2108
2109config FPE_NWFPE_XP
2110 bool "Support extended precision"
bedf142b 2111 depends on FPE_NWFPE
1da177e4
LT
2112 help
2113 Say Y to include 80-bit support in the kernel floating-point
2114 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2115 Note that gcc does not generate 80-bit operations by default,
2116 so in most cases this option only enlarges the size of the
2117 floating point emulator without any good reason.
2118
2119 You almost surely want to say N here.
2120
2121config FPE_FASTFPE
2122 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2123 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2124 ---help---
2125 Say Y here to include the FAST floating point emulator in the kernel.
2126 This is an experimental much faster emulator which now also has full
2127 precision for the mantissa. It does not support any exceptions.
2128 It is very simple, and approximately 3-6 times faster than NWFPE.
2129
2130 It should be sufficient for most programs. It may be not suitable
2131 for scientific calculations, but you have to check this for yourself.
2132 If you do not feel you need a faster FP emulation you should better
2133 choose NWFPE.
2134
2135config VFP
2136 bool "VFP-format floating point maths"
e399b1a4 2137 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2138 help
2139 Say Y to include VFP support code in the kernel. This is needed
2140 if your hardware includes a VFP unit.
2141
2142 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2143 release notes and additional status information.
2144
2145 Say N if your target does not have VFP hardware.
2146
25ebee02
CM
2147config VFPv3
2148 bool
2149 depends on VFP
2150 default y if CPU_V7
2151
b5872db4
CM
2152config NEON
2153 bool "Advanced SIMD (NEON) Extension support"
2154 depends on VFPv3 && CPU_V7
2155 help
2156 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2157 Extension.
2158
73c132c1
AB
2159config KERNEL_MODE_NEON
2160 bool "Support for NEON in kernel mode"
c4a30c3b 2161 depends on NEON && AEABI
73c132c1
AB
2162 help
2163 Say Y to include support for NEON in kernel mode.
2164
1da177e4
LT
2165endmenu
2166
2167menu "Userspace binary formats"
2168
2169source "fs/Kconfig.binfmt"
2170
1da177e4
LT
2171endmenu
2172
2173menu "Power management options"
2174
eceab4ac 2175source "kernel/power/Kconfig"
1da177e4 2176
f4cb5700 2177config ARCH_SUSPEND_POSSIBLE
19a0519d 2178 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2179 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2180 def_bool y
2181
15e0d9e3 2182config ARM_CPU_SUSPEND
8b6f2499 2183 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 2184 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 2185
603fb42a
SC
2186config ARCH_HIBERNATION_POSSIBLE
2187 bool
2188 depends on MMU
2189 default y if ARCH_SUSPEND_POSSIBLE
2190
1da177e4
LT
2191endmenu
2192
d5950b43
SR
2193source "net/Kconfig"
2194
ac25150f 2195source "drivers/Kconfig"
1da177e4 2196
916f743d
KG
2197source "drivers/firmware/Kconfig"
2198
1da177e4
LT
2199source "fs/Kconfig"
2200
1da177e4
LT
2201source "arch/arm/Kconfig.debug"
2202
2203source "security/Kconfig"
2204
2205source "crypto/Kconfig"
652ccae5
AB
2206if CRYPTO
2207source "arch/arm/crypto/Kconfig"
2208endif
1da177e4
LT
2209
2210source "lib/Kconfig"
749cf76c
CD
2211
2212source "arch/arm/kvm/Kconfig"