]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
ARM: Dove: allow PCI to be disabled
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
52 help
53 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 54 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 56 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
59
74facffe
RK
60config ARM_HAS_SG_CHAIN
61 bool
62
4ce63fcd
MS
63config NEED_SG_DMA_LENGTH
64 bool
65
66config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
69 bool
70
1a189b97
RK
71config HAVE_PWM
72 bool
73
0b05da72
HUK
74config MIGHT_HAVE_PCI
75 bool
76
75e7153a
RB
77config SYS_SUPPORTS_APM_EMULATION
78 bool
79
0a938b97
DB
80config GENERIC_GPIO
81 bool
0a938b97 82
bc581770
LW
83config HAVE_TCM
84 bool
85 select GENERIC_ALLOCATOR
86
e119bfff
RK
87config HAVE_PROC_CPU
88 bool
89
5ea81769
AV
90config NO_IOPORT
91 bool
5ea81769 92
1da177e4
LT
93config EISA
94 bool
95 ---help---
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
98
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
103
104 Say Y here if you are building a kernel for an EISA-based machine.
105
106 Otherwise, say N.
107
108config SBUS
109 bool
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
AV
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
58af4a24
RH
165config ARCH_HAS_DMA_SET_COHERENT_MASK
166 bool
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
13a5045d
RH
174config NEED_RET_TO_USER
175 bool
176
034d2f5a
AV
177config ARCH_MTD_XIP
178 bool
179
c760fc19
HC
180config VECTORS_BASE
181 hex
6afd6fae 182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
184 default 0x00000000
185 help
186 The base address of exception vectors.
187
dc21af99 188config ARM_PATCH_PHYS_VIRT
c1becedc
RK
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
190 default y
b511d75d 191 depends on !XIP_KERNEL && MMU
dc21af99
RK
192 depends on !ARCH_REALVIEW || !SPARSEMEM
193 help
111e9a5c
RK
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
dc21af99 197
111e9a5c 198 This can only be used with non-XIP MMU kernels where the base
daece596 199 of physical memory is at a 16MB boundary.
dc21af99 200
c1becedc
RK
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
dc21af99 204
c334bc15
RH
205config NEED_MACH_IO_H
206 bool
207 help
208 Select this when mach/io.h is required to provide special
209 definitions for this platform. The need for mach/io.h should
210 be avoided when possible.
211
0cdc8b92 212config NEED_MACH_MEMORY_H
1b9f95f8
NP
213 bool
214 help
0cdc8b92
NP
215 Select this when mach/memory.h is required to provide special
216 definitions for this platform. The need for mach/memory.h should
217 be avoided when possible.
dc21af99 218
1b9f95f8 219config PHYS_OFFSET
974c0724 220 hex "Physical address of main memory" if MMU
0cdc8b92 221 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 222 default DRAM_BASE if !MMU
111e9a5c 223 help
1b9f95f8
NP
224 Please provide the physical address corresponding to the
225 location of main memory in your system.
cada3c08 226
87e040b6
SG
227config GENERIC_BUG
228 def_bool y
229 depends on BUG
230
1da177e4
LT
231source "init/Kconfig"
232
dc52ddc0
MH
233source "kernel/Kconfig.freezer"
234
1da177e4
LT
235menu "System Type"
236
3c427975
HC
237config MMU
238 bool "MMU-based Paged Memory Management Support"
239 default y
240 help
241 Select if you want MMU-based virtualised addressing space
242 support by paged memory management. If unsure, say 'Y'.
243
ccf50e23
RK
244#
245# The "ARM system type" choice list is ordered alphabetically by option
246# text. Please add new entries in the option alphabetic order.
247#
1da177e4
LT
248choice
249 prompt "ARM system type"
6a0e2430 250 default ARCH_VERSATILE
1da177e4 251
66314223
DN
252config ARCH_SOCFPGA
253 bool "Altera SOCFPGA family"
254 select ARCH_WANT_OPTIONAL_GPIOLIB
255 select ARM_AMBA
256 select ARM_GIC
257 select CACHE_L2X0
258 select CLKDEV_LOOKUP
259 select COMMON_CLK
260 select CPU_V7
261 select DW_APB_TIMER
262 select DW_APB_TIMER_OF
263 select GENERIC_CLOCKEVENTS
264 select GPIO_PL061 if GPIOLIB
265 select HAVE_ARM_SCU
266 select SPARSE_IRQ
267 select USE_OF
268 help
269 This enables support for Altera SOCFPGA Cyclone V platform
270
4af6fee1
DS
271config ARCH_INTEGRATOR
272 bool "ARM Ltd. Integrator family"
273 select ARM_AMBA
89c52ed4 274 select ARCH_HAS_CPUFREQ
a613163d
LW
275 select COMMON_CLK
276 select CLK_VERSATILE
9904f793 277 select HAVE_TCM
c5a0adb5 278 select ICST
13edd86d 279 select GENERIC_CLOCKEVENTS
f4b8b319 280 select PLAT_VERSATILE
c41b16f8 281 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 282 select NEED_MACH_IO_H
0cdc8b92 283 select NEED_MACH_MEMORY_H
695436e3 284 select SPARSE_IRQ
3108e6ab 285 select MULTI_IRQ_HANDLER
4af6fee1
DS
286 help
287 Support for ARM's Integrator platform.
288
289config ARCH_REALVIEW
290 bool "ARM Ltd. RealView family"
291 select ARM_AMBA
6d803ba7 292 select CLKDEV_LOOKUP
aa3831cf 293 select HAVE_MACH_CLKDEV
c5a0adb5 294 select ICST
ae30ceac 295 select GENERIC_CLOCKEVENTS
eb7fffa3 296 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 297 select PLAT_VERSATILE
56a34b03 298 select PLAT_VERSATILE_CLOCK
3cb5ee49 299 select PLAT_VERSATILE_CLCD
e3887714 300 select ARM_TIMER_SP804
b56ba8aa 301 select GPIO_PL061 if GPIOLIB
0cdc8b92 302 select NEED_MACH_MEMORY_H
4af6fee1
DS
303 help
304 This enables support for ARM Ltd RealView boards.
305
306config ARCH_VERSATILE
307 bool "ARM Ltd. Versatile family"
308 select ARM_AMBA
309 select ARM_VIC
6d803ba7 310 select CLKDEV_LOOKUP
aa3831cf 311 select HAVE_MACH_CLKDEV
c5a0adb5 312 select ICST
89df1272 313 select GENERIC_CLOCKEVENTS
bbeddc43 314 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 315 select NEED_MACH_IO_H if PCI
f4b8b319 316 select PLAT_VERSATILE
56a34b03 317 select PLAT_VERSATILE_CLOCK
3414ba8c 318 select PLAT_VERSATILE_CLCD
c41b16f8 319 select PLAT_VERSATILE_FPGA_IRQ
e3887714 320 select ARM_TIMER_SP804
4af6fee1
DS
321 help
322 This enables support for ARM Ltd Versatile board.
323
ceade897
RK
324config ARCH_VEXPRESS
325 bool "ARM Ltd. Versatile Express family"
326 select ARCH_WANT_OPTIONAL_GPIOLIB
327 select ARM_AMBA
328 select ARM_TIMER_SP804
6d803ba7 329 select CLKDEV_LOOKUP
d1b8a775 330 select COMMON_CLK
ceade897 331 select GENERIC_CLOCKEVENTS
ceade897 332 select HAVE_CLK
95c34f83 333 select HAVE_PATA_PLATFORM
ceade897 334 select ICST
ba81f502 335 select NO_IOPORT
ceade897 336 select PLAT_VERSATILE
0fb44b91 337 select PLAT_VERSATILE_CLCD
b2a54ff0 338 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
339 help
340 This enables support for the ARM Ltd Versatile Express boards.
341
8fc5ffa0
AV
342config ARCH_AT91
343 bool "Atmel AT91"
f373e8c0 344 select ARCH_REQUIRE_GPIOLIB
93686ae8 345 select HAVE_CLK
bd602995 346 select CLKDEV_LOOKUP
e261501d 347 select IRQ_DOMAIN
1ac02d79 348 select NEED_MACH_IO_H if PCCARD
4af6fee1 349 help
929e994f
NF
350 This enables support for systems based on Atmel
351 AT91RM9200 and AT91SAM9* processors.
4af6fee1 352
ccf50e23
RK
353config ARCH_BCMRING
354 bool "Broadcom BCMRING"
355 depends on MMU
356 select CPU_V6
357 select ARM_AMBA
82d63734 358 select ARM_TIMER_SP804
6d803ba7 359 select CLKDEV_LOOKUP
ccf50e23
RK
360 select GENERIC_CLOCKEVENTS
361 select ARCH_WANT_OPTIONAL_GPIOLIB
362 help
363 Support for Broadcom's BCMRing platform.
364
220e6cf7
RH
365config ARCH_HIGHBANK
366 bool "Calxeda Highbank-based"
367 select ARCH_WANT_OPTIONAL_GPIOLIB
368 select ARM_AMBA
369 select ARM_GIC
370 select ARM_TIMER_SP804
22d80379 371 select CACHE_L2X0
220e6cf7 372 select CLKDEV_LOOKUP
8d4d9f52 373 select COMMON_CLK
220e6cf7
RH
374 select CPU_V7
375 select GENERIC_CLOCKEVENTS
376 select HAVE_ARM_SCU
3b55658a 377 select HAVE_SMP
fdfa64a4 378 select SPARSE_IRQ
220e6cf7
RH
379 select USE_OF
380 help
381 Support for the Calxeda Highbank SoC based boards.
382
1da177e4 383config ARCH_CLPS711X
0e2fce59 384 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 385 select CPU_ARM720T
5cfc8ee0 386 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 387 select NEED_MACH_MEMORY_H
f999b8bd 388 help
0e2fce59 389 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 390
d94f944e
AV
391config ARCH_CNS3XXX
392 bool "Cavium Networks CNS3XXX family"
00d2711d 393 select CPU_V6K
d94f944e
AV
394 select GENERIC_CLOCKEVENTS
395 select ARM_GIC
ce5ea9f3 396 select MIGHT_HAVE_CACHE_L2X0
0b05da72 397 select MIGHT_HAVE_PCI
5f32f7a0 398 select PCI_DOMAINS if PCI
d94f944e
AV
399 help
400 Support for Cavium Networks CNS3XXX platform.
401
788c9700
RK
402config ARCH_GEMINI
403 bool "Cortina Systems Gemini"
404 select CPU_FA526
788c9700 405 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 406 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
407 help
408 Support for the Cortina Systems Gemini family SoCs
409
3a6cb8ce
AB
410config ARCH_PRIMA2
411 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
412 select CPU_V7
3a6cb8ce 413 select NO_IOPORT
f6387092 414 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce
AB
415 select GENERIC_CLOCKEVENTS
416 select CLKDEV_LOOKUP
417 select GENERIC_IRQ_CHIP
ce5ea9f3 418 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
419 select PINCTRL
420 select PINCTRL_SIRF
3a6cb8ce
AB
421 select USE_OF
422 select ZONE_DMA
423 help
424 Support for CSR SiRFSoC ARM Cortex A9 Platform
425
1da177e4
LT
426config ARCH_EBSA110
427 bool "EBSA-110"
c750815e 428 select CPU_SA110
f7e68bbf 429 select ISA
c5eb2a2b 430 select NO_IOPORT
5cfc8ee0 431 select ARCH_USES_GETTIMEOFFSET
c334bc15 432 select NEED_MACH_IO_H
0cdc8b92 433 select NEED_MACH_MEMORY_H
1da177e4
LT
434 help
435 This is an evaluation board for the StrongARM processor available
f6c8965a 436 from Digital. It has limited hardware on-board, including an
1da177e4
LT
437 Ethernet interface, two PCMCIA sockets, two serial ports and a
438 parallel port.
439
e7736d47
LB
440config ARCH_EP93XX
441 bool "EP93xx-based"
c750815e 442 select CPU_ARM920T
e7736d47
LB
443 select ARM_AMBA
444 select ARM_VIC
6d803ba7 445 select CLKDEV_LOOKUP
7444a72e 446 select ARCH_REQUIRE_GPIOLIB
eb33575c 447 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 448 select ARCH_USES_GETTIMEOFFSET
5725aeae 449 select NEED_MACH_MEMORY_H
e7736d47
LB
450 help
451 This enables support for the Cirrus EP93xx series of CPUs.
452
1da177e4
LT
453config ARCH_FOOTBRIDGE
454 bool "FootBridge"
c750815e 455 select CPU_SA110
1da177e4 456 select FOOTBRIDGE
4e8d7637 457 select GENERIC_CLOCKEVENTS
d0ee9f40 458 select HAVE_IDE
c334bc15 459 select NEED_MACH_IO_H
0cdc8b92 460 select NEED_MACH_MEMORY_H
f999b8bd
MM
461 help
462 Support for systems based on the DC21285 companion chip
463 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 464
788c9700
RK
465config ARCH_MXC
466 bool "Freescale MXC/iMX-based"
788c9700 467 select GENERIC_CLOCKEVENTS
788c9700 468 select ARCH_REQUIRE_GPIOLIB
6d803ba7 469 select CLKDEV_LOOKUP
234b6ced 470 select CLKSRC_MMIO
8b6c44f1 471 select GENERIC_IRQ_CHIP
ffa2ea3f 472 select MULTI_IRQ_HANDLER
8842a9e2 473 select SPARSE_IRQ
3e62af82 474 select USE_OF
788c9700
RK
475 help
476 Support for Freescale MXC/iMX-based family of processors
477
1d3f33d5
SG
478config ARCH_MXS
479 bool "Freescale MXS-based"
480 select GENERIC_CLOCKEVENTS
481 select ARCH_REQUIRE_GPIOLIB
b9214b97 482 select CLKDEV_LOOKUP
5c61ddcf 483 select CLKSRC_MMIO
2664681f 484 select COMMON_CLK
6abda3e1 485 select HAVE_CLK_PREPARE
a0f5e363 486 select PINCTRL
6c4d4efb 487 select USE_OF
1d3f33d5
SG
488 help
489 Support for Freescale MXS-based family of processors
490
4af6fee1
DS
491config ARCH_NETX
492 bool "Hilscher NetX based"
234b6ced 493 select CLKSRC_MMIO
c750815e 494 select CPU_ARM926T
4af6fee1 495 select ARM_VIC
2fcfe6b8 496 select GENERIC_CLOCKEVENTS
f999b8bd 497 help
4af6fee1
DS
498 This enables support for systems based on the Hilscher NetX Soc
499
500config ARCH_H720X
501 bool "Hynix HMS720x-based"
c750815e 502 select CPU_ARM720T
4af6fee1 503 select ISA_DMA_API
5cfc8ee0 504 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
505 help
506 This enables support for systems based on the Hynix HMS720x
507
3b938be6
RK
508config ARCH_IOP13XX
509 bool "IOP13xx-based"
510 depends on MMU
c750815e 511 select CPU_XSC3
3b938be6
RK
512 select PLAT_IOP
513 select PCI
514 select ARCH_SUPPORTS_MSI
8d5796d2 515 select VMSPLIT_1G
c334bc15 516 select NEED_MACH_IO_H
0cdc8b92 517 select NEED_MACH_MEMORY_H
13a5045d 518 select NEED_RET_TO_USER
3b938be6
RK
519 help
520 Support for Intel's IOP13XX (XScale) family of processors.
521
3f7e5815
LB
522config ARCH_IOP32X
523 bool "IOP32x-based"
a4f7e763 524 depends on MMU
c750815e 525 select CPU_XSCALE
c334bc15 526 select NEED_MACH_IO_H
13a5045d 527 select NEED_RET_TO_USER
7ae1f7ec 528 select PLAT_IOP
f7e68bbf 529 select PCI
bb2b180c 530 select ARCH_REQUIRE_GPIOLIB
f999b8bd 531 help
3f7e5815
LB
532 Support for Intel's 80219 and IOP32X (XScale) family of
533 processors.
534
535config ARCH_IOP33X
536 bool "IOP33x-based"
537 depends on MMU
c750815e 538 select CPU_XSCALE
c334bc15 539 select NEED_MACH_IO_H
13a5045d 540 select NEED_RET_TO_USER
7ae1f7ec 541 select PLAT_IOP
3f7e5815 542 select PCI
bb2b180c 543 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
544 help
545 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 546
3b938be6
RK
547config ARCH_IXP4XX
548 bool "IXP4xx-based"
a4f7e763 549 depends on MMU
58af4a24 550 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 551 select CLKSRC_MMIO
c750815e 552 select CPU_XSCALE
9dde0ae3 553 select ARCH_REQUIRE_GPIOLIB
3b938be6 554 select GENERIC_CLOCKEVENTS
0b05da72 555 select MIGHT_HAVE_PCI
c334bc15 556 select NEED_MACH_IO_H
485bdde7 557 select DMABOUNCE if PCI
c4713074 558 help
3b938be6 559 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 560
3e93a22b
GC
561config ARCH_MVEBU
562 bool "Marvell SOCs with Device Tree support"
563 select GENERIC_CLOCKEVENTS
564 select MULTI_IRQ_HANDLER
565 select SPARSE_IRQ
566 select CLKSRC_MMIO
567 select GENERIC_IRQ_CHIP
568 select IRQ_DOMAIN
569 select COMMON_CLK
570 help
571 Support for the Marvell SoC Family with device tree support
572
edabd38e
SB
573config ARCH_DOVE
574 bool "Marvell Dove"
7b769bb3 575 select CPU_V7
edabd38e 576 select ARCH_REQUIRE_GPIOLIB
edabd38e 577 select GENERIC_CLOCKEVENTS
0f81bd43 578 select MIGHT_HAVE_PCI
c334bc15 579 select NEED_MACH_IO_H
edabd38e 580 select PLAT_ORION
0f81bd43 581 select USB_ARCH_HAS_EHCI
edabd38e
SB
582 help
583 Support for the Marvell Dove SoC 88AP510
584
651c74c7
SB
585config ARCH_KIRKWOOD
586 bool "Marvell Kirkwood"
c750815e 587 select CPU_FEROCEON
651c74c7 588 select PCI
a8865655 589 select ARCH_REQUIRE_GPIOLIB
651c74c7 590 select GENERIC_CLOCKEVENTS
c334bc15 591 select NEED_MACH_IO_H
651c74c7
SB
592 select PLAT_ORION
593 help
594 Support for the following Marvell Kirkwood series SoCs:
595 88F6180, 88F6192 and 88F6281.
596
40805949
KW
597config ARCH_LPC32XX
598 bool "NXP LPC32XX"
234b6ced 599 select CLKSRC_MMIO
40805949
KW
600 select CPU_ARM926T
601 select ARCH_REQUIRE_GPIOLIB
602 select HAVE_IDE
603 select ARM_AMBA
604 select USB_ARCH_HAS_OHCI
6d803ba7 605 select CLKDEV_LOOKUP
40805949 606 select GENERIC_CLOCKEVENTS
f5c42271 607 select USE_OF
c49a1830 608 select HAVE_PWM
40805949
KW
609 help
610 Support for the NXP LPC32XX family of processors
611
794d15b2
SS
612config ARCH_MV78XX0
613 bool "Marvell MV78xx0"
c750815e 614 select CPU_FEROCEON
794d15b2 615 select PCI
a8865655 616 select ARCH_REQUIRE_GPIOLIB
794d15b2 617 select GENERIC_CLOCKEVENTS
c334bc15 618 select NEED_MACH_IO_H
794d15b2
SS
619 select PLAT_ORION
620 help
621 Support for the following Marvell MV78xx0 series SoCs:
622 MV781x0, MV782x0.
623
9dd0b194 624config ARCH_ORION5X
585cf175
TP
625 bool "Marvell Orion"
626 depends on MMU
c750815e 627 select CPU_FEROCEON
038ee083 628 select PCI
a8865655 629 select ARCH_REQUIRE_GPIOLIB
51cbff1d 630 select GENERIC_CLOCKEVENTS
b5e12229 631 select NEED_MACH_IO_H
69b02f6a 632 select PLAT_ORION
585cf175 633 help
9dd0b194 634 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 635 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 636 Orion-2 (5281), Orion-1-90 (6183).
585cf175 637
788c9700 638config ARCH_MMP
2f7e8fae 639 bool "Marvell PXA168/910/MMP2"
788c9700 640 depends on MMU
788c9700 641 select ARCH_REQUIRE_GPIOLIB
6d803ba7 642 select CLKDEV_LOOKUP
788c9700 643 select GENERIC_CLOCKEVENTS
157d2644 644 select GPIO_PXA
c24b3114 645 select IRQ_DOMAIN
788c9700 646 select PLAT_PXA
0bd86961 647 select SPARSE_IRQ
3c7241bd 648 select GENERIC_ALLOCATOR
788c9700 649 help
2f7e8fae 650 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
651
652config ARCH_KS8695
653 bool "Micrel/Kendin KS8695"
654 select CPU_ARM922T
98830bc9 655 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 656 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 657 select NEED_MACH_MEMORY_H
788c9700
RK
658 help
659 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
660 System-on-Chip devices.
661
788c9700
RK
662config ARCH_W90X900
663 bool "Nuvoton W90X900 CPU"
664 select CPU_ARM926T
c52d3d68 665 select ARCH_REQUIRE_GPIOLIB
6d803ba7 666 select CLKDEV_LOOKUP
6fa5d5f7 667 select CLKSRC_MMIO
58b5369e 668 select GENERIC_CLOCKEVENTS
788c9700 669 help
a8bc4ead 670 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
671 At present, the w90x900 has been renamed nuc900, regarding
672 the ARM series product line, you can login the following
673 link address to know more.
674
675 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
676 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 677
c5f80065
EG
678config ARCH_TEGRA
679 bool "NVIDIA Tegra"
4073723a 680 select CLKDEV_LOOKUP
234b6ced 681 select CLKSRC_MMIO
c5f80065
EG
682 select GENERIC_CLOCKEVENTS
683 select GENERIC_GPIO
684 select HAVE_CLK
3b55658a 685 select HAVE_SMP
ce5ea9f3 686 select MIGHT_HAVE_CACHE_L2X0
c334bc15 687 select NEED_MACH_IO_H if PCI
7056d423 688 select ARCH_HAS_CPUFREQ
2c95b7e0 689 select USE_OF
c5f80065
EG
690 help
691 This enables support for NVIDIA Tegra based systems (Tegra APX,
692 Tegra 6xx and Tegra 2 series).
693
af75655c
JI
694config ARCH_PICOXCELL
695 bool "Picochip picoXcell"
696 select ARCH_REQUIRE_GPIOLIB
697 select ARM_PATCH_PHYS_VIRT
698 select ARM_VIC
699 select CPU_V6K
700 select DW_APB_TIMER
cfda5901 701 select DW_APB_TIMER_OF
af75655c
JI
702 select GENERIC_CLOCKEVENTS
703 select GENERIC_GPIO
af75655c
JI
704 select HAVE_TCM
705 select NO_IOPORT
98e27a5c 706 select SPARSE_IRQ
af75655c
JI
707 select USE_OF
708 help
709 This enables support for systems based on the Picochip picoXcell
710 family of Femtocell devices. The picoxcell support requires device tree
711 for all boards.
712
4af6fee1
DS
713config ARCH_PNX4008
714 bool "Philips Nexperia PNX4008 Mobile"
c750815e 715 select CPU_ARM926T
6d803ba7 716 select CLKDEV_LOOKUP
5cfc8ee0 717 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
718 help
719 This enables support for Philips PNX4008 mobile platform.
720
1da177e4 721config ARCH_PXA
2c8086a5 722 bool "PXA2xx/PXA3xx-based"
a4f7e763 723 depends on MMU
034d2f5a 724 select ARCH_MTD_XIP
89c52ed4 725 select ARCH_HAS_CPUFREQ
6d803ba7 726 select CLKDEV_LOOKUP
234b6ced 727 select CLKSRC_MMIO
7444a72e 728 select ARCH_REQUIRE_GPIOLIB
981d0f39 729 select GENERIC_CLOCKEVENTS
157d2644 730 select GPIO_PXA
bd5ce433 731 select PLAT_PXA
6ac6b817 732 select SPARSE_IRQ
4e234cc0 733 select AUTO_ZRELADDR
8a97ae2f 734 select MULTI_IRQ_HANDLER
15e0d9e3 735 select ARM_CPU_SUSPEND if PM
d0ee9f40 736 select HAVE_IDE
f999b8bd 737 help
2c8086a5 738 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 739
788c9700
RK
740config ARCH_MSM
741 bool "Qualcomm MSM"
4b536b8d 742 select HAVE_CLK
49cbe786 743 select GENERIC_CLOCKEVENTS
923a081c 744 select ARCH_REQUIRE_GPIOLIB
bd32344a 745 select CLKDEV_LOOKUP
49cbe786 746 help
4b53eb4f
DW
747 Support for Qualcomm MSM/QSD based systems. This runs on the
748 apps processor of the MSM/QSD and depends on a shared memory
749 interface to the modem processor which runs the baseband
750 stack and controls some vital subsystems
751 (clock and power control, etc).
49cbe786 752
c793c1b0 753config ARCH_SHMOBILE
6d72ad35
PM
754 bool "Renesas SH-Mobile / R-Mobile"
755 select HAVE_CLK
5e93c6b4 756 select CLKDEV_LOOKUP
aa3831cf 757 select HAVE_MACH_CLKDEV
3b55658a 758 select HAVE_SMP
6d72ad35 759 select GENERIC_CLOCKEVENTS
ce5ea9f3 760 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
761 select NO_IOPORT
762 select SPARSE_IRQ
60f1435c 763 select MULTI_IRQ_HANDLER
e3e01091 764 select PM_GENERIC_DOMAINS if PM
0cdc8b92 765 select NEED_MACH_MEMORY_H
c793c1b0 766 help
6d72ad35 767 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 768
1da177e4
LT
769config ARCH_RPC
770 bool "RiscPC"
771 select ARCH_ACORN
772 select FIQ
a08b6b79 773 select ARCH_MAY_HAVE_PC_FDC
341eb781 774 select HAVE_PATA_PLATFORM
065909b9 775 select ISA_DMA_API
5ea81769 776 select NO_IOPORT
07f841b7 777 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 778 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 779 select HAVE_IDE
c334bc15 780 select NEED_MACH_IO_H
0cdc8b92 781 select NEED_MACH_MEMORY_H
1da177e4
LT
782 help
783 On the Acorn Risc-PC, Linux can support the internal IDE disk and
784 CD-ROM interface, serial and parallel port, and the floppy drive.
785
786config ARCH_SA1100
787 bool "SA1100-based"
234b6ced 788 select CLKSRC_MMIO
c750815e 789 select CPU_SA1100
f7e68bbf 790 select ISA
05944d74 791 select ARCH_SPARSEMEM_ENABLE
034d2f5a 792 select ARCH_MTD_XIP
89c52ed4 793 select ARCH_HAS_CPUFREQ
1937f5b9 794 select CPU_FREQ
3e238be2 795 select GENERIC_CLOCKEVENTS
4a8f8340 796 select CLKDEV_LOOKUP
7444a72e 797 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 798 select HAVE_IDE
0cdc8b92 799 select NEED_MACH_MEMORY_H
375dec92 800 select SPARSE_IRQ
f999b8bd
MM
801 help
802 Support for StrongARM 11x0 based boards.
1da177e4 803
b130d5c2
KK
804config ARCH_S3C24XX
805 bool "Samsung S3C24XX SoCs"
0a938b97 806 select GENERIC_GPIO
9d56c02a 807 select ARCH_HAS_CPUFREQ
9483a578 808 select HAVE_CLK
e83626f2 809 select CLKDEV_LOOKUP
5cfc8ee0 810 select ARCH_USES_GETTIMEOFFSET
20676c15 811 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
812 select HAVE_S3C_RTC if RTC_CLASS
813 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 814 select NEED_MACH_IO_H
1da177e4 815 help
b130d5c2
KK
816 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
817 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
818 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
819 Samsung SMDK2410 development board (and derivatives).
63b1f51b 820
a08ab637
BD
821config ARCH_S3C64XX
822 bool "Samsung S3C64XX"
89f1fa08 823 select PLAT_SAMSUNG
89f0ce72 824 select CPU_V6
89f0ce72 825 select ARM_VIC
a08ab637 826 select HAVE_CLK
6700397a 827 select HAVE_TCM
226e85f4 828 select CLKDEV_LOOKUP
89f0ce72 829 select NO_IOPORT
5cfc8ee0 830 select ARCH_USES_GETTIMEOFFSET
89c52ed4 831 select ARCH_HAS_CPUFREQ
89f0ce72
BD
832 select ARCH_REQUIRE_GPIOLIB
833 select SAMSUNG_CLKSRC
834 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 835 select S3C_GPIO_TRACK
89f0ce72
BD
836 select S3C_DEV_NAND
837 select USB_ARCH_HAS_OHCI
838 select SAMSUNG_GPIOLIB_4BIT
20676c15 839 select HAVE_S3C2410_I2C if I2C
c39d8d55 840 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
841 help
842 Samsung S3C64XX series based systems
843
49b7a491
KK
844config ARCH_S5P64X0
845 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
846 select CPU_V6
847 select GENERIC_GPIO
848 select HAVE_CLK
d8b22d25 849 select CLKDEV_LOOKUP
0665ccc4 850 select CLKSRC_MMIO
c39d8d55 851 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 852 select GENERIC_CLOCKEVENTS
20676c15 853 select HAVE_S3C2410_I2C if I2C
754961a8 854 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 855 help
49b7a491
KK
856 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
857 SMDK6450.
c4ffccdd 858
acc84707
MS
859config ARCH_S5PC100
860 bool "Samsung S5PC100"
5a7652f2
BM
861 select GENERIC_GPIO
862 select HAVE_CLK
29e8eb0f 863 select CLKDEV_LOOKUP
5a7652f2 864 select CPU_V7
925c68cd 865 select ARCH_USES_GETTIMEOFFSET
20676c15 866 select HAVE_S3C2410_I2C if I2C
754961a8 867 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 868 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 869 help
acc84707 870 Samsung S5PC100 series based systems
5a7652f2 871
170f4e42
KK
872config ARCH_S5PV210
873 bool "Samsung S5PV210/S5PC110"
874 select CPU_V7
eecb6a84 875 select ARCH_SPARSEMEM_ENABLE
0f75a96b 876 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
877 select GENERIC_GPIO
878 select HAVE_CLK
b2a9dd46 879 select CLKDEV_LOOKUP
0665ccc4 880 select CLKSRC_MMIO
d8144aea 881 select ARCH_HAS_CPUFREQ
9e65bbf2 882 select GENERIC_CLOCKEVENTS
20676c15 883 select HAVE_S3C2410_I2C if I2C
754961a8 884 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 885 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 886 select NEED_MACH_MEMORY_H
170f4e42
KK
887 help
888 Samsung S5PV210/S5PC110 series based systems
889
83014579
KK
890config ARCH_EXYNOS
891 bool "SAMSUNG EXYNOS"
cc0e72b8 892 select CPU_V7
f567fa6f 893 select ARCH_SPARSEMEM_ENABLE
0f75a96b 894 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
895 select GENERIC_GPIO
896 select HAVE_CLK
badc4f2d 897 select CLKDEV_LOOKUP
b333fb16 898 select ARCH_HAS_CPUFREQ
cc0e72b8 899 select GENERIC_CLOCKEVENTS
754961a8 900 select HAVE_S3C_RTC if RTC_CLASS
20676c15 901 select HAVE_S3C2410_I2C if I2C
c39d8d55 902 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 903 select NEED_MACH_MEMORY_H
cc0e72b8 904 help
83014579 905 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 906
1da177e4
LT
907config ARCH_SHARK
908 bool "Shark"
c750815e 909 select CPU_SA110
f7e68bbf
RK
910 select ISA
911 select ISA_DMA
3bca103a 912 select ZONE_DMA
f7e68bbf 913 select PCI
5cfc8ee0 914 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 915 select NEED_MACH_MEMORY_H
c334bc15 916 select NEED_MACH_IO_H
f999b8bd
MM
917 help
918 Support for the StrongARM based Digital DNARD machine, also known
919 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 920
d98aac75
LW
921config ARCH_U300
922 bool "ST-Ericsson U300 Series"
923 depends on MMU
234b6ced 924 select CLKSRC_MMIO
d98aac75 925 select CPU_ARM926T
bc581770 926 select HAVE_TCM
d98aac75 927 select ARM_AMBA
5485c1e0 928 select ARM_PATCH_PHYS_VIRT
d98aac75 929 select ARM_VIC
d98aac75 930 select GENERIC_CLOCKEVENTS
6d803ba7 931 select CLKDEV_LOOKUP
50667d63 932 select COMMON_CLK
d98aac75 933 select GENERIC_GPIO
cc890cd7 934 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
935 help
936 Support for ST-Ericsson U300 series mobile platforms.
937
ccf50e23
RK
938config ARCH_U8500
939 bool "ST-Ericsson U8500 Series"
67ae14fc 940 depends on MMU
ccf50e23
RK
941 select CPU_V7
942 select ARM_AMBA
ccf50e23 943 select GENERIC_CLOCKEVENTS
6d803ba7 944 select CLKDEV_LOOKUP
94bdc0e2 945 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 946 select ARCH_HAS_CPUFREQ
3b55658a 947 select HAVE_SMP
ce5ea9f3 948 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
949 help
950 Support for ST-Ericsson's Ux500 architecture
951
952config ARCH_NOMADIK
953 bool "STMicroelectronics Nomadik"
954 select ARM_AMBA
955 select ARM_VIC
956 select CPU_ARM926T
4a31bd28 957 select COMMON_CLK
ccf50e23 958 select GENERIC_CLOCKEVENTS
0fa7be40 959 select PINCTRL
ce5ea9f3 960 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
961 select ARCH_REQUIRE_GPIOLIB
962 help
963 Support for the Nomadik platform by ST-Ericsson
964
7c6337e2
KH
965config ARCH_DAVINCI
966 bool "TI DaVinci"
7c6337e2 967 select GENERIC_CLOCKEVENTS
dce1115b 968 select ARCH_REQUIRE_GPIOLIB
3bca103a 969 select ZONE_DMA
9232fcc9 970 select HAVE_IDE
6d803ba7 971 select CLKDEV_LOOKUP
20e9969b 972 select GENERIC_ALLOCATOR
dc7ad3b3 973 select GENERIC_IRQ_CHIP
ae88e05a 974 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
975 help
976 Support for TI's DaVinci platform.
977
3b938be6
RK
978config ARCH_OMAP
979 bool "TI OMAP"
00a36698 980 depends on MMU
9483a578 981 select HAVE_CLK
7444a72e 982 select ARCH_REQUIRE_GPIOLIB
89c52ed4 983 select ARCH_HAS_CPUFREQ
354a183f 984 select CLKSRC_MMIO
06cad098 985 select GENERIC_CLOCKEVENTS
9af915da 986 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 987 help
6e457bb0 988 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 989
cee37e50
VK
990config PLAT_SPEAR
991 bool "ST SPEAr"
992 select ARM_AMBA
993 select ARCH_REQUIRE_GPIOLIB
6d803ba7 994 select CLKDEV_LOOKUP
5df33a62 995 select COMMON_CLK
d6e15d78 996 select CLKSRC_MMIO
cee37e50 997 select GENERIC_CLOCKEVENTS
cee37e50
VK
998 select HAVE_CLK
999 help
1000 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1001
21f47fbc
AC
1002config ARCH_VT8500
1003 bool "VIA/WonderMedia 85xx"
1004 select CPU_ARM926T
1005 select GENERIC_GPIO
1006 select ARCH_HAS_CPUFREQ
1007 select GENERIC_CLOCKEVENTS
1008 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
1009 help
1010 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1011
b85a3ef4
JL
1012config ARCH_ZYNQ
1013 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1014 select CPU_V7
02c981c0
BD
1015 select GENERIC_CLOCKEVENTS
1016 select CLKDEV_LOOKUP
b85a3ef4
JL
1017 select ARM_GIC
1018 select ARM_AMBA
1019 select ICST
ce5ea9f3 1020 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1021 select USE_OF
02c981c0 1022 help
b85a3ef4 1023 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1024endchoice
1025
ccf50e23
RK
1026#
1027# This is sorted alphabetically by mach-* pathname. However, plat-*
1028# Kconfigs may be included either alphabetically (according to the
1029# plat- suffix) or along side the corresponding mach-* source.
1030#
3e93a22b
GC
1031source "arch/arm/mach-mvebu/Kconfig"
1032
95b8f20f
RK
1033source "arch/arm/mach-at91/Kconfig"
1034
1035source "arch/arm/mach-bcmring/Kconfig"
1036
1da177e4
LT
1037source "arch/arm/mach-clps711x/Kconfig"
1038
d94f944e
AV
1039source "arch/arm/mach-cns3xxx/Kconfig"
1040
95b8f20f
RK
1041source "arch/arm/mach-davinci/Kconfig"
1042
1043source "arch/arm/mach-dove/Kconfig"
1044
e7736d47
LB
1045source "arch/arm/mach-ep93xx/Kconfig"
1046
1da177e4
LT
1047source "arch/arm/mach-footbridge/Kconfig"
1048
59d3a193
PZ
1049source "arch/arm/mach-gemini/Kconfig"
1050
95b8f20f
RK
1051source "arch/arm/mach-h720x/Kconfig"
1052
1da177e4
LT
1053source "arch/arm/mach-integrator/Kconfig"
1054
3f7e5815
LB
1055source "arch/arm/mach-iop32x/Kconfig"
1056
1057source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1058
285f5fa7
DW
1059source "arch/arm/mach-iop13xx/Kconfig"
1060
1da177e4
LT
1061source "arch/arm/mach-ixp4xx/Kconfig"
1062
95b8f20f
RK
1063source "arch/arm/mach-kirkwood/Kconfig"
1064
1065source "arch/arm/mach-ks8695/Kconfig"
1066
95b8f20f
RK
1067source "arch/arm/mach-msm/Kconfig"
1068
794d15b2
SS
1069source "arch/arm/mach-mv78xx0/Kconfig"
1070
95b8f20f 1071source "arch/arm/plat-mxc/Kconfig"
1da177e4 1072
1d3f33d5
SG
1073source "arch/arm/mach-mxs/Kconfig"
1074
95b8f20f 1075source "arch/arm/mach-netx/Kconfig"
49cbe786 1076
95b8f20f
RK
1077source "arch/arm/mach-nomadik/Kconfig"
1078source "arch/arm/plat-nomadik/Kconfig"
1079
d48af15e
TL
1080source "arch/arm/plat-omap/Kconfig"
1081
1082source "arch/arm/mach-omap1/Kconfig"
1da177e4 1083
1dbae815
TL
1084source "arch/arm/mach-omap2/Kconfig"
1085
9dd0b194 1086source "arch/arm/mach-orion5x/Kconfig"
585cf175 1087
95b8f20f
RK
1088source "arch/arm/mach-pxa/Kconfig"
1089source "arch/arm/plat-pxa/Kconfig"
585cf175 1090
95b8f20f
RK
1091source "arch/arm/mach-mmp/Kconfig"
1092
1093source "arch/arm/mach-realview/Kconfig"
1094
1095source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1096
cf383678 1097source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1098source "arch/arm/plat-s3c24xx/Kconfig"
1099
cee37e50 1100source "arch/arm/plat-spear/Kconfig"
a21765a7 1101
85fd6d63 1102source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1103if ARCH_S3C24XX
a21765a7
BD
1104source "arch/arm/mach-s3c2412/Kconfig"
1105source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1106endif
1da177e4 1107
a08ab637 1108if ARCH_S3C64XX
431107ea 1109source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1110endif
1111
49b7a491 1112source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1113
5a7652f2 1114source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1115
170f4e42
KK
1116source "arch/arm/mach-s5pv210/Kconfig"
1117
83014579 1118source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1119
882d01f9 1120source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1121
c5f80065
EG
1122source "arch/arm/mach-tegra/Kconfig"
1123
95b8f20f 1124source "arch/arm/mach-u300/Kconfig"
1da177e4 1125
95b8f20f 1126source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1127
1128source "arch/arm/mach-versatile/Kconfig"
1129
ceade897 1130source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1131source "arch/arm/plat-versatile/Kconfig"
ceade897 1132
21f47fbc
AC
1133source "arch/arm/mach-vt8500/Kconfig"
1134
7ec80ddf 1135source "arch/arm/mach-w90x900/Kconfig"
1136
1da177e4
LT
1137# Definitions to make life easier
1138config ARCH_ACORN
1139 bool
1140
7ae1f7ec
LB
1141config PLAT_IOP
1142 bool
469d3044 1143 select GENERIC_CLOCKEVENTS
7ae1f7ec 1144
69b02f6a
LB
1145config PLAT_ORION
1146 bool
bfe45e0b 1147 select CLKSRC_MMIO
dc7ad3b3 1148 select GENERIC_IRQ_CHIP
278b45b0 1149 select IRQ_DOMAIN
2f129bf4 1150 select COMMON_CLK
69b02f6a 1151
bd5ce433
EM
1152config PLAT_PXA
1153 bool
1154
f4b8b319
RK
1155config PLAT_VERSATILE
1156 bool
1157
e3887714
RK
1158config ARM_TIMER_SP804
1159 bool
bfe45e0b 1160 select CLKSRC_MMIO
a7bf6162 1161 select HAVE_SCHED_CLOCK
e3887714 1162
1da177e4
LT
1163source arch/arm/mm/Kconfig
1164
958cab0f
RK
1165config ARM_NR_BANKS
1166 int
1167 default 16 if ARCH_EP93XX
1168 default 8
1169
afe4b25e
LB
1170config IWMMXT
1171 bool "Enable iWMMXt support"
ef6c8445
HZ
1172 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1173 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1174 help
1175 Enable support for iWMMXt context switching at run time if
1176 running on a CPU that supports it.
1177
1da177e4
LT
1178config XSCALE_PMU
1179 bool
bfc994b5 1180 depends on CPU_XSCALE
1da177e4
LT
1181 default y
1182
0f4f0672 1183config CPU_HAS_PMU
e399b1a4 1184 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1185 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1186 default y
1187 bool
1188
52108641 1189config MULTI_IRQ_HANDLER
1190 bool
1191 help
1192 Allow each machine to specify it's own IRQ handler at run time.
1193
3b93e7b0
HC
1194if !MMU
1195source "arch/arm/Kconfig-nommu"
1196endif
1197
f0c4b8d6
WD
1198config ARM_ERRATA_326103
1199 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1200 depends on CPU_V6
1201 help
1202 Executing a SWP instruction to read-only memory does not set bit 11
1203 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1204 treat the access as a read, preventing a COW from occurring and
1205 causing the faulting task to livelock.
1206
9cba3ccc
CM
1207config ARM_ERRATA_411920
1208 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1209 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1210 help
1211 Invalidation of the Instruction Cache operation can
1212 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1213 It does not affect the MPCore. This option enables the ARM Ltd.
1214 recommended workaround.
1215
7ce236fc
CM
1216config ARM_ERRATA_430973
1217 bool "ARM errata: Stale prediction on replaced interworking branch"
1218 depends on CPU_V7
1219 help
1220 This option enables the workaround for the 430973 Cortex-A8
1221 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1222 interworking branch is replaced with another code sequence at the
1223 same virtual address, whether due to self-modifying code or virtual
1224 to physical address re-mapping, Cortex-A8 does not recover from the
1225 stale interworking branch prediction. This results in Cortex-A8
1226 executing the new code sequence in the incorrect ARM or Thumb state.
1227 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1228 and also flushes the branch target cache at every context switch.
1229 Note that setting specific bits in the ACTLR register may not be
1230 available in non-secure mode.
1231
855c551f
CM
1232config ARM_ERRATA_458693
1233 bool "ARM errata: Processor deadlock when a false hazard is created"
1234 depends on CPU_V7
1235 help
1236 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1237 erratum. For very specific sequences of memory operations, it is
1238 possible for a hazard condition intended for a cache line to instead
1239 be incorrectly associated with a different cache line. This false
1240 hazard might then cause a processor deadlock. The workaround enables
1241 the L1 caching of the NEON accesses and disables the PLD instruction
1242 in the ACTLR register. Note that setting specific bits in the ACTLR
1243 register may not be available in non-secure mode.
1244
0516e464
CM
1245config ARM_ERRATA_460075
1246 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1247 depends on CPU_V7
1248 help
1249 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1250 erratum. Any asynchronous access to the L2 cache may encounter a
1251 situation in which recent store transactions to the L2 cache are lost
1252 and overwritten with stale memory contents from external memory. The
1253 workaround disables the write-allocate mode for the L2 cache via the
1254 ACTLR register. Note that setting specific bits in the ACTLR register
1255 may not be available in non-secure mode.
1256
9f05027c
WD
1257config ARM_ERRATA_742230
1258 bool "ARM errata: DMB operation may be faulty"
1259 depends on CPU_V7 && SMP
1260 help
1261 This option enables the workaround for the 742230 Cortex-A9
1262 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1263 between two write operations may not ensure the correct visibility
1264 ordering of the two writes. This workaround sets a specific bit in
1265 the diagnostic register of the Cortex-A9 which causes the DMB
1266 instruction to behave as a DSB, ensuring the correct behaviour of
1267 the two writes.
1268
a672e99b
WD
1269config ARM_ERRATA_742231
1270 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1271 depends on CPU_V7 && SMP
1272 help
1273 This option enables the workaround for the 742231 Cortex-A9
1274 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1275 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1276 accessing some data located in the same cache line, may get corrupted
1277 data due to bad handling of the address hazard when the line gets
1278 replaced from one of the CPUs at the same time as another CPU is
1279 accessing it. This workaround sets specific bits in the diagnostic
1280 register of the Cortex-A9 which reduces the linefill issuing
1281 capabilities of the processor.
1282
9e65582a 1283config PL310_ERRATA_588369
fa0ce403 1284 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1285 depends on CACHE_L2X0
9e65582a
SS
1286 help
1287 The PL310 L2 cache controller implements three types of Clean &
1288 Invalidate maintenance operations: by Physical Address
1289 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1290 They are architecturally defined to behave as the execution of a
1291 clean operation followed immediately by an invalidate operation,
1292 both performing to the same memory location. This functionality
1293 is not correctly implemented in PL310 as clean lines are not
2839e06c 1294 invalidated as a result of these operations.
cdf357f1
WD
1295
1296config ARM_ERRATA_720789
1297 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1298 depends on CPU_V7
cdf357f1
WD
1299 help
1300 This option enables the workaround for the 720789 Cortex-A9 (prior to
1301 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1302 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1303 As a consequence of this erratum, some TLB entries which should be
1304 invalidated are not, resulting in an incoherency in the system page
1305 tables. The workaround changes the TLB flushing routines to invalidate
1306 entries regardless of the ASID.
475d92fc 1307
1f0090a1 1308config PL310_ERRATA_727915
fa0ce403 1309 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1310 depends on CACHE_L2X0
1311 help
1312 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1313 operation (offset 0x7FC). This operation runs in background so that
1314 PL310 can handle normal accesses while it is in progress. Under very
1315 rare circumstances, due to this erratum, write data can be lost when
1316 PL310 treats a cacheable write transaction during a Clean &
1317 Invalidate by Way operation.
1318
475d92fc
WD
1319config ARM_ERRATA_743622
1320 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1321 depends on CPU_V7
1322 help
1323 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1324 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1325 optimisation in the Cortex-A9 Store Buffer may lead to data
1326 corruption. This workaround sets a specific bit in the diagnostic
1327 register of the Cortex-A9 which disables the Store Buffer
1328 optimisation, preventing the defect from occurring. This has no
1329 visible impact on the overall performance or power consumption of the
1330 processor.
1331
9a27c27c
WD
1332config ARM_ERRATA_751472
1333 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1334 depends on CPU_V7
9a27c27c
WD
1335 help
1336 This option enables the workaround for the 751472 Cortex-A9 (prior
1337 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1338 completion of a following broadcasted operation if the second
1339 operation is received by a CPU before the ICIALLUIS has completed,
1340 potentially leading to corrupted entries in the cache or TLB.
1341
fa0ce403
WD
1342config PL310_ERRATA_753970
1343 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1344 depends on CACHE_PL310
1345 help
1346 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1347
1348 Under some condition the effect of cache sync operation on
1349 the store buffer still remains when the operation completes.
1350 This means that the store buffer is always asked to drain and
1351 this prevents it from merging any further writes. The workaround
1352 is to replace the normal offset of cache sync operation (0x730)
1353 by another offset targeting an unmapped PL310 register 0x740.
1354 This has the same effect as the cache sync operation: store buffer
1355 drain and waiting for all buffers empty.
1356
fcbdc5fe
WD
1357config ARM_ERRATA_754322
1358 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1359 depends on CPU_V7
1360 help
1361 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1362 r3p*) erratum. A speculative memory access may cause a page table walk
1363 which starts prior to an ASID switch but completes afterwards. This
1364 can populate the micro-TLB with a stale entry which may be hit with
1365 the new ASID. This workaround places two dsb instructions in the mm
1366 switching code so that no page table walks can cross the ASID switch.
1367
5dab26af
WD
1368config ARM_ERRATA_754327
1369 bool "ARM errata: no automatic Store Buffer drain"
1370 depends on CPU_V7 && SMP
1371 help
1372 This option enables the workaround for the 754327 Cortex-A9 (prior to
1373 r2p0) erratum. The Store Buffer does not have any automatic draining
1374 mechanism and therefore a livelock may occur if an external agent
1375 continuously polls a memory location waiting to observe an update.
1376 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1377 written polling loops from denying visibility of updates to memory.
1378
145e10e1
CM
1379config ARM_ERRATA_364296
1380 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1381 depends on CPU_V6 && !SMP
1382 help
1383 This options enables the workaround for the 364296 ARM1136
1384 r0p2 erratum (possible cache data corruption with
1385 hit-under-miss enabled). It sets the undocumented bit 31 in
1386 the auxiliary control register and the FI bit in the control
1387 register, thus disabling hit-under-miss without putting the
1388 processor into full low interrupt latency mode. ARM11MPCore
1389 is not affected.
1390
f630c1bd
WD
1391config ARM_ERRATA_764369
1392 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1393 depends on CPU_V7 && SMP
1394 help
1395 This option enables the workaround for erratum 764369
1396 affecting Cortex-A9 MPCore with two or more processors (all
1397 current revisions). Under certain timing circumstances, a data
1398 cache line maintenance operation by MVA targeting an Inner
1399 Shareable memory region may fail to proceed up to either the
1400 Point of Coherency or to the Point of Unification of the
1401 system. This workaround adds a DSB instruction before the
1402 relevant cache maintenance functions and sets a specific bit
1403 in the diagnostic control register of the SCU.
1404
11ed0ba1
WD
1405config PL310_ERRATA_769419
1406 bool "PL310 errata: no automatic Store Buffer drain"
1407 depends on CACHE_L2X0
1408 help
1409 On revisions of the PL310 prior to r3p2, the Store Buffer does
1410 not automatically drain. This can cause normal, non-cacheable
1411 writes to be retained when the memory system is idle, leading
1412 to suboptimal I/O performance for drivers using coherent DMA.
1413 This option adds a write barrier to the cpu_idle loop so that,
1414 on systems with an outer cache, the store buffer is drained
1415 explicitly.
1416
1da177e4
LT
1417endmenu
1418
1419source "arch/arm/common/Kconfig"
1420
1da177e4
LT
1421menu "Bus support"
1422
1423config ARM_AMBA
1424 bool
1425
1426config ISA
1427 bool
1da177e4
LT
1428 help
1429 Find out whether you have ISA slots on your motherboard. ISA is the
1430 name of a bus system, i.e. the way the CPU talks to the other stuff
1431 inside your box. Other bus systems are PCI, EISA, MicroChannel
1432 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1433 newer boards don't support it. If you have ISA, say Y, otherwise N.
1434
065909b9 1435# Select ISA DMA controller support
1da177e4
LT
1436config ISA_DMA
1437 bool
065909b9 1438 select ISA_DMA_API
1da177e4 1439
065909b9 1440# Select ISA DMA interface
5cae841b
AV
1441config ISA_DMA_API
1442 bool
5cae841b 1443
1da177e4 1444config PCI
0b05da72 1445 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1446 help
1447 Find out whether you have a PCI motherboard. PCI is the name of a
1448 bus system, i.e. the way the CPU talks to the other stuff inside
1449 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1450 VESA. If you have PCI, say Y, otherwise N.
1451
52882173
AV
1452config PCI_DOMAINS
1453 bool
1454 depends on PCI
1455
b080ac8a
MRJ
1456config PCI_NANOENGINE
1457 bool "BSE nanoEngine PCI support"
1458 depends on SA1100_NANOENGINE
1459 help
1460 Enable PCI on the BSE nanoEngine board.
1461
36e23590
MW
1462config PCI_SYSCALL
1463 def_bool PCI
1464
1da177e4
LT
1465# Select the host bridge type
1466config PCI_HOST_VIA82C505
1467 bool
1468 depends on PCI && ARCH_SHARK
1469 default y
1470
a0113a99
MR
1471config PCI_HOST_ITE8152
1472 bool
1473 depends on PCI && MACH_ARMCORE
1474 default y
1475 select DMABOUNCE
1476
1da177e4
LT
1477source "drivers/pci/Kconfig"
1478
1479source "drivers/pcmcia/Kconfig"
1480
1481endmenu
1482
1483menu "Kernel Features"
1484
3b55658a
DM
1485config HAVE_SMP
1486 bool
1487 help
1488 This option should be selected by machines which have an SMP-
1489 capable CPU.
1490
1491 The only effect of this option is to make the SMP-related
1492 options available to the user for configuration.
1493
1da177e4 1494config SMP
bb2d8130 1495 bool "Symmetric Multi-Processing"
fbb4ddac 1496 depends on CPU_V6K || CPU_V7
bc28248e 1497 depends on GENERIC_CLOCKEVENTS
3b55658a 1498 depends on HAVE_SMP
9934ebb8 1499 depends on MMU
f6dd9fa5 1500 select USE_GENERIC_SMP_HELPERS
89c3dedf 1501 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1502 help
1503 This enables support for systems with more than one CPU. If you have
1504 a system with only one CPU, like most personal computers, say N. If
1505 you have a system with more than one CPU, say Y.
1506
1507 If you say N here, the kernel will run on single and multiprocessor
1508 machines, but will use only one CPU of a multiprocessor machine. If
1509 you say Y here, the kernel will run on many, but not all, single
1510 processor machines. On a single processor machine, the kernel will
1511 run faster if you say N here.
1512
395cf969 1513 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1514 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1515 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1516
1517 If you don't know what to do here, say N.
1518
f00ec48f
RK
1519config SMP_ON_UP
1520 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1521 depends on EXPERIMENTAL
4d2692a7 1522 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1523 default y
1524 help
1525 SMP kernels contain instructions which fail on non-SMP processors.
1526 Enabling this option allows the kernel to modify itself to make
1527 these instructions safe. Disabling it allows about 1K of space
1528 savings.
1529
1530 If you don't know what to do here, say Y.
1531
c9018aab
VG
1532config ARM_CPU_TOPOLOGY
1533 bool "Support cpu topology definition"
1534 depends on SMP && CPU_V7
1535 default y
1536 help
1537 Support ARM cpu topology definition. The MPIDR register defines
1538 affinity between processors which is then used to describe the cpu
1539 topology of an ARM System.
1540
1541config SCHED_MC
1542 bool "Multi-core scheduler support"
1543 depends on ARM_CPU_TOPOLOGY
1544 help
1545 Multi-core scheduler support improves the CPU scheduler's decision
1546 making when dealing with multi-core CPU chips at a cost of slightly
1547 increased overhead in some places. If unsure say N here.
1548
1549config SCHED_SMT
1550 bool "SMT scheduler support"
1551 depends on ARM_CPU_TOPOLOGY
1552 help
1553 Improves the CPU scheduler's decision making when dealing with
1554 MultiThreading at a cost of slightly increased overhead in some
1555 places. If unsure say N here.
1556
a8cbcd92
RK
1557config HAVE_ARM_SCU
1558 bool
a8cbcd92
RK
1559 help
1560 This option enables support for the ARM system coherency unit
1561
022c03a2
MZ
1562config ARM_ARCH_TIMER
1563 bool "Architected timer support"
1564 depends on CPU_V7
1565 help
1566 This option enables support for the ARM architected timer
1567
f32f4ce2
RK
1568config HAVE_ARM_TWD
1569 bool
1570 depends on SMP
1571 help
1572 This options enables support for the ARM timer and watchdog unit
1573
8d5796d2
LB
1574choice
1575 prompt "Memory split"
1576 default VMSPLIT_3G
1577 help
1578 Select the desired split between kernel and user memory.
1579
1580 If you are not absolutely sure what you are doing, leave this
1581 option alone!
1582
1583 config VMSPLIT_3G
1584 bool "3G/1G user/kernel split"
1585 config VMSPLIT_2G
1586 bool "2G/2G user/kernel split"
1587 config VMSPLIT_1G
1588 bool "1G/3G user/kernel split"
1589endchoice
1590
1591config PAGE_OFFSET
1592 hex
1593 default 0x40000000 if VMSPLIT_1G
1594 default 0x80000000 if VMSPLIT_2G
1595 default 0xC0000000
1596
1da177e4
LT
1597config NR_CPUS
1598 int "Maximum number of CPUs (2-32)"
1599 range 2 32
1600 depends on SMP
1601 default "4"
1602
a054a811
RK
1603config HOTPLUG_CPU
1604 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1605 depends on SMP && HOTPLUG && EXPERIMENTAL
1606 help
1607 Say Y here to experiment with turning CPUs off and on. CPUs
1608 can be controlled through /sys/devices/system/cpu.
1609
37ee16ae
RK
1610config LOCAL_TIMERS
1611 bool "Use local timer interrupts"
971acb9b 1612 depends on SMP
37ee16ae 1613 default y
30d8bead 1614 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1615 help
1616 Enable support for local timers on SMP platforms, rather then the
1617 legacy IPI broadcast method. Local timers allows the system
1618 accounting to be spread across the timer interval, preventing a
1619 "thundering herd" at every timer tick.
1620
44986ab0
PDSN
1621config ARCH_NR_GPIO
1622 int
3dea19e8 1623 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1624 default 355 if ARCH_U8500
9a01ec30 1625 default 264 if MACH_H4700
39f47d9f 1626 default 512 if SOC_OMAP5
44986ab0
PDSN
1627 default 0
1628 help
1629 Maximum number of GPIOs in the system.
1630
1631 If unsure, leave the default value.
1632
d45a398f 1633source kernel/Kconfig.preempt
1da177e4 1634
f8065813
RK
1635config HZ
1636 int
b130d5c2 1637 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1638 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1639 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1640 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1641 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1642 default 100
1643
16c79651 1644config THUMB2_KERNEL
4a50bfe3 1645 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1646 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1647 select AEABI
1648 select ARM_ASM_UNIFIED
89bace65 1649 select ARM_UNWIND
16c79651
CM
1650 help
1651 By enabling this option, the kernel will be compiled in
1652 Thumb-2 mode. A compiler/assembler that understand the unified
1653 ARM-Thumb syntax is needed.
1654
1655 If unsure, say N.
1656
6f685c5c
DM
1657config THUMB2_AVOID_R_ARM_THM_JUMP11
1658 bool "Work around buggy Thumb-2 short branch relocations in gas"
1659 depends on THUMB2_KERNEL && MODULES
1660 default y
1661 help
1662 Various binutils versions can resolve Thumb-2 branches to
1663 locally-defined, preemptible global symbols as short-range "b.n"
1664 branch instructions.
1665
1666 This is a problem, because there's no guarantee the final
1667 destination of the symbol, or any candidate locations for a
1668 trampoline, are within range of the branch. For this reason, the
1669 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1670 relocation in modules at all, and it makes little sense to add
1671 support.
1672
1673 The symptom is that the kernel fails with an "unsupported
1674 relocation" error when loading some modules.
1675
1676 Until fixed tools are available, passing
1677 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1678 code which hits this problem, at the cost of a bit of extra runtime
1679 stack usage in some cases.
1680
1681 The problem is described in more detail at:
1682 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1683
1684 Only Thumb-2 kernels are affected.
1685
1686 Unless you are sure your tools don't have this problem, say Y.
1687
0becb088
CM
1688config ARM_ASM_UNIFIED
1689 bool
1690
704bdda0
NP
1691config AEABI
1692 bool "Use the ARM EABI to compile the kernel"
1693 help
1694 This option allows for the kernel to be compiled using the latest
1695 ARM ABI (aka EABI). This is only useful if you are using a user
1696 space environment that is also compiled with EABI.
1697
1698 Since there are major incompatibilities between the legacy ABI and
1699 EABI, especially with regard to structure member alignment, this
1700 option also changes the kernel syscall calling convention to
1701 disambiguate both ABIs and allow for backward compatibility support
1702 (selected with CONFIG_OABI_COMPAT).
1703
1704 To use this you need GCC version 4.0.0 or later.
1705
6c90c872 1706config OABI_COMPAT
a73a3ff1 1707 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1708 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1709 default y
1710 help
1711 This option preserves the old syscall interface along with the
1712 new (ARM EABI) one. It also provides a compatibility layer to
1713 intercept syscalls that have structure arguments which layout
1714 in memory differs between the legacy ABI and the new ARM EABI
1715 (only for non "thumb" binaries). This option adds a tiny
1716 overhead to all syscalls and produces a slightly larger kernel.
1717 If you know you'll be using only pure EABI user space then you
1718 can say N here. If this option is not selected and you attempt
1719 to execute a legacy ABI binary then the result will be
1720 UNPREDICTABLE (in fact it can be predicted that it won't work
1721 at all). If in doubt say Y.
1722
eb33575c 1723config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1724 bool
e80d6a24 1725
05944d74
RK
1726config ARCH_SPARSEMEM_ENABLE
1727 bool
1728
07a2f737
RK
1729config ARCH_SPARSEMEM_DEFAULT
1730 def_bool ARCH_SPARSEMEM_ENABLE
1731
05944d74 1732config ARCH_SELECT_MEMORY_MODEL
be370302 1733 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1734
7b7bf499
WD
1735config HAVE_ARCH_PFN_VALID
1736 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1737
053a96ca 1738config HIGHMEM
e8db89a2
RK
1739 bool "High Memory Support"
1740 depends on MMU
053a96ca
NP
1741 help
1742 The address space of ARM processors is only 4 Gigabytes large
1743 and it has to accommodate user address space, kernel address
1744 space as well as some memory mapped IO. That means that, if you
1745 have a large amount of physical memory and/or IO, not all of the
1746 memory can be "permanently mapped" by the kernel. The physical
1747 memory that is not permanently mapped is called "high memory".
1748
1749 Depending on the selected kernel/user memory split, minimum
1750 vmalloc space and actual amount of RAM, you may not need this
1751 option which should result in a slightly faster kernel.
1752
1753 If unsure, say n.
1754
65cec8e3
RK
1755config HIGHPTE
1756 bool "Allocate 2nd-level pagetables from highmem"
1757 depends on HIGHMEM
65cec8e3 1758
1b8873a0
JI
1759config HW_PERF_EVENTS
1760 bool "Enable hardware performance counter support for perf events"
fe166148 1761 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1762 default y
1763 help
1764 Enable hardware performance counter support for perf events. If
1765 disabled, perf events will use software events only.
1766
3f22ab27
DH
1767source "mm/Kconfig"
1768
c1b2d970
MD
1769config FORCE_MAX_ZONEORDER
1770 int "Maximum zone order" if ARCH_SHMOBILE
1771 range 11 64 if ARCH_SHMOBILE
1772 default "9" if SA1111
1773 default "11"
1774 help
1775 The kernel memory allocator divides physically contiguous memory
1776 blocks into "zones", where each zone is a power of two number of
1777 pages. This option selects the largest power of two that the kernel
1778 keeps in the memory allocator. If you need to allocate very large
1779 blocks of physically contiguous memory, then you may need to
1780 increase this value.
1781
1782 This config option is actually maximum order plus one. For example,
1783 a value of 11 means that the largest free memory block is 2^10 pages.
1784
1da177e4
LT
1785config LEDS
1786 bool "Timer and CPU usage LEDs"
e055d5bf 1787 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1788 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1789 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1790 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1791 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1792 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1793 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1794 help
1795 If you say Y here, the LEDs on your machine will be used
1796 to provide useful information about your current system status.
1797
1798 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1799 be able to select which LEDs are active using the options below. If
1800 you are compiling a kernel for the EBSA-110 or the LART however, the
1801 red LED will simply flash regularly to indicate that the system is
1802 still functional. It is safe to say Y here if you have a CATS
1803 system, but the driver will do nothing.
1804
1805config LEDS_TIMER
1806 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1807 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1808 || MACH_OMAP_PERSEUS2
1da177e4 1809 depends on LEDS
0567a0c0 1810 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1811 default y if ARCH_EBSA110
1812 help
1813 If you say Y here, one of the system LEDs (the green one on the
1814 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1815 will flash regularly to indicate that the system is still
1816 operational. This is mainly useful to kernel hackers who are
1817 debugging unstable kernels.
1818
1819 The LART uses the same LED for both Timer LED and CPU usage LED
1820 functions. You may choose to use both, but the Timer LED function
1821 will overrule the CPU usage LED.
1822
1823config LEDS_CPU
1824 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1825 !ARCH_OMAP) \
1826 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1827 || MACH_OMAP_PERSEUS2
1da177e4
LT
1828 depends on LEDS
1829 help
1830 If you say Y here, the red LED will be used to give a good real
1831 time indication of CPU usage, by lighting whenever the idle task
1832 is not currently executing.
1833
1834 The LART uses the same LED for both Timer LED and CPU usage LED
1835 functions. You may choose to use both, but the Timer LED function
1836 will overrule the CPU usage LED.
1837
1838config ALIGNMENT_TRAP
1839 bool
f12d0d7c 1840 depends on CPU_CP15_MMU
1da177e4 1841 default y if !ARCH_EBSA110
e119bfff 1842 select HAVE_PROC_CPU if PROC_FS
1da177e4 1843 help
84eb8d06 1844 ARM processors cannot fetch/store information which is not
1da177e4
LT
1845 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1846 address divisible by 4. On 32-bit ARM processors, these non-aligned
1847 fetch/store instructions will be emulated in software if you say
1848 here, which has a severe performance impact. This is necessary for
1849 correct operation of some network protocols. With an IP-only
1850 configuration it is safe to say N, otherwise say Y.
1851
39ec58f3
LB
1852config UACCESS_WITH_MEMCPY
1853 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1854 depends on MMU && EXPERIMENTAL
1855 default y if CPU_FEROCEON
1856 help
1857 Implement faster copy_to_user and clear_user methods for CPU
1858 cores where a 8-word STM instruction give significantly higher
1859 memory write throughput than a sequence of individual 32bit stores.
1860
1861 A possible side effect is a slight increase in scheduling latency
1862 between threads sharing the same address space if they invoke
1863 such copy operations with large buffers.
1864
1865 However, if the CPU data cache is using a write-allocate mode,
1866 this option is unlikely to provide any performance gain.
1867
70c70d97
NP
1868config SECCOMP
1869 bool
1870 prompt "Enable seccomp to safely compute untrusted bytecode"
1871 ---help---
1872 This kernel feature is useful for number crunching applications
1873 that may need to compute untrusted bytecode during their
1874 execution. By using pipes or other transports made available to
1875 the process as file descriptors supporting the read/write
1876 syscalls, it's possible to isolate those applications in
1877 their own address space using seccomp. Once seccomp is
1878 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1879 and the task is only allowed to execute a few safe syscalls
1880 defined by each seccomp mode.
1881
c743f380
NP
1882config CC_STACKPROTECTOR
1883 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1884 depends on EXPERIMENTAL
c743f380
NP
1885 help
1886 This option turns on the -fstack-protector GCC feature. This
1887 feature puts, at the beginning of functions, a canary value on
1888 the stack just before the return address, and validates
1889 the value just before actually returning. Stack based buffer
1890 overflows (that need to overwrite this return address) now also
1891 overwrite the canary, which gets detected and the attack is then
1892 neutralized via a kernel panic.
1893 This feature requires gcc version 4.2 or above.
1894
73a65b3f
UKK
1895config DEPRECATED_PARAM_STRUCT
1896 bool "Provide old way to pass kernel parameters"
1897 help
1898 This was deprecated in 2001 and announced to live on for 5 years.
1899 Some old boot loaders still use this way.
1900
1da177e4
LT
1901endmenu
1902
1903menu "Boot options"
1904
9eb8f674
GL
1905config USE_OF
1906 bool "Flattened Device Tree support"
1907 select OF
1908 select OF_EARLY_FLATTREE
08a543ad 1909 select IRQ_DOMAIN
9eb8f674
GL
1910 help
1911 Include support for flattened device tree machine descriptions.
1912
1da177e4
LT
1913# Compressed boot loader in ROM. Yes, we really want to ask about
1914# TEXT and BSS so we preserve their values in the config files.
1915config ZBOOT_ROM_TEXT
1916 hex "Compressed ROM boot loader base address"
1917 default "0"
1918 help
1919 The physical address at which the ROM-able zImage is to be
1920 placed in the target. Platforms which normally make use of
1921 ROM-able zImage formats normally set this to a suitable
1922 value in their defconfig file.
1923
1924 If ZBOOT_ROM is not enabled, this has no effect.
1925
1926config ZBOOT_ROM_BSS
1927 hex "Compressed ROM boot loader BSS address"
1928 default "0"
1929 help
f8c440b2
DF
1930 The base address of an area of read/write memory in the target
1931 for the ROM-able zImage which must be available while the
1932 decompressor is running. It must be large enough to hold the
1933 entire decompressed kernel plus an additional 128 KiB.
1934 Platforms which normally make use of ROM-able zImage formats
1935 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1936
1937 If ZBOOT_ROM is not enabled, this has no effect.
1938
1939config ZBOOT_ROM
1940 bool "Compressed boot loader in ROM/flash"
1941 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1942 help
1943 Say Y here if you intend to execute your compressed kernel image
1944 (zImage) directly from ROM or flash. If unsure, say N.
1945
090ab3ff
SH
1946choice
1947 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1948 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1949 default ZBOOT_ROM_NONE
1950 help
1951 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1952 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1953 kernel image to an MMC or SD card and boot the kernel straight
1954 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1955 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1956 rest the kernel image to RAM.
1957
1958config ZBOOT_ROM_NONE
1959 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1960 help
1961 Do not load image from SD or MMC
1962
f45b1149
SH
1963config ZBOOT_ROM_MMCIF
1964 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1965 help
090ab3ff
SH
1966 Load image from MMCIF hardware block.
1967
1968config ZBOOT_ROM_SH_MOBILE_SDHI
1969 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1970 help
1971 Load image from SDHI hardware block
1972
1973endchoice
f45b1149 1974
e2a6a3aa
JB
1975config ARM_APPENDED_DTB
1976 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1977 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1978 help
1979 With this option, the boot code will look for a device tree binary
1980 (DTB) appended to zImage
1981 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1982
1983 This is meant as a backward compatibility convenience for those
1984 systems with a bootloader that can't be upgraded to accommodate
1985 the documented boot protocol using a device tree.
1986
1987 Beware that there is very little in terms of protection against
1988 this option being confused by leftover garbage in memory that might
1989 look like a DTB header after a reboot if no actual DTB is appended
1990 to zImage. Do not leave this option active in a production kernel
1991 if you don't intend to always append a DTB. Proper passing of the
1992 location into r2 of a bootloader provided DTB is always preferable
1993 to this option.
1994
b90b9a38
NP
1995config ARM_ATAG_DTB_COMPAT
1996 bool "Supplement the appended DTB with traditional ATAG information"
1997 depends on ARM_APPENDED_DTB
1998 help
1999 Some old bootloaders can't be updated to a DTB capable one, yet
2000 they provide ATAGs with memory configuration, the ramdisk address,
2001 the kernel cmdline string, etc. Such information is dynamically
2002 provided by the bootloader and can't always be stored in a static
2003 DTB. To allow a device tree enabled kernel to be used with such
2004 bootloaders, this option allows zImage to extract the information
2005 from the ATAG list and store it at run time into the appended DTB.
2006
d0f34a11
GR
2007choice
2008 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2009 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2010
2011config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2012 bool "Use bootloader kernel arguments if available"
2013 help
2014 Uses the command-line options passed by the boot loader instead of
2015 the device tree bootargs property. If the boot loader doesn't provide
2016 any, the device tree bootargs property will be used.
2017
2018config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2019 bool "Extend with bootloader kernel arguments"
2020 help
2021 The command-line arguments provided by the boot loader will be
2022 appended to the the device tree bootargs property.
2023
2024endchoice
2025
1da177e4
LT
2026config CMDLINE
2027 string "Default kernel command string"
2028 default ""
2029 help
2030 On some architectures (EBSA110 and CATS), there is currently no way
2031 for the boot loader to pass arguments to the kernel. For these
2032 architectures, you should supply some command-line options at build
2033 time by entering them here. As a minimum, you should specify the
2034 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2035
4394c124
VB
2036choice
2037 prompt "Kernel command line type" if CMDLINE != ""
2038 default CMDLINE_FROM_BOOTLOADER
2039
2040config CMDLINE_FROM_BOOTLOADER
2041 bool "Use bootloader kernel arguments if available"
2042 help
2043 Uses the command-line options passed by the boot loader. If
2044 the boot loader doesn't provide any, the default kernel command
2045 string provided in CMDLINE will be used.
2046
2047config CMDLINE_EXTEND
2048 bool "Extend bootloader kernel arguments"
2049 help
2050 The command-line arguments provided by the boot loader will be
2051 appended to the default kernel command string.
2052
92d2040d
AH
2053config CMDLINE_FORCE
2054 bool "Always use the default kernel command string"
92d2040d
AH
2055 help
2056 Always use the default kernel command string, even if the boot
2057 loader passes other arguments to the kernel.
2058 This is useful if you cannot or don't want to change the
2059 command-line options your boot loader passes to the kernel.
4394c124 2060endchoice
92d2040d 2061
1da177e4
LT
2062config XIP_KERNEL
2063 bool "Kernel Execute-In-Place from ROM"
497b7e94 2064 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2065 help
2066 Execute-In-Place allows the kernel to run from non-volatile storage
2067 directly addressable by the CPU, such as NOR flash. This saves RAM
2068 space since the text section of the kernel is not loaded from flash
2069 to RAM. Read-write sections, such as the data section and stack,
2070 are still copied to RAM. The XIP kernel is not compressed since
2071 it has to run directly from flash, so it will take more space to
2072 store it. The flash address used to link the kernel object files,
2073 and for storing it, is configuration dependent. Therefore, if you
2074 say Y here, you must know the proper physical address where to
2075 store the kernel image depending on your own flash memory usage.
2076
2077 Also note that the make target becomes "make xipImage" rather than
2078 "make zImage" or "make Image". The final kernel binary to put in
2079 ROM memory will be arch/arm/boot/xipImage.
2080
2081 If unsure, say N.
2082
2083config XIP_PHYS_ADDR
2084 hex "XIP Kernel Physical Location"
2085 depends on XIP_KERNEL
2086 default "0x00080000"
2087 help
2088 This is the physical address in your flash memory the kernel will
2089 be linked for and stored to. This address is dependent on your
2090 own flash usage.
2091
c587e4a6
RP
2092config KEXEC
2093 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2094 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2095 help
2096 kexec is a system call that implements the ability to shutdown your
2097 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2098 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2099 you can start any kernel with it, not just Linux.
2100
2101 It is an ongoing process to be certain the hardware in a machine
2102 is properly shutdown, so do not be surprised if this code does not
2103 initially work for you. It may help to enable device hotplugging
2104 support.
2105
4cd9d6f7
RP
2106config ATAGS_PROC
2107 bool "Export atags in procfs"
b98d7291
UL
2108 depends on KEXEC
2109 default y
4cd9d6f7
RP
2110 help
2111 Should the atags used to boot the kernel be exported in an "atags"
2112 file in procfs. Useful with kexec.
2113
cb5d39b3
MW
2114config CRASH_DUMP
2115 bool "Build kdump crash kernel (EXPERIMENTAL)"
2116 depends on EXPERIMENTAL
2117 help
2118 Generate crash dump after being started by kexec. This should
2119 be normally only set in special crash dump kernels which are
2120 loaded in the main kernel with kexec-tools into a specially
2121 reserved region and then later executed after a crash by
2122 kdump/kexec. The crash dump kernel must be compiled to a
2123 memory address not used by the main kernel
2124
2125 For more details see Documentation/kdump/kdump.txt
2126
e69edc79
EM
2127config AUTO_ZRELADDR
2128 bool "Auto calculation of the decompressed kernel image address"
2129 depends on !ZBOOT_ROM && !ARCH_U300
2130 help
2131 ZRELADDR is the physical address where the decompressed kernel
2132 image will be placed. If AUTO_ZRELADDR is selected, the address
2133 will be determined at run-time by masking the current IP with
2134 0xf8000000. This assumes the zImage being placed in the first 128MB
2135 from start of memory.
2136
1da177e4
LT
2137endmenu
2138
ac9d7efc 2139menu "CPU Power Management"
1da177e4 2140
89c52ed4 2141if ARCH_HAS_CPUFREQ
1da177e4
LT
2142
2143source "drivers/cpufreq/Kconfig"
2144
64f102b6
YS
2145config CPU_FREQ_IMX
2146 tristate "CPUfreq driver for i.MX CPUs"
2147 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2148 select CPU_FREQ_TABLE
64f102b6
YS
2149 help
2150 This enables the CPUfreq driver for i.MX CPUs.
2151
1da177e4
LT
2152config CPU_FREQ_SA1100
2153 bool
1da177e4
LT
2154
2155config CPU_FREQ_SA1110
2156 bool
1da177e4
LT
2157
2158config CPU_FREQ_INTEGRATOR
2159 tristate "CPUfreq driver for ARM Integrator CPUs"
2160 depends on ARCH_INTEGRATOR && CPU_FREQ
2161 default y
2162 help
2163 This enables the CPUfreq driver for ARM Integrator CPUs.
2164
2165 For details, take a look at <file:Documentation/cpu-freq>.
2166
2167 If in doubt, say Y.
2168
9e2697ff
RK
2169config CPU_FREQ_PXA
2170 bool
2171 depends on CPU_FREQ && ARCH_PXA && PXA25x
2172 default y
ca7d156e 2173 select CPU_FREQ_TABLE
9e2697ff
RK
2174 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2175
9d56c02a
BD
2176config CPU_FREQ_S3C
2177 bool
2178 help
2179 Internal configuration node for common cpufreq on Samsung SoC
2180
2181config CPU_FREQ_S3C24XX
4a50bfe3 2182 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2183 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2184 select CPU_FREQ_S3C
2185 help
2186 This enables the CPUfreq driver for the Samsung S3C24XX family
2187 of CPUs.
2188
2189 For details, take a look at <file:Documentation/cpu-freq>.
2190
2191 If in doubt, say N.
2192
2193config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2194 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2195 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2196 help
2197 Compile in support for changing the PLL frequency from the
2198 S3C24XX series CPUfreq driver. The PLL takes time to settle
2199 after a frequency change, so by default it is not enabled.
2200
2201 This also means that the PLL tables for the selected CPU(s) will
2202 be built which may increase the size of the kernel image.
2203
2204config CPU_FREQ_S3C24XX_DEBUG
2205 bool "Debug CPUfreq Samsung driver core"
2206 depends on CPU_FREQ_S3C24XX
2207 help
2208 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2209
2210config CPU_FREQ_S3C24XX_IODEBUG
2211 bool "Debug CPUfreq Samsung driver IO timing"
2212 depends on CPU_FREQ_S3C24XX
2213 help
2214 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2215
e6d197a6
BD
2216config CPU_FREQ_S3C24XX_DEBUGFS
2217 bool "Export debugfs for CPUFreq"
2218 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2219 help
2220 Export status information via debugfs.
2221
1da177e4
LT
2222endif
2223
ac9d7efc
RK
2224source "drivers/cpuidle/Kconfig"
2225
2226endmenu
2227
1da177e4
LT
2228menu "Floating point emulation"
2229
2230comment "At least one emulation must be selected"
2231
2232config FPE_NWFPE
2233 bool "NWFPE math emulation"
593c252a 2234 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2235 ---help---
2236 Say Y to include the NWFPE floating point emulator in the kernel.
2237 This is necessary to run most binaries. Linux does not currently
2238 support floating point hardware so you need to say Y here even if
2239 your machine has an FPA or floating point co-processor podule.
2240
2241 You may say N here if you are going to load the Acorn FPEmulator
2242 early in the bootup.
2243
2244config FPE_NWFPE_XP
2245 bool "Support extended precision"
bedf142b 2246 depends on FPE_NWFPE
1da177e4
LT
2247 help
2248 Say Y to include 80-bit support in the kernel floating-point
2249 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2250 Note that gcc does not generate 80-bit operations by default,
2251 so in most cases this option only enlarges the size of the
2252 floating point emulator without any good reason.
2253
2254 You almost surely want to say N here.
2255
2256config FPE_FASTFPE
2257 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2258 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2259 ---help---
2260 Say Y here to include the FAST floating point emulator in the kernel.
2261 This is an experimental much faster emulator which now also has full
2262 precision for the mantissa. It does not support any exceptions.
2263 It is very simple, and approximately 3-6 times faster than NWFPE.
2264
2265 It should be sufficient for most programs. It may be not suitable
2266 for scientific calculations, but you have to check this for yourself.
2267 If you do not feel you need a faster FP emulation you should better
2268 choose NWFPE.
2269
2270config VFP
2271 bool "VFP-format floating point maths"
e399b1a4 2272 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2273 help
2274 Say Y to include VFP support code in the kernel. This is needed
2275 if your hardware includes a VFP unit.
2276
2277 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2278 release notes and additional status information.
2279
2280 Say N if your target does not have VFP hardware.
2281
25ebee02
CM
2282config VFPv3
2283 bool
2284 depends on VFP
2285 default y if CPU_V7
2286
b5872db4
CM
2287config NEON
2288 bool "Advanced SIMD (NEON) Extension support"
2289 depends on VFPv3 && CPU_V7
2290 help
2291 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2292 Extension.
2293
1da177e4
LT
2294endmenu
2295
2296menu "Userspace binary formats"
2297
2298source "fs/Kconfig.binfmt"
2299
2300config ARTHUR
2301 tristate "RISC OS personality"
704bdda0 2302 depends on !AEABI
1da177e4
LT
2303 help
2304 Say Y here to include the kernel code necessary if you want to run
2305 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2306 experimental; if this sounds frightening, say N and sleep in peace.
2307 You can also say M here to compile this support as a module (which
2308 will be called arthur).
2309
2310endmenu
2311
2312menu "Power management options"
2313
eceab4ac 2314source "kernel/power/Kconfig"
1da177e4 2315
f4cb5700 2316config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2317 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2318 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2319 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2320 def_bool y
2321
15e0d9e3
AB
2322config ARM_CPU_SUSPEND
2323 def_bool PM_SLEEP
2324
1da177e4
LT
2325endmenu
2326
d5950b43
SR
2327source "net/Kconfig"
2328
ac25150f 2329source "drivers/Kconfig"
1da177e4
LT
2330
2331source "fs/Kconfig"
2332
1da177e4
LT
2333source "arch/arm/Kconfig.debug"
2334
2335source "security/Kconfig"
2336
2337source "crypto/Kconfig"
2338
2339source "lib/Kconfig"