]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/Kconfig
ARM: 8480/2: arm64: add implementation for arm-smccc
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
37 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b329f95d 40 select HAVE_ARM_SMCCC if CPU_V7
b1b3f49c 41 select HAVE_BPF_JIT
51aaf81f 42 select HAVE_CC_STACKPROTECTOR
171b3f0d 43 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
44 select HAVE_C_RECORDMCOUNT
45 select HAVE_DEBUG_KMEMLEAK
46 select HAVE_DMA_API_DEBUG
47 select HAVE_DMA_ATTRS
48 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 49 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 50 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 51 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 52 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 53 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 54 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
55 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
56 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 57 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 58 select HAVE_KERNEL_GZIP
f9b493ac 59 select HAVE_KERNEL_LZ4
6e8699f7 60 select HAVE_KERNEL_LZMA
b1b3f49c 61 select HAVE_KERNEL_LZO
a7f464f3 62 select HAVE_KERNEL_XZ
cb1293e2 63 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
64 select HAVE_KRETPROBES if (HAVE_KPROBES)
65 select HAVE_MEMBLOCK
7d485f64 66 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 67 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 68 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 69 select HAVE_PERF_EVENTS
49863894
WD
70 select HAVE_PERF_REGS
71 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 72 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 73 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 74 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 75 select HAVE_UID16
31c1fc81 76 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 77 select IRQ_FORCED_THREADING
171b3f0d 78 select MODULES_USE_ELF_REL
84f452b1 79 select NO_BOOTMEM
171b3f0d
RK
80 select OLD_SIGACTION
81 select OLD_SIGSUSPEND3
b1b3f49c
RK
82 select PERF_USE_VMALLOC
83 select RTC_LIB
84 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
85 # Above selects are sorted alphabetically; please add new ones
86 # according to that. Thanks.
1da177e4
LT
87 help
88 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 89 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 90 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 91 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
92 Europe. There is an ARM Linux project with a web page at
93 <http://www.arm.linux.org.uk/>.
94
74facffe 95config ARM_HAS_SG_CHAIN
308c09f1 96 select ARCH_HAS_SG_CHAIN
74facffe
RK
97 bool
98
4ce63fcd
MS
99config NEED_SG_DMA_LENGTH
100 bool
101
102config ARM_DMA_USE_IOMMU
4ce63fcd 103 bool
b1b3f49c
RK
104 select ARM_HAS_SG_CHAIN
105 select NEED_SG_DMA_LENGTH
4ce63fcd 106
60460abf
SWK
107if ARM_DMA_USE_IOMMU
108
109config ARM_DMA_IOMMU_ALIGNMENT
110 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
111 range 4 9
112 default 8
113 help
114 DMA mapping framework by default aligns all buffers to the smallest
115 PAGE_SIZE order which is greater than or equal to the requested buffer
116 size. This works well for buffers up to a few hundreds kilobytes, but
117 for larger buffers it just a waste of address space. Drivers which has
118 relatively small addressing window (like 64Mib) might run out of
119 virtual space with just a few allocations.
120
121 With this parameter you can specify the maximum PAGE_SIZE order for
122 DMA IOMMU buffers. Larger buffers will be aligned only to this
123 specified order. The order is expressed as a power of two multiplied
124 by the PAGE_SIZE.
125
126endif
127
0b05da72
HUK
128config MIGHT_HAVE_PCI
129 bool
130
75e7153a
RB
131config SYS_SUPPORTS_APM_EMULATION
132 bool
133
bc581770
LW
134config HAVE_TCM
135 bool
136 select GENERIC_ALLOCATOR
137
e119bfff
RK
138config HAVE_PROC_CPU
139 bool
140
ce816fa8 141config NO_IOPORT_MAP
5ea81769 142 bool
5ea81769 143
1da177e4
LT
144config EISA
145 bool
146 ---help---
147 The Extended Industry Standard Architecture (EISA) bus was
148 developed as an open alternative to the IBM MicroChannel bus.
149
150 The EISA bus provided some of the features of the IBM MicroChannel
151 bus while maintaining backward compatibility with cards made for
152 the older ISA bus. The EISA bus saw limited use between 1988 and
153 1995 when it was made obsolete by the PCI bus.
154
155 Say Y here if you are building a kernel for an EISA-based machine.
156
157 Otherwise, say N.
158
159config SBUS
160 bool
161
f16fb1ec
RK
162config STACKTRACE_SUPPORT
163 bool
164 default y
165
f76e9154
NP
166config HAVE_LATENCYTOP_SUPPORT
167 bool
168 depends on !SMP
169 default y
170
f16fb1ec
RK
171config LOCKDEP_SUPPORT
172 bool
173 default y
174
7ad1bcb2
RK
175config TRACE_IRQFLAGS_SUPPORT
176 bool
cb1293e2 177 default !CPU_V7M
7ad1bcb2 178
1da177e4
LT
179config RWSEM_XCHGADD_ALGORITHM
180 bool
8a87411b 181 default y
1da177e4 182
f0d1b0b3
DH
183config ARCH_HAS_ILOG2_U32
184 bool
f0d1b0b3
DH
185
186config ARCH_HAS_ILOG2_U64
187 bool
f0d1b0b3 188
4a1b5733
EV
189config ARCH_HAS_BANDGAP
190 bool
191
a5f4c561
SA
192config FIX_EARLYCON_MEM
193 def_bool y if MMU
194
b89c3b16
AM
195config GENERIC_HWEIGHT
196 bool
197 default y
198
1da177e4
LT
199config GENERIC_CALIBRATE_DELAY
200 bool
201 default y
202
a08b6b79
AV
203config ARCH_MAY_HAVE_PC_FDC
204 bool
205
5ac6da66
CL
206config ZONE_DMA
207 bool
5ac6da66 208
ccd7ab7f
FT
209config NEED_DMA_MAP_STATE
210 def_bool y
211
c7edc9e3
DL
212config ARCH_SUPPORTS_UPROBES
213 def_bool y
214
58af4a24
RH
215config ARCH_HAS_DMA_SET_COHERENT_MASK
216 bool
217
1da177e4
LT
218config GENERIC_ISA_DMA
219 bool
220
1da177e4
LT
221config FIQ
222 bool
223
13a5045d
RH
224config NEED_RET_TO_USER
225 bool
226
034d2f5a
AV
227config ARCH_MTD_XIP
228 bool
229
c760fc19
HC
230config VECTORS_BASE
231 hex
6afd6fae 232 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
233 default DRAM_BASE if REMAP_VECTORS_TO_RAM
234 default 0x00000000
235 help
19accfd3
RK
236 The base address of exception vectors. This must be two pages
237 in size.
c760fc19 238
dc21af99 239config ARM_PATCH_PHYS_VIRT
c1becedc
RK
240 bool "Patch physical to virtual translations at runtime" if EMBEDDED
241 default y
b511d75d 242 depends on !XIP_KERNEL && MMU
dc21af99
RK
243 depends on !ARCH_REALVIEW || !SPARSEMEM
244 help
111e9a5c
RK
245 Patch phys-to-virt and virt-to-phys translation functions at
246 boot and module load time according to the position of the
247 kernel in system memory.
dc21af99 248
111e9a5c 249 This can only be used with non-XIP MMU kernels where the base
daece596 250 of physical memory is at a 16MB boundary.
dc21af99 251
c1becedc
RK
252 Only disable this option if you know that you do not require
253 this feature (eg, building a kernel for a single machine) and
254 you need to shrink the kernel to the minimal size.
dc21af99 255
c334bc15
RH
256config NEED_MACH_IO_H
257 bool
258 help
259 Select this when mach/io.h is required to provide special
260 definitions for this platform. The need for mach/io.h should
261 be avoided when possible.
262
0cdc8b92 263config NEED_MACH_MEMORY_H
1b9f95f8
NP
264 bool
265 help
0cdc8b92
NP
266 Select this when mach/memory.h is required to provide special
267 definitions for this platform. The need for mach/memory.h should
268 be avoided when possible.
dc21af99 269
1b9f95f8 270config PHYS_OFFSET
974c0724 271 hex "Physical address of main memory" if MMU
c6f54a9b 272 depends on !ARM_PATCH_PHYS_VIRT
974c0724 273 default DRAM_BASE if !MMU
c6f54a9b 274 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
275 ARCH_FOOTBRIDGE || \
276 ARCH_INTEGRATOR || \
277 ARCH_IOP13XX || \
278 ARCH_KS8695 || \
279 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
280 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
281 default 0x20000000 if ARCH_S5PV210
282 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 283 default 0xc0000000 if ARCH_SA1100
111e9a5c 284 help
1b9f95f8
NP
285 Please provide the physical address corresponding to the
286 location of main memory in your system.
cada3c08 287
87e040b6
SG
288config GENERIC_BUG
289 def_bool y
290 depends on BUG
291
1bcad26e
KS
292config PGTABLE_LEVELS
293 int
294 default 3 if ARM_LPAE
295 default 2
296
1da177e4
LT
297source "init/Kconfig"
298
dc52ddc0
MH
299source "kernel/Kconfig.freezer"
300
1da177e4
LT
301menu "System Type"
302
3c427975
HC
303config MMU
304 bool "MMU-based Paged Memory Management Support"
305 default y
306 help
307 Select if you want MMU-based virtualised addressing space
308 support by paged memory management. If unsure, say 'Y'.
309
ccf50e23
RK
310#
311# The "ARM system type" choice list is ordered alphabetically by option
312# text. Please add new entries in the option alphabetic order.
313#
1da177e4
LT
314choice
315 prompt "ARM system type"
1420b22b
AB
316 default ARCH_VERSATILE if !MMU
317 default ARCH_MULTIPLATFORM if MMU
1da177e4 318
387798b3
RH
319config ARCH_MULTIPLATFORM
320 bool "Allow multiple platforms to be selected"
b1b3f49c 321 depends on MMU
ddb902cc 322 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 323 select ARM_HAS_SG_CHAIN
387798b3
RH
324 select ARM_PATCH_PHYS_VIRT
325 select AUTO_ZRELADDR
6d0add40 326 select CLKSRC_OF
66314223 327 select COMMON_CLK
ddb902cc 328 select GENERIC_CLOCKEVENTS
08d38beb 329 select MIGHT_HAVE_PCI
387798b3 330 select MULTI_IRQ_HANDLER
66314223
DN
331 select SPARSE_IRQ
332 select USE_OF
66314223 333
9c77bc43
SA
334config ARM_SINGLE_ARMV7M
335 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
336 depends on !MMU
337 select ARCH_WANT_OPTIONAL_GPIOLIB
338 select ARM_NVIC
499f1640 339 select AUTO_ZRELADDR
9c77bc43
SA
340 select CLKSRC_OF
341 select COMMON_CLK
342 select CPU_V7M
343 select GENERIC_CLOCKEVENTS
344 select NO_IOPORT_MAP
345 select SPARSE_IRQ
346 select USE_OF
347
4af6fee1
DS
348config ARCH_REALVIEW
349 bool "ARM Ltd. RealView family"
b1b3f49c 350 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 351 select ARM_AMBA
b1b3f49c 352 select ARM_TIMER_SP804
f9a6aa43
LW
353 select COMMON_CLK
354 select COMMON_CLK_VERSATILE
ae30ceac 355 select GENERIC_CLOCKEVENTS
b56ba8aa 356 select GPIO_PL061 if GPIOLIB
b1b3f49c 357 select ICST
0cdc8b92 358 select NEED_MACH_MEMORY_H
b1b3f49c 359 select PLAT_VERSATILE
81cc3f86 360 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
361 help
362 This enables support for ARM Ltd RealView boards.
363
364config ARCH_VERSATILE
365 bool "ARM Ltd. Versatile family"
b1b3f49c 366 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 367 select ARM_AMBA
b1b3f49c 368 select ARM_TIMER_SP804
4af6fee1 369 select ARM_VIC
6d803ba7 370 select CLKDEV_LOOKUP
b1b3f49c 371 select GENERIC_CLOCKEVENTS
aa3831cf 372 select HAVE_MACH_CLKDEV
c5a0adb5 373 select ICST
f4b8b319 374 select PLAT_VERSATILE
b1b3f49c 375 select PLAT_VERSATILE_CLOCK
81cc3f86 376 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 377 select VERSATILE_FPGA_IRQ
4af6fee1
DS
378 help
379 This enables support for ARM Ltd Versatile board.
380
93e22567
RK
381config ARCH_CLPS711X
382 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 383 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 384 select AUTO_ZRELADDR
c99f72ad 385 select CLKSRC_MMIO
93e22567
RK
386 select COMMON_CLK
387 select CPU_ARM720T
4a8355c4 388 select GENERIC_CLOCKEVENTS
6597619f 389 select MFD_SYSCON
e4e3a37d 390 select SOC_BUS
93e22567
RK
391 help
392 Support for Cirrus Logic 711x/721x/731x based boards.
393
788c9700
RK
394config ARCH_GEMINI
395 bool "Cortina Systems Gemini"
788c9700 396 select ARCH_REQUIRE_GPIOLIB
f3372c01 397 select CLKSRC_MMIO
b1b3f49c 398 select CPU_FA526
f3372c01 399 select GENERIC_CLOCKEVENTS
788c9700
RK
400 help
401 Support for the Cortina Systems Gemini family SoCs
402
1da177e4
LT
403config ARCH_EBSA110
404 bool "EBSA-110"
b1b3f49c 405 select ARCH_USES_GETTIMEOFFSET
c750815e 406 select CPU_SA110
f7e68bbf 407 select ISA
c334bc15 408 select NEED_MACH_IO_H
0cdc8b92 409 select NEED_MACH_MEMORY_H
ce816fa8 410 select NO_IOPORT_MAP
1da177e4
LT
411 help
412 This is an evaluation board for the StrongARM processor available
f6c8965a 413 from Digital. It has limited hardware on-board, including an
1da177e4
LT
414 Ethernet interface, two PCMCIA sockets, two serial ports and a
415 parallel port.
416
e7736d47
LB
417config ARCH_EP93XX
418 bool "EP93xx-based"
b1b3f49c
RK
419 select ARCH_HAS_HOLES_MEMORYMODEL
420 select ARCH_REQUIRE_GPIOLIB
e7736d47 421 select ARM_AMBA
b8824c9a 422 select ARM_PATCH_PHYS_VIRT
e7736d47 423 select ARM_VIC
b8824c9a 424 select AUTO_ZRELADDR
6d803ba7 425 select CLKDEV_LOOKUP
000bc178 426 select CLKSRC_MMIO
b1b3f49c 427 select CPU_ARM920T
000bc178 428 select GENERIC_CLOCKEVENTS
e7736d47
LB
429 help
430 This enables support for the Cirrus EP93xx series of CPUs.
431
1da177e4
LT
432config ARCH_FOOTBRIDGE
433 bool "FootBridge"
c750815e 434 select CPU_SA110
1da177e4 435 select FOOTBRIDGE
4e8d7637 436 select GENERIC_CLOCKEVENTS
d0ee9f40 437 select HAVE_IDE
8ef6e620 438 select NEED_MACH_IO_H if !MMU
0cdc8b92 439 select NEED_MACH_MEMORY_H
f999b8bd
MM
440 help
441 Support for systems based on the DC21285 companion chip
442 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 443
4af6fee1
DS
444config ARCH_NETX
445 bool "Hilscher NetX based"
b1b3f49c 446 select ARM_VIC
234b6ced 447 select CLKSRC_MMIO
c750815e 448 select CPU_ARM926T
2fcfe6b8 449 select GENERIC_CLOCKEVENTS
f999b8bd 450 help
4af6fee1
DS
451 This enables support for systems based on the Hilscher NetX Soc
452
3b938be6
RK
453config ARCH_IOP13XX
454 bool "IOP13xx-based"
455 depends on MMU
b1b3f49c 456 select CPU_XSC3
0cdc8b92 457 select NEED_MACH_MEMORY_H
13a5045d 458 select NEED_RET_TO_USER
b1b3f49c
RK
459 select PCI
460 select PLAT_IOP
461 select VMSPLIT_1G
37ebbcff 462 select SPARSE_IRQ
3b938be6
RK
463 help
464 Support for Intel's IOP13XX (XScale) family of processors.
465
3f7e5815
LB
466config ARCH_IOP32X
467 bool "IOP32x-based"
a4f7e763 468 depends on MMU
b1b3f49c 469 select ARCH_REQUIRE_GPIOLIB
c750815e 470 select CPU_XSCALE
e9004f50 471 select GPIO_IOP
13a5045d 472 select NEED_RET_TO_USER
f7e68bbf 473 select PCI
b1b3f49c 474 select PLAT_IOP
f999b8bd 475 help
3f7e5815
LB
476 Support for Intel's 80219 and IOP32X (XScale) family of
477 processors.
478
479config ARCH_IOP33X
480 bool "IOP33x-based"
481 depends on MMU
b1b3f49c 482 select ARCH_REQUIRE_GPIOLIB
c750815e 483 select CPU_XSCALE
e9004f50 484 select GPIO_IOP
13a5045d 485 select NEED_RET_TO_USER
3f7e5815 486 select PCI
b1b3f49c 487 select PLAT_IOP
3f7e5815
LB
488 help
489 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 490
3b938be6
RK
491config ARCH_IXP4XX
492 bool "IXP4xx-based"
a4f7e763 493 depends on MMU
58af4a24 494 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 495 select ARCH_REQUIRE_GPIOLIB
51aaf81f 496 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 497 select CLKSRC_MMIO
c750815e 498 select CPU_XSCALE
b1b3f49c 499 select DMABOUNCE if PCI
3b938be6 500 select GENERIC_CLOCKEVENTS
0b05da72 501 select MIGHT_HAVE_PCI
c334bc15 502 select NEED_MACH_IO_H
9296d94d 503 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 504 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 505 help
3b938be6 506 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 507
edabd38e
SB
508config ARCH_DOVE
509 bool "Marvell Dove"
edabd38e 510 select ARCH_REQUIRE_GPIOLIB
756b2531 511 select CPU_PJ4
edabd38e 512 select GENERIC_CLOCKEVENTS
0f81bd43 513 select MIGHT_HAVE_PCI
171b3f0d 514 select MVEBU_MBUS
9139acd1
SH
515 select PINCTRL
516 select PINCTRL_DOVE
abcda1dc 517 select PLAT_ORION_LEGACY
edabd38e
SB
518 help
519 Support for the Marvell Dove SoC 88AP510
520
794d15b2
SS
521config ARCH_MV78XX0
522 bool "Marvell MV78xx0"
a8865655 523 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 524 select CPU_FEROCEON
794d15b2 525 select GENERIC_CLOCKEVENTS
171b3f0d 526 select MVEBU_MBUS
b1b3f49c 527 select PCI
abcda1dc 528 select PLAT_ORION_LEGACY
794d15b2
SS
529 help
530 Support for the following Marvell MV78xx0 series SoCs:
531 MV781x0, MV782x0.
532
9dd0b194 533config ARCH_ORION5X
585cf175
TP
534 bool "Marvell Orion"
535 depends on MMU
a8865655 536 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 537 select CPU_FEROCEON
51cbff1d 538 select GENERIC_CLOCKEVENTS
171b3f0d 539 select MVEBU_MBUS
b1b3f49c 540 select PCI
abcda1dc 541 select PLAT_ORION_LEGACY
5be9fc23 542 select MULTI_IRQ_HANDLER
585cf175 543 help
9dd0b194 544 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 545 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 546 Orion-2 (5281), Orion-1-90 (6183).
585cf175 547
788c9700 548config ARCH_MMP
2f7e8fae 549 bool "Marvell PXA168/910/MMP2"
788c9700 550 depends on MMU
788c9700 551 select ARCH_REQUIRE_GPIOLIB
6d803ba7 552 select CLKDEV_LOOKUP
b1b3f49c 553 select GENERIC_ALLOCATOR
788c9700 554 select GENERIC_CLOCKEVENTS
157d2644 555 select GPIO_PXA
c24b3114 556 select IRQ_DOMAIN
0f374561 557 select MULTI_IRQ_HANDLER
7c8f86a4 558 select PINCTRL
788c9700 559 select PLAT_PXA
0bd86961 560 select SPARSE_IRQ
788c9700 561 help
2f7e8fae 562 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
563
564config ARCH_KS8695
565 bool "Micrel/Kendin KS8695"
98830bc9 566 select ARCH_REQUIRE_GPIOLIB
c7e783d6 567 select CLKSRC_MMIO
b1b3f49c 568 select CPU_ARM922T
c7e783d6 569 select GENERIC_CLOCKEVENTS
b1b3f49c 570 select NEED_MACH_MEMORY_H
788c9700
RK
571 help
572 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
573 System-on-Chip devices.
574
788c9700
RK
575config ARCH_W90X900
576 bool "Nuvoton W90X900 CPU"
c52d3d68 577 select ARCH_REQUIRE_GPIOLIB
6d803ba7 578 select CLKDEV_LOOKUP
6fa5d5f7 579 select CLKSRC_MMIO
b1b3f49c 580 select CPU_ARM926T
58b5369e 581 select GENERIC_CLOCKEVENTS
788c9700 582 help
a8bc4ead 583 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
584 At present, the w90x900 has been renamed nuc900, regarding
585 the ARM series product line, you can login the following
586 link address to know more.
587
588 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
589 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 590
93e22567
RK
591config ARCH_LPC32XX
592 bool "NXP LPC32XX"
593 select ARCH_REQUIRE_GPIOLIB
594 select ARM_AMBA
595 select CLKDEV_LOOKUP
596 select CLKSRC_MMIO
597 select CPU_ARM926T
598 select GENERIC_CLOCKEVENTS
599 select HAVE_IDE
93e22567
RK
600 select USE_OF
601 help
602 Support for the NXP LPC32XX family of processors
603
1da177e4 604config ARCH_PXA
2c8086a5 605 bool "PXA2xx/PXA3xx-based"
a4f7e763 606 depends on MMU
b1b3f49c
RK
607 select ARCH_MTD_XIP
608 select ARCH_REQUIRE_GPIOLIB
609 select ARM_CPU_SUSPEND if PM
610 select AUTO_ZRELADDR
a1c0a6ad 611 select COMMON_CLK
6d803ba7 612 select CLKDEV_LOOKUP
234b6ced 613 select CLKSRC_MMIO
6f6caeaa 614 select CLKSRC_OF
981d0f39 615 select GENERIC_CLOCKEVENTS
157d2644 616 select GPIO_PXA
d0ee9f40 617 select HAVE_IDE
d6cf30ca 618 select IRQ_DOMAIN
b1b3f49c 619 select MULTI_IRQ_HANDLER
b1b3f49c
RK
620 select PLAT_PXA
621 select SPARSE_IRQ
f999b8bd 622 help
2c8086a5 623 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
624
625config ARCH_RPC
626 bool "RiscPC"
868e87cc 627 depends on MMU
1da177e4 628 select ARCH_ACORN
a08b6b79 629 select ARCH_MAY_HAVE_PC_FDC
07f841b7 630 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 631 select ARCH_USES_GETTIMEOFFSET
fa04e209 632 select CPU_SA110
b1b3f49c 633 select FIQ
d0ee9f40 634 select HAVE_IDE
b1b3f49c
RK
635 select HAVE_PATA_PLATFORM
636 select ISA_DMA_API
c334bc15 637 select NEED_MACH_IO_H
0cdc8b92 638 select NEED_MACH_MEMORY_H
ce816fa8 639 select NO_IOPORT_MAP
b4811bac 640 select VIRT_TO_BUS
1da177e4
LT
641 help
642 On the Acorn Risc-PC, Linux can support the internal IDE disk and
643 CD-ROM interface, serial and parallel port, and the floppy drive.
644
645config ARCH_SA1100
646 bool "SA1100-based"
b1b3f49c
RK
647 select ARCH_MTD_XIP
648 select ARCH_REQUIRE_GPIOLIB
649 select ARCH_SPARSEMEM_ENABLE
650 select CLKDEV_LOOKUP
651 select CLKSRC_MMIO
1937f5b9 652 select CPU_FREQ
b1b3f49c 653 select CPU_SA1100
3e238be2 654 select GENERIC_CLOCKEVENTS
d0ee9f40 655 select HAVE_IDE
1eca42b4 656 select IRQ_DOMAIN
b1b3f49c 657 select ISA
affcab32 658 select MULTI_IRQ_HANDLER
0cdc8b92 659 select NEED_MACH_MEMORY_H
375dec92 660 select SPARSE_IRQ
f999b8bd
MM
661 help
662 Support for StrongARM 11x0 based boards.
1da177e4 663
b130d5c2
KK
664config ARCH_S3C24XX
665 bool "Samsung S3C24XX SoCs"
53650430 666 select ARCH_REQUIRE_GPIOLIB
335cce74 667 select ATAGS
b1b3f49c 668 select CLKDEV_LOOKUP
4280506a 669 select CLKSRC_SAMSUNG_PWM
7f78b6eb 670 select GENERIC_CLOCKEVENTS
880cf071 671 select GPIO_SAMSUNG
20676c15 672 select HAVE_S3C2410_I2C if I2C
b130d5c2 673 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 674 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 675 select MULTI_IRQ_HANDLER
c334bc15 676 select NEED_MACH_IO_H
cd8dc7ae 677 select SAMSUNG_ATAGS
1da177e4 678 help
b130d5c2
KK
679 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
680 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
681 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
682 Samsung SMDK2410 development board (and derivatives).
63b1f51b 683
a08ab637
BD
684config ARCH_S3C64XX
685 bool "Samsung S3C64XX"
b1b3f49c 686 select ARCH_REQUIRE_GPIOLIB
1db0287a 687 select ARM_AMBA
89f0ce72 688 select ARM_VIC
335cce74 689 select ATAGS
b1b3f49c 690 select CLKDEV_LOOKUP
4280506a 691 select CLKSRC_SAMSUNG_PWM
ccecba3c 692 select COMMON_CLK_SAMSUNG
70bacadb 693 select CPU_V6K
04a49b71 694 select GENERIC_CLOCKEVENTS
880cf071 695 select GPIO_SAMSUNG
b1b3f49c
RK
696 select HAVE_S3C2410_I2C if I2C
697 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 698 select HAVE_TCM
ce816fa8 699 select NO_IOPORT_MAP
b1b3f49c 700 select PLAT_SAMSUNG
4ab75a3f 701 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
702 select S3C_DEV_NAND
703 select S3C_GPIO_TRACK
cd8dc7ae 704 select SAMSUNG_ATAGS
6e2d9e93 705 select SAMSUNG_WAKEMASK
88f59738 706 select SAMSUNG_WDT_RESET
a08ab637
BD
707 help
708 Samsung S3C64XX series based systems
709
7c6337e2
KH
710config ARCH_DAVINCI
711 bool "TI DaVinci"
b1b3f49c 712 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 713 select ARCH_REQUIRE_GPIOLIB
6d803ba7 714 select CLKDEV_LOOKUP
20e9969b 715 select GENERIC_ALLOCATOR
b1b3f49c 716 select GENERIC_CLOCKEVENTS
dc7ad3b3 717 select GENERIC_IRQ_CHIP
b1b3f49c 718 select HAVE_IDE
689e331f 719 select USE_OF
b1b3f49c 720 select ZONE_DMA
7c6337e2
KH
721 help
722 Support for TI's DaVinci platform.
723
a0694861
TL
724config ARCH_OMAP1
725 bool "TI OMAP1"
00a36698 726 depends on MMU
9af915da 727 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 728 select ARCH_OMAP
21f47fbc 729 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 730 select CLKDEV_LOOKUP
d6e15d78 731 select CLKSRC_MMIO
b1b3f49c 732 select GENERIC_CLOCKEVENTS
a0694861 733 select GENERIC_IRQ_CHIP
a0694861
TL
734 select HAVE_IDE
735 select IRQ_DOMAIN
b694331c 736 select MULTI_IRQ_HANDLER
a0694861
TL
737 select NEED_MACH_IO_H if PCCARD
738 select NEED_MACH_MEMORY_H
685e2d08 739 select SPARSE_IRQ
21f47fbc 740 help
a0694861 741 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 742
1da177e4
LT
743endchoice
744
387798b3
RH
745menu "Multiple platform selection"
746 depends on ARCH_MULTIPLATFORM
747
748comment "CPU Core family selection"
749
f8afae40
AB
750config ARCH_MULTI_V4
751 bool "ARMv4 based platforms (FA526)"
752 depends on !ARCH_MULTI_V6_V7
753 select ARCH_MULTI_V4_V5
754 select CPU_FA526
755
387798b3
RH
756config ARCH_MULTI_V4T
757 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 758 depends on !ARCH_MULTI_V6_V7
b1b3f49c 759 select ARCH_MULTI_V4_V5
24e860fb
AB
760 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
761 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
762 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
763
764config ARCH_MULTI_V5
765 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 766 depends on !ARCH_MULTI_V6_V7
b1b3f49c 767 select ARCH_MULTI_V4_V5
12567bbd 768 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
769 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
770 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
771
772config ARCH_MULTI_V4_V5
773 bool
774
775config ARCH_MULTI_V6
8dda05cc 776 bool "ARMv6 based platforms (ARM11)"
387798b3 777 select ARCH_MULTI_V6_V7
42f4754a 778 select CPU_V6K
387798b3
RH
779
780config ARCH_MULTI_V7
8dda05cc 781 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
782 default y
783 select ARCH_MULTI_V6_V7
b1b3f49c 784 select CPU_V7
90bc8ac7 785 select HAVE_SMP
387798b3
RH
786
787config ARCH_MULTI_V6_V7
788 bool
9352b05b 789 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
790
791config ARCH_MULTI_CPU_AUTO
792 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
793 select ARCH_MULTI_V5
794
795endmenu
796
05e2a3de
RH
797config ARCH_VIRT
798 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 799 select ARM_AMBA
05e2a3de 800 select ARM_GIC
0e2f91e9 801 select ARM_GIC_V2M if PCI_MSI
0b28f1db 802 select ARM_GIC_V3
05e2a3de 803 select ARM_PSCI
4b8b5f25 804 select HAVE_ARM_ARCH_TIMER
05e2a3de 805
ccf50e23
RK
806#
807# This is sorted alphabetically by mach-* pathname. However, plat-*
808# Kconfigs may be included either alphabetically (according to the
809# plat- suffix) or along side the corresponding mach-* source.
810#
3e93a22b
GC
811source "arch/arm/mach-mvebu/Kconfig"
812
445d9b30
TZ
813source "arch/arm/mach-alpine/Kconfig"
814
d9bfc86d
OR
815source "arch/arm/mach-asm9260/Kconfig"
816
95b8f20f
RK
817source "arch/arm/mach-at91/Kconfig"
818
1d22924e
AB
819source "arch/arm/mach-axxia/Kconfig"
820
8ac49e04
CD
821source "arch/arm/mach-bcm/Kconfig"
822
1c37fa10
SH
823source "arch/arm/mach-berlin/Kconfig"
824
1da177e4
LT
825source "arch/arm/mach-clps711x/Kconfig"
826
d94f944e
AV
827source "arch/arm/mach-cns3xxx/Kconfig"
828
95b8f20f
RK
829source "arch/arm/mach-davinci/Kconfig"
830
df8d742e
BS
831source "arch/arm/mach-digicolor/Kconfig"
832
95b8f20f
RK
833source "arch/arm/mach-dove/Kconfig"
834
e7736d47
LB
835source "arch/arm/mach-ep93xx/Kconfig"
836
1da177e4
LT
837source "arch/arm/mach-footbridge/Kconfig"
838
59d3a193
PZ
839source "arch/arm/mach-gemini/Kconfig"
840
387798b3
RH
841source "arch/arm/mach-highbank/Kconfig"
842
389ee0c2
HZ
843source "arch/arm/mach-hisi/Kconfig"
844
1da177e4
LT
845source "arch/arm/mach-integrator/Kconfig"
846
3f7e5815
LB
847source "arch/arm/mach-iop32x/Kconfig"
848
849source "arch/arm/mach-iop33x/Kconfig"
1da177e4 850
285f5fa7
DW
851source "arch/arm/mach-iop13xx/Kconfig"
852
1da177e4
LT
853source "arch/arm/mach-ixp4xx/Kconfig"
854
828989ad
SS
855source "arch/arm/mach-keystone/Kconfig"
856
95b8f20f
RK
857source "arch/arm/mach-ks8695/Kconfig"
858
3b8f5030
CC
859source "arch/arm/mach-meson/Kconfig"
860
17723fd3
JJ
861source "arch/arm/mach-moxart/Kconfig"
862
794d15b2
SS
863source "arch/arm/mach-mv78xx0/Kconfig"
864
3995eb82 865source "arch/arm/mach-imx/Kconfig"
1da177e4 866
f682a218
MB
867source "arch/arm/mach-mediatek/Kconfig"
868
1d3f33d5
SG
869source "arch/arm/mach-mxs/Kconfig"
870
95b8f20f 871source "arch/arm/mach-netx/Kconfig"
49cbe786 872
95b8f20f 873source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 874
9851ca57
DT
875source "arch/arm/mach-nspire/Kconfig"
876
d48af15e
TL
877source "arch/arm/plat-omap/Kconfig"
878
879source "arch/arm/mach-omap1/Kconfig"
1da177e4 880
1dbae815
TL
881source "arch/arm/mach-omap2/Kconfig"
882
9dd0b194 883source "arch/arm/mach-orion5x/Kconfig"
585cf175 884
387798b3
RH
885source "arch/arm/mach-picoxcell/Kconfig"
886
95b8f20f
RK
887source "arch/arm/mach-pxa/Kconfig"
888source "arch/arm/plat-pxa/Kconfig"
585cf175 889
95b8f20f
RK
890source "arch/arm/mach-mmp/Kconfig"
891
8fc1b0f8
KG
892source "arch/arm/mach-qcom/Kconfig"
893
95b8f20f
RK
894source "arch/arm/mach-realview/Kconfig"
895
d63dc051
HS
896source "arch/arm/mach-rockchip/Kconfig"
897
95b8f20f 898source "arch/arm/mach-sa1100/Kconfig"
edabd38e 899
387798b3
RH
900source "arch/arm/mach-socfpga/Kconfig"
901
a7ed099f 902source "arch/arm/mach-spear/Kconfig"
a21765a7 903
65ebcc11
SK
904source "arch/arm/mach-sti/Kconfig"
905
85fd6d63 906source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 907
431107ea 908source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 909
170f4e42
KK
910source "arch/arm/mach-s5pv210/Kconfig"
911
83014579 912source "arch/arm/mach-exynos/Kconfig"
e509b289 913source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 914
882d01f9 915source "arch/arm/mach-shmobile/Kconfig"
52c543f9 916
3b52634f
MR
917source "arch/arm/mach-sunxi/Kconfig"
918
156a0997
BS
919source "arch/arm/mach-prima2/Kconfig"
920
c5f80065
EG
921source "arch/arm/mach-tegra/Kconfig"
922
95b8f20f 923source "arch/arm/mach-u300/Kconfig"
1da177e4 924
ba56a987
MY
925source "arch/arm/mach-uniphier/Kconfig"
926
95b8f20f 927source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
928
929source "arch/arm/mach-versatile/Kconfig"
930
ceade897 931source "arch/arm/mach-vexpress/Kconfig"
420c34e4 932source "arch/arm/plat-versatile/Kconfig"
ceade897 933
6f35f9a9
TP
934source "arch/arm/mach-vt8500/Kconfig"
935
7ec80ddf 936source "arch/arm/mach-w90x900/Kconfig"
937
acede515
JN
938source "arch/arm/mach-zx/Kconfig"
939
9a45eb69
JC
940source "arch/arm/mach-zynq/Kconfig"
941
499f1640
SA
942# ARMv7-M architecture
943config ARCH_EFM32
944 bool "Energy Micro efm32"
945 depends on ARM_SINGLE_ARMV7M
946 select ARCH_REQUIRE_GPIOLIB
947 help
948 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
949 processors.
950
951config ARCH_LPC18XX
952 bool "NXP LPC18xx/LPC43xx"
953 depends on ARM_SINGLE_ARMV7M
954 select ARCH_HAS_RESET_CONTROLLER
955 select ARM_AMBA
956 select CLKSRC_LPC32XX
957 select PINCTRL
958 help
959 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
960 high performance microcontrollers.
961
962config ARCH_STM32
963 bool "STMicrolectronics STM32"
964 depends on ARM_SINGLE_ARMV7M
965 select ARCH_HAS_RESET_CONTROLLER
966 select ARMV7M_SYSTICK
25263186 967 select CLKSRC_STM32
499f1640
SA
968 select RESET_CONTROLLER
969 help
970 Support for STMicroelectronics STM32 processors.
971
1da177e4
LT
972# Definitions to make life easier
973config ARCH_ACORN
974 bool
975
7ae1f7ec
LB
976config PLAT_IOP
977 bool
469d3044 978 select GENERIC_CLOCKEVENTS
7ae1f7ec 979
69b02f6a
LB
980config PLAT_ORION
981 bool
bfe45e0b 982 select CLKSRC_MMIO
b1b3f49c 983 select COMMON_CLK
dc7ad3b3 984 select GENERIC_IRQ_CHIP
278b45b0 985 select IRQ_DOMAIN
69b02f6a 986
abcda1dc
TP
987config PLAT_ORION_LEGACY
988 bool
989 select PLAT_ORION
990
bd5ce433
EM
991config PLAT_PXA
992 bool
993
f4b8b319
RK
994config PLAT_VERSATILE
995 bool
996
d9a1beaa
AC
997source "arch/arm/firmware/Kconfig"
998
1da177e4
LT
999source arch/arm/mm/Kconfig
1000
afe4b25e 1001config IWMMXT
d93003e8
SH
1002 bool "Enable iWMMXt support"
1003 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1004 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1005 help
1006 Enable support for iWMMXt context switching at run time if
1007 running on a CPU that supports it.
1008
52108641 1009config MULTI_IRQ_HANDLER
1010 bool
1011 help
1012 Allow each machine to specify it's own IRQ handler at run time.
1013
3b93e7b0
HC
1014if !MMU
1015source "arch/arm/Kconfig-nommu"
1016endif
1017
3e0a07f8
GC
1018config PJ4B_ERRATA_4742
1019 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1020 depends on CPU_PJ4B && MACH_ARMADA_370
1021 default y
1022 help
1023 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1024 Event (WFE) IDLE states, a specific timing sensitivity exists between
1025 the retiring WFI/WFE instructions and the newly issued subsequent
1026 instructions. This sensitivity can result in a CPU hang scenario.
1027 Workaround:
1028 The software must insert either a Data Synchronization Barrier (DSB)
1029 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1030 instruction
1031
f0c4b8d6
WD
1032config ARM_ERRATA_326103
1033 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1034 depends on CPU_V6
1035 help
1036 Executing a SWP instruction to read-only memory does not set bit 11
1037 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1038 treat the access as a read, preventing a COW from occurring and
1039 causing the faulting task to livelock.
1040
9cba3ccc
CM
1041config ARM_ERRATA_411920
1042 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1043 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1044 help
1045 Invalidation of the Instruction Cache operation can
1046 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1047 It does not affect the MPCore. This option enables the ARM Ltd.
1048 recommended workaround.
1049
7ce236fc
CM
1050config ARM_ERRATA_430973
1051 bool "ARM errata: Stale prediction on replaced interworking branch"
1052 depends on CPU_V7
1053 help
1054 This option enables the workaround for the 430973 Cortex-A8
79403cda 1055 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1056 interworking branch is replaced with another code sequence at the
1057 same virtual address, whether due to self-modifying code or virtual
1058 to physical address re-mapping, Cortex-A8 does not recover from the
1059 stale interworking branch prediction. This results in Cortex-A8
1060 executing the new code sequence in the incorrect ARM or Thumb state.
1061 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1062 and also flushes the branch target cache at every context switch.
1063 Note that setting specific bits in the ACTLR register may not be
1064 available in non-secure mode.
1065
855c551f
CM
1066config ARM_ERRATA_458693
1067 bool "ARM errata: Processor deadlock when a false hazard is created"
1068 depends on CPU_V7
62e4d357 1069 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1070 help
1071 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1072 erratum. For very specific sequences of memory operations, it is
1073 possible for a hazard condition intended for a cache line to instead
1074 be incorrectly associated with a different cache line. This false
1075 hazard might then cause a processor deadlock. The workaround enables
1076 the L1 caching of the NEON accesses and disables the PLD instruction
1077 in the ACTLR register. Note that setting specific bits in the ACTLR
1078 register may not be available in non-secure mode.
1079
0516e464
CM
1080config ARM_ERRATA_460075
1081 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1082 depends on CPU_V7
62e4d357 1083 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1084 help
1085 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1086 erratum. Any asynchronous access to the L2 cache may encounter a
1087 situation in which recent store transactions to the L2 cache are lost
1088 and overwritten with stale memory contents from external memory. The
1089 workaround disables the write-allocate mode for the L2 cache via the
1090 ACTLR register. Note that setting specific bits in the ACTLR register
1091 may not be available in non-secure mode.
1092
9f05027c
WD
1093config ARM_ERRATA_742230
1094 bool "ARM errata: DMB operation may be faulty"
1095 depends on CPU_V7 && SMP
62e4d357 1096 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1097 help
1098 This option enables the workaround for the 742230 Cortex-A9
1099 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1100 between two write operations may not ensure the correct visibility
1101 ordering of the two writes. This workaround sets a specific bit in
1102 the diagnostic register of the Cortex-A9 which causes the DMB
1103 instruction to behave as a DSB, ensuring the correct behaviour of
1104 the two writes.
1105
a672e99b
WD
1106config ARM_ERRATA_742231
1107 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1108 depends on CPU_V7 && SMP
62e4d357 1109 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1110 help
1111 This option enables the workaround for the 742231 Cortex-A9
1112 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1113 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1114 accessing some data located in the same cache line, may get corrupted
1115 data due to bad handling of the address hazard when the line gets
1116 replaced from one of the CPUs at the same time as another CPU is
1117 accessing it. This workaround sets specific bits in the diagnostic
1118 register of the Cortex-A9 which reduces the linefill issuing
1119 capabilities of the processor.
1120
69155794
JM
1121config ARM_ERRATA_643719
1122 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1123 depends on CPU_V7 && SMP
e5a5de44 1124 default y
69155794
JM
1125 help
1126 This option enables the workaround for the 643719 Cortex-A9 (prior to
1127 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1128 register returns zero when it should return one. The workaround
1129 corrects this value, ensuring cache maintenance operations which use
1130 it behave as intended and avoiding data corruption.
1131
cdf357f1
WD
1132config ARM_ERRATA_720789
1133 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1134 depends on CPU_V7
cdf357f1
WD
1135 help
1136 This option enables the workaround for the 720789 Cortex-A9 (prior to
1137 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1138 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1139 As a consequence of this erratum, some TLB entries which should be
1140 invalidated are not, resulting in an incoherency in the system page
1141 tables. The workaround changes the TLB flushing routines to invalidate
1142 entries regardless of the ASID.
475d92fc
WD
1143
1144config ARM_ERRATA_743622
1145 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1146 depends on CPU_V7
62e4d357 1147 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1148 help
1149 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1150 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1151 optimisation in the Cortex-A9 Store Buffer may lead to data
1152 corruption. This workaround sets a specific bit in the diagnostic
1153 register of the Cortex-A9 which disables the Store Buffer
1154 optimisation, preventing the defect from occurring. This has no
1155 visible impact on the overall performance or power consumption of the
1156 processor.
1157
9a27c27c
WD
1158config ARM_ERRATA_751472
1159 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1160 depends on CPU_V7
62e4d357 1161 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1162 help
1163 This option enables the workaround for the 751472 Cortex-A9 (prior
1164 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1165 completion of a following broadcasted operation if the second
1166 operation is received by a CPU before the ICIALLUIS has completed,
1167 potentially leading to corrupted entries in the cache or TLB.
1168
fcbdc5fe
WD
1169config ARM_ERRATA_754322
1170 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1171 depends on CPU_V7
1172 help
1173 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1174 r3p*) erratum. A speculative memory access may cause a page table walk
1175 which starts prior to an ASID switch but completes afterwards. This
1176 can populate the micro-TLB with a stale entry which may be hit with
1177 the new ASID. This workaround places two dsb instructions in the mm
1178 switching code so that no page table walks can cross the ASID switch.
1179
5dab26af
WD
1180config ARM_ERRATA_754327
1181 bool "ARM errata: no automatic Store Buffer drain"
1182 depends on CPU_V7 && SMP
1183 help
1184 This option enables the workaround for the 754327 Cortex-A9 (prior to
1185 r2p0) erratum. The Store Buffer does not have any automatic draining
1186 mechanism and therefore a livelock may occur if an external agent
1187 continuously polls a memory location waiting to observe an update.
1188 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1189 written polling loops from denying visibility of updates to memory.
1190
145e10e1
CM
1191config ARM_ERRATA_364296
1192 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1193 depends on CPU_V6
145e10e1
CM
1194 help
1195 This options enables the workaround for the 364296 ARM1136
1196 r0p2 erratum (possible cache data corruption with
1197 hit-under-miss enabled). It sets the undocumented bit 31 in
1198 the auxiliary control register and the FI bit in the control
1199 register, thus disabling hit-under-miss without putting the
1200 processor into full low interrupt latency mode. ARM11MPCore
1201 is not affected.
1202
f630c1bd
WD
1203config ARM_ERRATA_764369
1204 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1205 depends on CPU_V7 && SMP
1206 help
1207 This option enables the workaround for erratum 764369
1208 affecting Cortex-A9 MPCore with two or more processors (all
1209 current revisions). Under certain timing circumstances, a data
1210 cache line maintenance operation by MVA targeting an Inner
1211 Shareable memory region may fail to proceed up to either the
1212 Point of Coherency or to the Point of Unification of the
1213 system. This workaround adds a DSB instruction before the
1214 relevant cache maintenance functions and sets a specific bit
1215 in the diagnostic control register of the SCU.
1216
7253b85c
SH
1217config ARM_ERRATA_775420
1218 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1219 depends on CPU_V7
1220 help
1221 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1222 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1223 operation aborts with MMU exception, it might cause the processor
1224 to deadlock. This workaround puts DSB before executing ISB if
1225 an abort may occur on cache maintenance.
1226
93dc6887
CM
1227config ARM_ERRATA_798181
1228 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1229 depends on CPU_V7 && SMP
1230 help
1231 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1232 adequately shooting down all use of the old entries. This
1233 option enables the Linux kernel workaround for this erratum
1234 which sends an IPI to the CPUs that are running the same ASID
1235 as the one being invalidated.
1236
84b6504f
WD
1237config ARM_ERRATA_773022
1238 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1239 depends on CPU_V7
1240 help
1241 This option enables the workaround for the 773022 Cortex-A15
1242 (up to r0p4) erratum. In certain rare sequences of code, the
1243 loop buffer may deliver incorrect instructions. This
1244 workaround disables the loop buffer to avoid the erratum.
1245
1da177e4
LT
1246endmenu
1247
1248source "arch/arm/common/Kconfig"
1249
1da177e4
LT
1250menu "Bus support"
1251
1da177e4
LT
1252config ISA
1253 bool
1da177e4
LT
1254 help
1255 Find out whether you have ISA slots on your motherboard. ISA is the
1256 name of a bus system, i.e. the way the CPU talks to the other stuff
1257 inside your box. Other bus systems are PCI, EISA, MicroChannel
1258 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1259 newer boards don't support it. If you have ISA, say Y, otherwise N.
1260
065909b9 1261# Select ISA DMA controller support
1da177e4
LT
1262config ISA_DMA
1263 bool
065909b9 1264 select ISA_DMA_API
1da177e4 1265
065909b9 1266# Select ISA DMA interface
5cae841b
AV
1267config ISA_DMA_API
1268 bool
5cae841b 1269
1da177e4 1270config PCI
0b05da72 1271 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1272 help
1273 Find out whether you have a PCI motherboard. PCI is the name of a
1274 bus system, i.e. the way the CPU talks to the other stuff inside
1275 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1276 VESA. If you have PCI, say Y, otherwise N.
1277
52882173
AV
1278config PCI_DOMAINS
1279 bool
1280 depends on PCI
1281
8c7d1474
LP
1282config PCI_DOMAINS_GENERIC
1283 def_bool PCI_DOMAINS
1284
b080ac8a
MRJ
1285config PCI_NANOENGINE
1286 bool "BSE nanoEngine PCI support"
1287 depends on SA1100_NANOENGINE
1288 help
1289 Enable PCI on the BSE nanoEngine board.
1290
36e23590
MW
1291config PCI_SYSCALL
1292 def_bool PCI
1293
a0113a99
MR
1294config PCI_HOST_ITE8152
1295 bool
1296 depends on PCI && MACH_ARMCORE
1297 default y
1298 select DMABOUNCE
1299
1da177e4 1300source "drivers/pci/Kconfig"
3f06d157 1301source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1302
1303source "drivers/pcmcia/Kconfig"
1304
1305endmenu
1306
1307menu "Kernel Features"
1308
3b55658a
DM
1309config HAVE_SMP
1310 bool
1311 help
1312 This option should be selected by machines which have an SMP-
1313 capable CPU.
1314
1315 The only effect of this option is to make the SMP-related
1316 options available to the user for configuration.
1317
1da177e4 1318config SMP
bb2d8130 1319 bool "Symmetric Multi-Processing"
fbb4ddac 1320 depends on CPU_V6K || CPU_V7
bc28248e 1321 depends on GENERIC_CLOCKEVENTS
3b55658a 1322 depends on HAVE_SMP
801bb21c 1323 depends on MMU || ARM_MPU
0361748f 1324 select IRQ_WORK
1da177e4
LT
1325 help
1326 This enables support for systems with more than one CPU. If you have
4a474157
RG
1327 a system with only one CPU, say N. If you have a system with more
1328 than one CPU, say Y.
1da177e4 1329
4a474157 1330 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1331 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1332 you say Y here, the kernel will run on many, but not all,
1333 uniprocessor machines. On a uniprocessor machine, the kernel
1334 will run faster if you say N here.
1da177e4 1335
395cf969 1336 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1337 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1338 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1339
1340 If you don't know what to do here, say N.
1341
f00ec48f 1342config SMP_ON_UP
5744ff43 1343 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1344 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1345 default y
1346 help
1347 SMP kernels contain instructions which fail on non-SMP processors.
1348 Enabling this option allows the kernel to modify itself to make
1349 these instructions safe. Disabling it allows about 1K of space
1350 savings.
1351
1352 If you don't know what to do here, say Y.
1353
c9018aab
VG
1354config ARM_CPU_TOPOLOGY
1355 bool "Support cpu topology definition"
1356 depends on SMP && CPU_V7
1357 default y
1358 help
1359 Support ARM cpu topology definition. The MPIDR register defines
1360 affinity between processors which is then used to describe the cpu
1361 topology of an ARM System.
1362
1363config SCHED_MC
1364 bool "Multi-core scheduler support"
1365 depends on ARM_CPU_TOPOLOGY
1366 help
1367 Multi-core scheduler support improves the CPU scheduler's decision
1368 making when dealing with multi-core CPU chips at a cost of slightly
1369 increased overhead in some places. If unsure say N here.
1370
1371config SCHED_SMT
1372 bool "SMT scheduler support"
1373 depends on ARM_CPU_TOPOLOGY
1374 help
1375 Improves the CPU scheduler's decision making when dealing with
1376 MultiThreading at a cost of slightly increased overhead in some
1377 places. If unsure say N here.
1378
a8cbcd92
RK
1379config HAVE_ARM_SCU
1380 bool
a8cbcd92
RK
1381 help
1382 This option enables support for the ARM system coherency unit
1383
8a4da6e3 1384config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1385 bool "Architected timer support"
1386 depends on CPU_V7
8a4da6e3 1387 select ARM_ARCH_TIMER
0c403462 1388 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1389 help
1390 This option enables support for the ARM architected timer
1391
f32f4ce2
RK
1392config HAVE_ARM_TWD
1393 bool
da4a686a 1394 select CLKSRC_OF if OF
f32f4ce2
RK
1395 help
1396 This options enables support for the ARM timer and watchdog unit
1397
e8db288e
NP
1398config MCPM
1399 bool "Multi-Cluster Power Management"
1400 depends on CPU_V7 && SMP
1401 help
1402 This option provides the common power management infrastructure
1403 for (multi-)cluster based systems, such as big.LITTLE based
1404 systems.
1405
ebf4a5c5
HZ
1406config MCPM_QUAD_CLUSTER
1407 bool
1408 depends on MCPM
1409 help
1410 To avoid wasting resources unnecessarily, MCPM only supports up
1411 to 2 clusters by default.
1412 Platforms with 3 or 4 clusters that use MCPM must select this
1413 option to allow the additional clusters to be managed.
1414
1c33be57
NP
1415config BIG_LITTLE
1416 bool "big.LITTLE support (Experimental)"
1417 depends on CPU_V7 && SMP
1418 select MCPM
1419 help
1420 This option enables support selections for the big.LITTLE
1421 system architecture.
1422
1423config BL_SWITCHER
1424 bool "big.LITTLE switcher support"
6c044fec 1425 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1c33be57 1426 select ARM_CPU_SUSPEND
51aaf81f 1427 select CPU_PM
1c33be57
NP
1428 help
1429 The big.LITTLE "switcher" provides the core functionality to
1430 transparently handle transition between a cluster of A15's
1431 and a cluster of A7's in a big.LITTLE system.
1432
b22537c6
NP
1433config BL_SWITCHER_DUMMY_IF
1434 tristate "Simple big.LITTLE switcher user interface"
1435 depends on BL_SWITCHER && DEBUG_KERNEL
1436 help
1437 This is a simple and dummy char dev interface to control
1438 the big.LITTLE switcher core code. It is meant for
1439 debugging purposes only.
1440
8d5796d2
LB
1441choice
1442 prompt "Memory split"
006fa259 1443 depends on MMU
8d5796d2
LB
1444 default VMSPLIT_3G
1445 help
1446 Select the desired split between kernel and user memory.
1447
1448 If you are not absolutely sure what you are doing, leave this
1449 option alone!
1450
1451 config VMSPLIT_3G
1452 bool "3G/1G user/kernel split"
63ce446c
NP
1453 config VMSPLIT_3G_OPT
1454 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1455 config VMSPLIT_2G
1456 bool "2G/2G user/kernel split"
1457 config VMSPLIT_1G
1458 bool "1G/3G user/kernel split"
1459endchoice
1460
1461config PAGE_OFFSET
1462 hex
006fa259 1463 default PHYS_OFFSET if !MMU
8d5796d2
LB
1464 default 0x40000000 if VMSPLIT_1G
1465 default 0x80000000 if VMSPLIT_2G
63ce446c 1466 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1467 default 0xC0000000
1468
1da177e4
LT
1469config NR_CPUS
1470 int "Maximum number of CPUs (2-32)"
1471 range 2 32
1472 depends on SMP
1473 default "4"
1474
a054a811 1475config HOTPLUG_CPU
00b7dede 1476 bool "Support for hot-pluggable CPUs"
40b31360 1477 depends on SMP
a054a811
RK
1478 help
1479 Say Y here to experiment with turning CPUs off and on. CPUs
1480 can be controlled through /sys/devices/system/cpu.
1481
2bdd424f
WD
1482config ARM_PSCI
1483 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1484 depends on CPU_V7
be120397 1485 select ARM_PSCI_FW
2bdd424f
WD
1486 help
1487 Say Y here if you want Linux to communicate with system firmware
1488 implementing the PSCI specification for CPU-centric power
1489 management operations described in ARM document number ARM DEN
1490 0022A ("Power State Coordination Interface System Software on
1491 ARM processors").
1492
2a6ad871
MR
1493# The GPIO number here must be sorted by descending number. In case of
1494# a multiplatform kernel, we just want the highest value required by the
1495# selected platforms.
44986ab0
PDSN
1496config ARCH_NR_GPIO
1497 int
b35d2e56
GF
1498 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1499 ARCH_ZYNQ
aa42587a
TF
1500 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1501 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1502 default 416 if ARCH_SUNXI
06b851e5 1503 default 392 if ARCH_U8500
01bb914c 1504 default 352 if ARCH_VT8500
7b5da4c3 1505 default 288 if ARCH_ROCKCHIP
2a6ad871 1506 default 264 if MACH_H4700
44986ab0
PDSN
1507 default 0
1508 help
1509 Maximum number of GPIOs in the system.
1510
1511 If unsure, leave the default value.
1512
d45a398f 1513source kernel/Kconfig.preempt
1da177e4 1514
c9218b16 1515config HZ_FIXED
f8065813 1516 int
070b8b43 1517 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1518 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1519 default 128 if SOC_AT91RM9200
47d84682 1520 default 0
c9218b16
RK
1521
1522choice
47d84682 1523 depends on HZ_FIXED = 0
c9218b16
RK
1524 prompt "Timer frequency"
1525
1526config HZ_100
1527 bool "100 Hz"
1528
1529config HZ_200
1530 bool "200 Hz"
1531
1532config HZ_250
1533 bool "250 Hz"
1534
1535config HZ_300
1536 bool "300 Hz"
1537
1538config HZ_500
1539 bool "500 Hz"
1540
1541config HZ_1000
1542 bool "1000 Hz"
1543
1544endchoice
1545
1546config HZ
1547 int
47d84682 1548 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1549 default 100 if HZ_100
1550 default 200 if HZ_200
1551 default 250 if HZ_250
1552 default 300 if HZ_300
1553 default 500 if HZ_500
1554 default 1000
1555
1556config SCHED_HRTICK
1557 def_bool HIGH_RES_TIMERS
f8065813 1558
16c79651 1559config THUMB2_KERNEL
bc7dea00 1560 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1561 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1562 default y if CPU_THUMBONLY
16c79651
CM
1563 select AEABI
1564 select ARM_ASM_UNIFIED
89bace65 1565 select ARM_UNWIND
16c79651
CM
1566 help
1567 By enabling this option, the kernel will be compiled in
1568 Thumb-2 mode. A compiler/assembler that understand the unified
1569 ARM-Thumb syntax is needed.
1570
1571 If unsure, say N.
1572
6f685c5c
DM
1573config THUMB2_AVOID_R_ARM_THM_JUMP11
1574 bool "Work around buggy Thumb-2 short branch relocations in gas"
1575 depends on THUMB2_KERNEL && MODULES
1576 default y
1577 help
1578 Various binutils versions can resolve Thumb-2 branches to
1579 locally-defined, preemptible global symbols as short-range "b.n"
1580 branch instructions.
1581
1582 This is a problem, because there's no guarantee the final
1583 destination of the symbol, or any candidate locations for a
1584 trampoline, are within range of the branch. For this reason, the
1585 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1586 relocation in modules at all, and it makes little sense to add
1587 support.
1588
1589 The symptom is that the kernel fails with an "unsupported
1590 relocation" error when loading some modules.
1591
1592 Until fixed tools are available, passing
1593 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1594 code which hits this problem, at the cost of a bit of extra runtime
1595 stack usage in some cases.
1596
1597 The problem is described in more detail at:
1598 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1599
1600 Only Thumb-2 kernels are affected.
1601
1602 Unless you are sure your tools don't have this problem, say Y.
1603
0becb088
CM
1604config ARM_ASM_UNIFIED
1605 bool
1606
42f25bdd
NP
1607config ARM_PATCH_IDIV
1608 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1609 depends on CPU_32v7 && !XIP_KERNEL
1610 default y
1611 help
1612 The ARM compiler inserts calls to __aeabi_idiv() and
1613 __aeabi_uidiv() when it needs to perform division on signed
1614 and unsigned integers. Some v7 CPUs have support for the sdiv
1615 and udiv instructions that can be used to implement those
1616 functions.
1617
1618 Enabling this option allows the kernel to modify itself to
1619 replace the first two instructions of these library functions
1620 with the sdiv or udiv plus "bx lr" instructions when the CPU
1621 it is running on supports them. Typically this will be faster
1622 and less power intensive than running the original library
1623 code to do integer division.
1624
704bdda0
NP
1625config AEABI
1626 bool "Use the ARM EABI to compile the kernel"
1627 help
1628 This option allows for the kernel to be compiled using the latest
1629 ARM ABI (aka EABI). This is only useful if you are using a user
1630 space environment that is also compiled with EABI.
1631
1632 Since there are major incompatibilities between the legacy ABI and
1633 EABI, especially with regard to structure member alignment, this
1634 option also changes the kernel syscall calling convention to
1635 disambiguate both ABIs and allow for backward compatibility support
1636 (selected with CONFIG_OABI_COMPAT).
1637
1638 To use this you need GCC version 4.0.0 or later.
1639
6c90c872 1640config OABI_COMPAT
a73a3ff1 1641 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1642 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1643 help
1644 This option preserves the old syscall interface along with the
1645 new (ARM EABI) one. It also provides a compatibility layer to
1646 intercept syscalls that have structure arguments which layout
1647 in memory differs between the legacy ABI and the new ARM EABI
1648 (only for non "thumb" binaries). This option adds a tiny
1649 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1650
1651 The seccomp filter system will not be available when this is
1652 selected, since there is no way yet to sensibly distinguish
1653 between calling conventions during filtering.
1654
6c90c872
NP
1655 If you know you'll be using only pure EABI user space then you
1656 can say N here. If this option is not selected and you attempt
1657 to execute a legacy ABI binary then the result will be
1658 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1659 at all). If in doubt say N.
6c90c872 1660
eb33575c 1661config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1662 bool
e80d6a24 1663
05944d74
RK
1664config ARCH_SPARSEMEM_ENABLE
1665 bool
1666
07a2f737
RK
1667config ARCH_SPARSEMEM_DEFAULT
1668 def_bool ARCH_SPARSEMEM_ENABLE
1669
05944d74 1670config ARCH_SELECT_MEMORY_MODEL
be370302 1671 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1672
7b7bf499
WD
1673config HAVE_ARCH_PFN_VALID
1674 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1675
b8cd51af
SC
1676config HAVE_GENERIC_RCU_GUP
1677 def_bool y
1678 depends on ARM_LPAE
1679
053a96ca 1680config HIGHMEM
e8db89a2
RK
1681 bool "High Memory Support"
1682 depends on MMU
053a96ca
NP
1683 help
1684 The address space of ARM processors is only 4 Gigabytes large
1685 and it has to accommodate user address space, kernel address
1686 space as well as some memory mapped IO. That means that, if you
1687 have a large amount of physical memory and/or IO, not all of the
1688 memory can be "permanently mapped" by the kernel. The physical
1689 memory that is not permanently mapped is called "high memory".
1690
1691 Depending on the selected kernel/user memory split, minimum
1692 vmalloc space and actual amount of RAM, you may not need this
1693 option which should result in a slightly faster kernel.
1694
1695 If unsure, say n.
1696
65cec8e3 1697config HIGHPTE
9a431bd5 1698 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1699 depends on HIGHMEM
9a431bd5 1700 default y
b4d103d1
RK
1701 help
1702 The VM uses one page of physical memory for each page table.
1703 For systems with a lot of processes, this can use a lot of
1704 precious low memory, eventually leading to low memory being
1705 consumed by page tables. Setting this option will allow
1706 user-space 2nd level page tables to reside in high memory.
65cec8e3 1707
a5e090ac
RK
1708config CPU_SW_DOMAIN_PAN
1709 bool "Enable use of CPU domains to implement privileged no-access"
1710 depends on MMU && !ARM_LPAE
1b8873a0
JI
1711 default y
1712 help
a5e090ac
RK
1713 Increase kernel security by ensuring that normal kernel accesses
1714 are unable to access userspace addresses. This can help prevent
1715 use-after-free bugs becoming an exploitable privilege escalation
1716 by ensuring that magic values (such as LIST_POISON) will always
1717 fault when dereferenced.
1718
1719 CPUs with low-vector mappings use a best-efforts implementation.
1720 Their lower 1MB needs to remain accessible for the vectors, but
1721 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1722
1b8873a0 1723config HW_PERF_EVENTS
fa8ad788
MR
1724 def_bool y
1725 depends on ARM_PMU
1b8873a0 1726
1355e2a6
CM
1727config SYS_SUPPORTS_HUGETLBFS
1728 def_bool y
1729 depends on ARM_LPAE
1730
8d962507
CM
1731config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1732 def_bool y
1733 depends on ARM_LPAE
1734
4bfab203
SC
1735config ARCH_WANT_GENERAL_HUGETLB
1736 def_bool y
1737
7d485f64
AB
1738config ARM_MODULE_PLTS
1739 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1740 depends on MODULES
1741 help
1742 Allocate PLTs when loading modules so that jumps and calls whose
1743 targets are too far away for their relative offsets to be encoded
1744 in the instructions themselves can be bounced via veneers in the
1745 module's PLT. This allows modules to be allocated in the generic
1746 vmalloc area after the dedicated module memory area has been
1747 exhausted. The modules will use slightly more memory, but after
1748 rounding up to page size, the actual memory footprint is usually
1749 the same.
1750
1751 Say y if you are getting out of memory errors while loading modules
1752
3f22ab27
DH
1753source "mm/Kconfig"
1754
c1b2d970 1755config FORCE_MAX_ZONEORDER
36d6c928 1756 int "Maximum zone order"
898f08e1 1757 default "12" if SOC_AM33XX
6d85e2b0 1758 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1759 default "11"
1760 help
1761 The kernel memory allocator divides physically contiguous memory
1762 blocks into "zones", where each zone is a power of two number of
1763 pages. This option selects the largest power of two that the kernel
1764 keeps in the memory allocator. If you need to allocate very large
1765 blocks of physically contiguous memory, then you may need to
1766 increase this value.
1767
1768 This config option is actually maximum order plus one. For example,
1769 a value of 11 means that the largest free memory block is 2^10 pages.
1770
1da177e4
LT
1771config ALIGNMENT_TRAP
1772 bool
f12d0d7c 1773 depends on CPU_CP15_MMU
1da177e4 1774 default y if !ARCH_EBSA110
e119bfff 1775 select HAVE_PROC_CPU if PROC_FS
1da177e4 1776 help
84eb8d06 1777 ARM processors cannot fetch/store information which is not
1da177e4
LT
1778 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1779 address divisible by 4. On 32-bit ARM processors, these non-aligned
1780 fetch/store instructions will be emulated in software if you say
1781 here, which has a severe performance impact. This is necessary for
1782 correct operation of some network protocols. With an IP-only
1783 configuration it is safe to say N, otherwise say Y.
1784
39ec58f3 1785config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1786 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1787 depends on MMU
39ec58f3
LB
1788 default y if CPU_FEROCEON
1789 help
1790 Implement faster copy_to_user and clear_user methods for CPU
1791 cores where a 8-word STM instruction give significantly higher
1792 memory write throughput than a sequence of individual 32bit stores.
1793
1794 A possible side effect is a slight increase in scheduling latency
1795 between threads sharing the same address space if they invoke
1796 such copy operations with large buffers.
1797
1798 However, if the CPU data cache is using a write-allocate mode,
1799 this option is unlikely to provide any performance gain.
1800
70c70d97
NP
1801config SECCOMP
1802 bool
1803 prompt "Enable seccomp to safely compute untrusted bytecode"
1804 ---help---
1805 This kernel feature is useful for number crunching applications
1806 that may need to compute untrusted bytecode during their
1807 execution. By using pipes or other transports made available to
1808 the process as file descriptors supporting the read/write
1809 syscalls, it's possible to isolate those applications in
1810 their own address space using seccomp. Once seccomp is
1811 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1812 and the task is only allowed to execute a few safe syscalls
1813 defined by each seccomp mode.
1814
06e6295b
SS
1815config SWIOTLB
1816 def_bool y
1817
1818config IOMMU_HELPER
1819 def_bool SWIOTLB
1820
eff8d644
SS
1821config XEN_DOM0
1822 def_bool y
1823 depends on XEN
1824
1825config XEN
c2ba1f7d 1826 bool "Xen guest support on ARM"
85323a99 1827 depends on ARM && AEABI && OF
f880b67d 1828 depends on CPU_V7 && !CPU_V6
85323a99 1829 depends on !GENERIC_ATOMIC64
7693decc 1830 depends on MMU
51aaf81f 1831 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1832 select ARM_PSCI
83862ccf 1833 select SWIOTLB_XEN
eff8d644
SS
1834 help
1835 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1836
1da177e4
LT
1837endmenu
1838
1839menu "Boot options"
1840
9eb8f674
GL
1841config USE_OF
1842 bool "Flattened Device Tree support"
b1b3f49c 1843 select IRQ_DOMAIN
9eb8f674
GL
1844 select OF
1845 select OF_EARLY_FLATTREE
bcedb5f9 1846 select OF_RESERVED_MEM
9eb8f674
GL
1847 help
1848 Include support for flattened device tree machine descriptions.
1849
bd51e2f5
NP
1850config ATAGS
1851 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1852 default y
1853 help
1854 This is the traditional way of passing data to the kernel at boot
1855 time. If you are solely relying on the flattened device tree (or
1856 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1857 to remove ATAGS support from your kernel binary. If unsure,
1858 leave this to y.
1859
1860config DEPRECATED_PARAM_STRUCT
1861 bool "Provide old way to pass kernel parameters"
1862 depends on ATAGS
1863 help
1864 This was deprecated in 2001 and announced to live on for 5 years.
1865 Some old boot loaders still use this way.
1866
1da177e4
LT
1867# Compressed boot loader in ROM. Yes, we really want to ask about
1868# TEXT and BSS so we preserve their values in the config files.
1869config ZBOOT_ROM_TEXT
1870 hex "Compressed ROM boot loader base address"
1871 default "0"
1872 help
1873 The physical address at which the ROM-able zImage is to be
1874 placed in the target. Platforms which normally make use of
1875 ROM-able zImage formats normally set this to a suitable
1876 value in their defconfig file.
1877
1878 If ZBOOT_ROM is not enabled, this has no effect.
1879
1880config ZBOOT_ROM_BSS
1881 hex "Compressed ROM boot loader BSS address"
1882 default "0"
1883 help
f8c440b2
DF
1884 The base address of an area of read/write memory in the target
1885 for the ROM-able zImage which must be available while the
1886 decompressor is running. It must be large enough to hold the
1887 entire decompressed kernel plus an additional 128 KiB.
1888 Platforms which normally make use of ROM-able zImage formats
1889 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1890
1891 If ZBOOT_ROM is not enabled, this has no effect.
1892
1893config ZBOOT_ROM
1894 bool "Compressed boot loader in ROM/flash"
1895 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1896 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1897 help
1898 Say Y here if you intend to execute your compressed kernel image
1899 (zImage) directly from ROM or flash. If unsure, say N.
1900
e2a6a3aa
JB
1901config ARM_APPENDED_DTB
1902 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1903 depends on OF
e2a6a3aa
JB
1904 help
1905 With this option, the boot code will look for a device tree binary
1906 (DTB) appended to zImage
1907 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1908
1909 This is meant as a backward compatibility convenience for those
1910 systems with a bootloader that can't be upgraded to accommodate
1911 the documented boot protocol using a device tree.
1912
1913 Beware that there is very little in terms of protection against
1914 this option being confused by leftover garbage in memory that might
1915 look like a DTB header after a reboot if no actual DTB is appended
1916 to zImage. Do not leave this option active in a production kernel
1917 if you don't intend to always append a DTB. Proper passing of the
1918 location into r2 of a bootloader provided DTB is always preferable
1919 to this option.
1920
b90b9a38
NP
1921config ARM_ATAG_DTB_COMPAT
1922 bool "Supplement the appended DTB with traditional ATAG information"
1923 depends on ARM_APPENDED_DTB
1924 help
1925 Some old bootloaders can't be updated to a DTB capable one, yet
1926 they provide ATAGs with memory configuration, the ramdisk address,
1927 the kernel cmdline string, etc. Such information is dynamically
1928 provided by the bootloader and can't always be stored in a static
1929 DTB. To allow a device tree enabled kernel to be used with such
1930 bootloaders, this option allows zImage to extract the information
1931 from the ATAG list and store it at run time into the appended DTB.
1932
d0f34a11
GR
1933choice
1934 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1935 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1936
1937config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1938 bool "Use bootloader kernel arguments if available"
1939 help
1940 Uses the command-line options passed by the boot loader instead of
1941 the device tree bootargs property. If the boot loader doesn't provide
1942 any, the device tree bootargs property will be used.
1943
1944config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1945 bool "Extend with bootloader kernel arguments"
1946 help
1947 The command-line arguments provided by the boot loader will be
1948 appended to the the device tree bootargs property.
1949
1950endchoice
1951
1da177e4
LT
1952config CMDLINE
1953 string "Default kernel command string"
1954 default ""
1955 help
1956 On some architectures (EBSA110 and CATS), there is currently no way
1957 for the boot loader to pass arguments to the kernel. For these
1958 architectures, you should supply some command-line options at build
1959 time by entering them here. As a minimum, you should specify the
1960 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1961
4394c124
VB
1962choice
1963 prompt "Kernel command line type" if CMDLINE != ""
1964 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1965 depends on ATAGS
4394c124
VB
1966
1967config CMDLINE_FROM_BOOTLOADER
1968 bool "Use bootloader kernel arguments if available"
1969 help
1970 Uses the command-line options passed by the boot loader. If
1971 the boot loader doesn't provide any, the default kernel command
1972 string provided in CMDLINE will be used.
1973
1974config CMDLINE_EXTEND
1975 bool "Extend bootloader kernel arguments"
1976 help
1977 The command-line arguments provided by the boot loader will be
1978 appended to the default kernel command string.
1979
92d2040d
AH
1980config CMDLINE_FORCE
1981 bool "Always use the default kernel command string"
92d2040d
AH
1982 help
1983 Always use the default kernel command string, even if the boot
1984 loader passes other arguments to the kernel.
1985 This is useful if you cannot or don't want to change the
1986 command-line options your boot loader passes to the kernel.
4394c124 1987endchoice
92d2040d 1988
1da177e4
LT
1989config XIP_KERNEL
1990 bool "Kernel Execute-In-Place from ROM"
10968131 1991 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1992 help
1993 Execute-In-Place allows the kernel to run from non-volatile storage
1994 directly addressable by the CPU, such as NOR flash. This saves RAM
1995 space since the text section of the kernel is not loaded from flash
1996 to RAM. Read-write sections, such as the data section and stack,
1997 are still copied to RAM. The XIP kernel is not compressed since
1998 it has to run directly from flash, so it will take more space to
1999 store it. The flash address used to link the kernel object files,
2000 and for storing it, is configuration dependent. Therefore, if you
2001 say Y here, you must know the proper physical address where to
2002 store the kernel image depending on your own flash memory usage.
2003
2004 Also note that the make target becomes "make xipImage" rather than
2005 "make zImage" or "make Image". The final kernel binary to put in
2006 ROM memory will be arch/arm/boot/xipImage.
2007
2008 If unsure, say N.
2009
2010config XIP_PHYS_ADDR
2011 hex "XIP Kernel Physical Location"
2012 depends on XIP_KERNEL
2013 default "0x00080000"
2014 help
2015 This is the physical address in your flash memory the kernel will
2016 be linked for and stored to. This address is dependent on your
2017 own flash usage.
2018
c587e4a6
RP
2019config KEXEC
2020 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2021 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2022 depends on !CPU_V7M
2965faa5 2023 select KEXEC_CORE
c587e4a6
RP
2024 help
2025 kexec is a system call that implements the ability to shutdown your
2026 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2027 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2028 you can start any kernel with it, not just Linux.
2029
2030 It is an ongoing process to be certain the hardware in a machine
2031 is properly shutdown, so do not be surprised if this code does not
bf220695 2032 initially work for you.
c587e4a6 2033
4cd9d6f7
RP
2034config ATAGS_PROC
2035 bool "Export atags in procfs"
bd51e2f5 2036 depends on ATAGS && KEXEC
b98d7291 2037 default y
4cd9d6f7
RP
2038 help
2039 Should the atags used to boot the kernel be exported in an "atags"
2040 file in procfs. Useful with kexec.
2041
cb5d39b3
MW
2042config CRASH_DUMP
2043 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2044 help
2045 Generate crash dump after being started by kexec. This should
2046 be normally only set in special crash dump kernels which are
2047 loaded in the main kernel with kexec-tools into a specially
2048 reserved region and then later executed after a crash by
2049 kdump/kexec. The crash dump kernel must be compiled to a
2050 memory address not used by the main kernel
2051
2052 For more details see Documentation/kdump/kdump.txt
2053
e69edc79
EM
2054config AUTO_ZRELADDR
2055 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2056 help
2057 ZRELADDR is the physical address where the decompressed kernel
2058 image will be placed. If AUTO_ZRELADDR is selected, the address
2059 will be determined at run-time by masking the current IP with
2060 0xf8000000. This assumes the zImage being placed in the first 128MB
2061 from start of memory.
2062
1da177e4
LT
2063endmenu
2064
ac9d7efc 2065menu "CPU Power Management"
1da177e4 2066
1da177e4 2067source "drivers/cpufreq/Kconfig"
1da177e4 2068
ac9d7efc
RK
2069source "drivers/cpuidle/Kconfig"
2070
2071endmenu
2072
1da177e4
LT
2073menu "Floating point emulation"
2074
2075comment "At least one emulation must be selected"
2076
2077config FPE_NWFPE
2078 bool "NWFPE math emulation"
593c252a 2079 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2080 ---help---
2081 Say Y to include the NWFPE floating point emulator in the kernel.
2082 This is necessary to run most binaries. Linux does not currently
2083 support floating point hardware so you need to say Y here even if
2084 your machine has an FPA or floating point co-processor podule.
2085
2086 You may say N here if you are going to load the Acorn FPEmulator
2087 early in the bootup.
2088
2089config FPE_NWFPE_XP
2090 bool "Support extended precision"
bedf142b 2091 depends on FPE_NWFPE
1da177e4
LT
2092 help
2093 Say Y to include 80-bit support in the kernel floating-point
2094 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2095 Note that gcc does not generate 80-bit operations by default,
2096 so in most cases this option only enlarges the size of the
2097 floating point emulator without any good reason.
2098
2099 You almost surely want to say N here.
2100
2101config FPE_FASTFPE
2102 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2103 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2104 ---help---
2105 Say Y here to include the FAST floating point emulator in the kernel.
2106 This is an experimental much faster emulator which now also has full
2107 precision for the mantissa. It does not support any exceptions.
2108 It is very simple, and approximately 3-6 times faster than NWFPE.
2109
2110 It should be sufficient for most programs. It may be not suitable
2111 for scientific calculations, but you have to check this for yourself.
2112 If you do not feel you need a faster FP emulation you should better
2113 choose NWFPE.
2114
2115config VFP
2116 bool "VFP-format floating point maths"
e399b1a4 2117 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2118 help
2119 Say Y to include VFP support code in the kernel. This is needed
2120 if your hardware includes a VFP unit.
2121
2122 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2123 release notes and additional status information.
2124
2125 Say N if your target does not have VFP hardware.
2126
25ebee02
CM
2127config VFPv3
2128 bool
2129 depends on VFP
2130 default y if CPU_V7
2131
b5872db4
CM
2132config NEON
2133 bool "Advanced SIMD (NEON) Extension support"
2134 depends on VFPv3 && CPU_V7
2135 help
2136 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2137 Extension.
2138
73c132c1
AB
2139config KERNEL_MODE_NEON
2140 bool "Support for NEON in kernel mode"
c4a30c3b 2141 depends on NEON && AEABI
73c132c1
AB
2142 help
2143 Say Y to include support for NEON in kernel mode.
2144
1da177e4
LT
2145endmenu
2146
2147menu "Userspace binary formats"
2148
2149source "fs/Kconfig.binfmt"
2150
1da177e4
LT
2151endmenu
2152
2153menu "Power management options"
2154
eceab4ac 2155source "kernel/power/Kconfig"
1da177e4 2156
f4cb5700 2157config ARCH_SUSPEND_POSSIBLE
19a0519d 2158 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2159 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2160 def_bool y
2161
15e0d9e3
AB
2162config ARM_CPU_SUSPEND
2163 def_bool PM_SLEEP
2164
603fb42a
SC
2165config ARCH_HIBERNATION_POSSIBLE
2166 bool
2167 depends on MMU
2168 default y if ARCH_SUSPEND_POSSIBLE
2169
1da177e4
LT
2170endmenu
2171
d5950b43
SR
2172source "net/Kconfig"
2173
ac25150f 2174source "drivers/Kconfig"
1da177e4 2175
916f743d
KG
2176source "drivers/firmware/Kconfig"
2177
1da177e4
LT
2178source "fs/Kconfig"
2179
1da177e4
LT
2180source "arch/arm/Kconfig.debug"
2181
2182source "security/Kconfig"
2183
2184source "crypto/Kconfig"
652ccae5
AB
2185if CRYPTO
2186source "arch/arm/crypto/Kconfig"
2187endif
1da177e4
LT
2188
2189source "lib/Kconfig"
749cf76c
CD
2190
2191source "arch/arm/kvm/Kconfig"