]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
ARM: PRIMA2: enable AUTO_ZRELADDR for SIRF in Kconfig
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
b1b3f49c 7 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 8 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 9 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 10 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 11 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
12 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
13 select GENERIC_IRQ_PROBE
14 select GENERIC_IRQ_SHOW
b1b3f49c
RK
15 select GENERIC_PCI_IOMAP
16 select GENERIC_SMP_IDLE_THREAD
17 select GENERIC_STRNCPY_FROM_USER
18 select GENERIC_STRNLEN_USER
19 select HARDIRQS_SW_RESEND
20 select HAVE_AOUT
09f05d85 21 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 22 select HAVE_ARCH_KGDB
4095ccc3 23 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 24 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
25 select HAVE_BPF_JIT
26 select HAVE_C_RECORDMCOUNT
27 select HAVE_DEBUG_KMEMLEAK
28 select HAVE_DMA_API_DEBUG
29 select HAVE_DMA_ATTRS
30 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 31 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 32 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 33 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 34 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 35 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
36 select HAVE_GENERIC_HARDIRQS
37 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
38 select HAVE_IDE if PCI || ISA || PCMCIA
39 select HAVE_IRQ_WORK
e7db7b42 40 select HAVE_KERNEL_GZIP
6e8699f7 41 select HAVE_KERNEL_LZMA
b1b3f49c 42 select HAVE_KERNEL_LZO
a7f464f3 43 select HAVE_KERNEL_XZ
b1b3f49c
RK
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 48 select HAVE_PERF_EVENTS
e513f8bf 49 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 50 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 51 select HAVE_UID16
3d92a71a 52 select KTIME_SCALAR
b1b3f49c
RK
53 select PERF_USE_VMALLOC
54 select RTC_LIB
55 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57 select MODULES_USE_ELF_REL
38a61b6b 58 select CLONE_BACKWARDS
1da177e4
LT
59 help
60 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 61 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 62 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 63 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
64 Europe. There is an ARM Linux project with a web page at
65 <http://www.arm.linux.org.uk/>.
66
74facffe
RK
67config ARM_HAS_SG_CHAIN
68 bool
69
4ce63fcd
MS
70config NEED_SG_DMA_LENGTH
71 bool
72
73config ARM_DMA_USE_IOMMU
4ce63fcd 74 bool
b1b3f49c
RK
75 select ARM_HAS_SG_CHAIN
76 select NEED_SG_DMA_LENGTH
4ce63fcd 77
1a189b97
RK
78config HAVE_PWM
79 bool
80
0b05da72
HUK
81config MIGHT_HAVE_PCI
82 bool
83
75e7153a
RB
84config SYS_SUPPORTS_APM_EMULATION
85 bool
86
0a938b97
DB
87config GENERIC_GPIO
88 bool
0a938b97 89
bc581770
LW
90config HAVE_TCM
91 bool
92 select GENERIC_ALLOCATOR
93
e119bfff
RK
94config HAVE_PROC_CPU
95 bool
96
5ea81769
AV
97config NO_IOPORT
98 bool
5ea81769 99
1da177e4
LT
100config EISA
101 bool
102 ---help---
103 The Extended Industry Standard Architecture (EISA) bus was
104 developed as an open alternative to the IBM MicroChannel bus.
105
106 The EISA bus provided some of the features of the IBM MicroChannel
107 bus while maintaining backward compatibility with cards made for
108 the older ISA bus. The EISA bus saw limited use between 1988 and
109 1995 when it was made obsolete by the PCI bus.
110
111 Say Y here if you are building a kernel for an EISA-based machine.
112
113 Otherwise, say N.
114
115config SBUS
116 bool
117
f16fb1ec
RK
118config STACKTRACE_SUPPORT
119 bool
120 default y
121
f76e9154
NP
122config HAVE_LATENCYTOP_SUPPORT
123 bool
124 depends on !SMP
125 default y
126
f16fb1ec
RK
127config LOCKDEP_SUPPORT
128 bool
129 default y
130
7ad1bcb2
RK
131config TRACE_IRQFLAGS_SUPPORT
132 bool
133 default y
134
1da177e4
LT
135config RWSEM_GENERIC_SPINLOCK
136 bool
137 default y
138
139config RWSEM_XCHGADD_ALGORITHM
140 bool
141
f0d1b0b3
DH
142config ARCH_HAS_ILOG2_U32
143 bool
f0d1b0b3
DH
144
145config ARCH_HAS_ILOG2_U64
146 bool
f0d1b0b3 147
89c52ed4
BD
148config ARCH_HAS_CPUFREQ
149 bool
150 help
151 Internal node to signify that the ARCH has CPUFREQ support
152 and that the relevant menu configurations are displayed for
153 it.
154
b89c3b16
AM
155config GENERIC_HWEIGHT
156 bool
157 default y
158
1da177e4
LT
159config GENERIC_CALIBRATE_DELAY
160 bool
161 default y
162
a08b6b79
AV
163config ARCH_MAY_HAVE_PC_FDC
164 bool
165
5ac6da66
CL
166config ZONE_DMA
167 bool
5ac6da66 168
ccd7ab7f
FT
169config NEED_DMA_MAP_STATE
170 def_bool y
171
58af4a24
RH
172config ARCH_HAS_DMA_SET_COHERENT_MASK
173 bool
174
1da177e4
LT
175config GENERIC_ISA_DMA
176 bool
177
1da177e4
LT
178config FIQ
179 bool
180
13a5045d
RH
181config NEED_RET_TO_USER
182 bool
183
034d2f5a
AV
184config ARCH_MTD_XIP
185 bool
186
c760fc19
HC
187config VECTORS_BASE
188 hex
6afd6fae 189 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
190 default DRAM_BASE if REMAP_VECTORS_TO_RAM
191 default 0x00000000
192 help
193 The base address of exception vectors.
194
dc21af99 195config ARM_PATCH_PHYS_VIRT
c1becedc
RK
196 bool "Patch physical to virtual translations at runtime" if EMBEDDED
197 default y
b511d75d 198 depends on !XIP_KERNEL && MMU
dc21af99
RK
199 depends on !ARCH_REALVIEW || !SPARSEMEM
200 help
111e9a5c
RK
201 Patch phys-to-virt and virt-to-phys translation functions at
202 boot and module load time according to the position of the
203 kernel in system memory.
dc21af99 204
111e9a5c 205 This can only be used with non-XIP MMU kernels where the base
daece596 206 of physical memory is at a 16MB boundary.
dc21af99 207
c1becedc
RK
208 Only disable this option if you know that you do not require
209 this feature (eg, building a kernel for a single machine) and
210 you need to shrink the kernel to the minimal size.
dc21af99 211
01464226
RH
212config NEED_MACH_GPIO_H
213 bool
214 help
215 Select this when mach/gpio.h is required to provide special
216 definitions for this platform. The need for mach/gpio.h should
217 be avoided when possible.
218
c334bc15
RH
219config NEED_MACH_IO_H
220 bool
221 help
222 Select this when mach/io.h is required to provide special
223 definitions for this platform. The need for mach/io.h should
224 be avoided when possible.
225
0cdc8b92 226config NEED_MACH_MEMORY_H
1b9f95f8
NP
227 bool
228 help
0cdc8b92
NP
229 Select this when mach/memory.h is required to provide special
230 definitions for this platform. The need for mach/memory.h should
231 be avoided when possible.
dc21af99 232
1b9f95f8 233config PHYS_OFFSET
974c0724 234 hex "Physical address of main memory" if MMU
0cdc8b92 235 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 236 default DRAM_BASE if !MMU
111e9a5c 237 help
1b9f95f8
NP
238 Please provide the physical address corresponding to the
239 location of main memory in your system.
cada3c08 240
87e040b6
SG
241config GENERIC_BUG
242 def_bool y
243 depends on BUG
244
1da177e4
LT
245source "init/Kconfig"
246
dc52ddc0
MH
247source "kernel/Kconfig.freezer"
248
1da177e4
LT
249menu "System Type"
250
3c427975
HC
251config MMU
252 bool "MMU-based Paged Memory Management Support"
253 default y
254 help
255 Select if you want MMU-based virtualised addressing space
256 support by paged memory management. If unsure, say 'Y'.
257
ccf50e23
RK
258#
259# The "ARM system type" choice list is ordered alphabetically by option
260# text. Please add new entries in the option alphabetic order.
261#
1da177e4
LT
262choice
263 prompt "ARM system type"
387798b3 264 default ARCH_MULTIPLATFORM
1da177e4 265
387798b3
RH
266config ARCH_MULTIPLATFORM
267 bool "Allow multiple platforms to be selected"
b1b3f49c 268 depends on MMU
387798b3
RH
269 select ARM_PATCH_PHYS_VIRT
270 select AUTO_ZRELADDR
66314223 271 select COMMON_CLK
387798b3 272 select MULTI_IRQ_HANDLER
66314223
DN
273 select SPARSE_IRQ
274 select USE_OF
66314223 275
4af6fee1
DS
276config ARCH_INTEGRATOR
277 bool "ARM Ltd. Integrator family"
89c52ed4 278 select ARCH_HAS_CPUFREQ
b1b3f49c 279 select ARM_AMBA
a613163d 280 select COMMON_CLK
f9a6aa43 281 select COMMON_CLK_VERSATILE
b1b3f49c 282 select GENERIC_CLOCKEVENTS
9904f793 283 select HAVE_TCM
c5a0adb5 284 select ICST
b1b3f49c
RK
285 select MULTI_IRQ_HANDLER
286 select NEED_MACH_MEMORY_H
f4b8b319 287 select PLAT_VERSATILE
695436e3 288 select SPARSE_IRQ
2389d501 289 select VERSATILE_FPGA_IRQ
4af6fee1
DS
290 help
291 Support for ARM's Integrator platform.
292
293config ARCH_REALVIEW
294 bool "ARM Ltd. RealView family"
b1b3f49c 295 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 296 select ARM_AMBA
b1b3f49c 297 select ARM_TIMER_SP804
f9a6aa43
LW
298 select COMMON_CLK
299 select COMMON_CLK_VERSATILE
ae30ceac 300 select GENERIC_CLOCKEVENTS
b56ba8aa 301 select GPIO_PL061 if GPIOLIB
b1b3f49c 302 select ICST
0cdc8b92 303 select NEED_MACH_MEMORY_H
b1b3f49c
RK
304 select PLAT_VERSATILE
305 select PLAT_VERSATILE_CLCD
4af6fee1
DS
306 help
307 This enables support for ARM Ltd RealView boards.
308
309config ARCH_VERSATILE
310 bool "ARM Ltd. Versatile family"
b1b3f49c 311 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 312 select ARM_AMBA
b1b3f49c 313 select ARM_TIMER_SP804
4af6fee1 314 select ARM_VIC
6d803ba7 315 select CLKDEV_LOOKUP
b1b3f49c 316 select GENERIC_CLOCKEVENTS
aa3831cf 317 select HAVE_MACH_CLKDEV
c5a0adb5 318 select ICST
f4b8b319 319 select PLAT_VERSATILE
3414ba8c 320 select PLAT_VERSATILE_CLCD
b1b3f49c 321 select PLAT_VERSATILE_CLOCK
2389d501 322 select VERSATILE_FPGA_IRQ
4af6fee1
DS
323 help
324 This enables support for ARM Ltd Versatile board.
325
8fc5ffa0
AV
326config ARCH_AT91
327 bool "Atmel AT91"
f373e8c0 328 select ARCH_REQUIRE_GPIOLIB
bd602995 329 select CLKDEV_LOOKUP
b1b3f49c 330 select HAVE_CLK
e261501d 331 select IRQ_DOMAIN
01464226 332 select NEED_MACH_GPIO_H
1ac02d79 333 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
334 select PINCTRL
335 select PINCTRL_AT91 if USE_OF
4af6fee1 336 help
929e994f
NF
337 This enables support for systems based on Atmel
338 AT91RM9200 and AT91SAM9* processors.
4af6fee1 339
ec9653b8
SA
340config ARCH_BCM2835
341 bool "Broadcom BCM2835 family"
805504ab 342 select ARCH_REQUIRE_GPIOLIB
ec9653b8
SA
343 select ARM_AMBA
344 select ARM_ERRATA_411920
345 select ARM_TIMER_SP804
346 select CLKDEV_LOOKUP
347 select COMMON_CLK
348 select CPU_V6
349 select GENERIC_CLOCKEVENTS
805504ab 350 select GENERIC_GPIO
ec9653b8 351 select MULTI_IRQ_HANDLER
805504ab
SW
352 select PINCTRL
353 select PINCTRL_BCM2835
ec9653b8
SA
354 select SPARSE_IRQ
355 select USE_OF
356 help
357 This enables support for the Broadcom BCM2835 SoC. This SoC is
358 use in the Raspberry Pi, and Roku 2 devices.
359
d94f944e
AV
360config ARCH_CNS3XXX
361 bool "Cavium Networks CNS3XXX family"
b1b3f49c 362 select ARM_GIC
00d2711d 363 select CPU_V6K
d94f944e 364 select GENERIC_CLOCKEVENTS
ce5ea9f3 365 select MIGHT_HAVE_CACHE_L2X0
0b05da72 366 select MIGHT_HAVE_PCI
5f32f7a0 367 select PCI_DOMAINS if PCI
d94f944e
AV
368 help
369 Support for Cavium Networks CNS3XXX platform.
370
93e22567
RK
371config ARCH_CLPS711X
372 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 373 select ARCH_REQUIRE_GPIOLIB
93e22567 374 select ARCH_USES_GETTIMEOFFSET
ea7d1bc9 375 select AUTO_ZRELADDR
93e22567
RK
376 select CLKDEV_LOOKUP
377 select COMMON_CLK
378 select CPU_ARM720T
4a8355c4 379 select GENERIC_CLOCKEVENTS
99f04c8f 380 select MULTI_IRQ_HANDLER
93e22567 381 select NEED_MACH_MEMORY_H
0d8be81c 382 select SPARSE_IRQ
93e22567
RK
383 help
384 Support for Cirrus Logic 711x/721x/731x based boards.
385
788c9700
RK
386config ARCH_GEMINI
387 bool "Cortina Systems Gemini"
788c9700 388 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 389 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 390 select CPU_FA526
788c9700
RK
391 help
392 Support for the Cortina Systems Gemini family SoCs
393
156a0997
BS
394config ARCH_SIRF
395 bool "CSR SiRF"
f6387092 396 select ARCH_REQUIRE_GPIOLIB
20ddfa93 397 select AUTO_ZRELADDR
198678b0 398 select COMMON_CLK
b1b3f49c 399 select GENERIC_CLOCKEVENTS
3a6cb8ce 400 select GENERIC_IRQ_CHIP
ce5ea9f3 401 select MIGHT_HAVE_CACHE_L2X0
b1b3f49c 402 select NO_IOPORT
cbd8d842
BS
403 select PINCTRL
404 select PINCTRL_SIRF
3a6cb8ce 405 select USE_OF
3a6cb8ce 406 help
156a0997 407 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 408
1da177e4
LT
409config ARCH_EBSA110
410 bool "EBSA-110"
b1b3f49c 411 select ARCH_USES_GETTIMEOFFSET
c750815e 412 select CPU_SA110
f7e68bbf 413 select ISA
c334bc15 414 select NEED_MACH_IO_H
0cdc8b92 415 select NEED_MACH_MEMORY_H
b1b3f49c 416 select NO_IOPORT
1da177e4
LT
417 help
418 This is an evaluation board for the StrongARM processor available
f6c8965a 419 from Digital. It has limited hardware on-board, including an
1da177e4
LT
420 Ethernet interface, two PCMCIA sockets, two serial ports and a
421 parallel port.
422
e7736d47
LB
423config ARCH_EP93XX
424 bool "EP93xx-based"
b1b3f49c
RK
425 select ARCH_HAS_HOLES_MEMORYMODEL
426 select ARCH_REQUIRE_GPIOLIB
427 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
428 select ARM_AMBA
429 select ARM_VIC
6d803ba7 430 select CLKDEV_LOOKUP
b1b3f49c 431 select CPU_ARM920T
5725aeae 432 select NEED_MACH_MEMORY_H
e7736d47
LB
433 help
434 This enables support for the Cirrus EP93xx series of CPUs.
435
1da177e4
LT
436config ARCH_FOOTBRIDGE
437 bool "FootBridge"
c750815e 438 select CPU_SA110
1da177e4 439 select FOOTBRIDGE
4e8d7637 440 select GENERIC_CLOCKEVENTS
d0ee9f40 441 select HAVE_IDE
8ef6e620 442 select NEED_MACH_IO_H if !MMU
0cdc8b92 443 select NEED_MACH_MEMORY_H
f999b8bd
MM
444 help
445 Support for systems based on the DC21285 companion chip
446 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 447
1d3f33d5
SG
448config ARCH_MXS
449 bool "Freescale MXS-based"
1d3f33d5 450 select ARCH_REQUIRE_GPIOLIB
b9214b97 451 select CLKDEV_LOOKUP
5c61ddcf 452 select CLKSRC_MMIO
2664681f 453 select COMMON_CLK
b1b3f49c 454 select GENERIC_CLOCKEVENTS
6abda3e1 455 select HAVE_CLK_PREPARE
4e0a1b8c 456 select MULTI_IRQ_HANDLER
a0f5e363 457 select PINCTRL
c2668206 458 select SPARSE_IRQ
6c4d4efb 459 select USE_OF
1d3f33d5
SG
460 help
461 Support for Freescale MXS-based family of processors
462
4af6fee1
DS
463config ARCH_NETX
464 bool "Hilscher NetX based"
b1b3f49c 465 select ARM_VIC
234b6ced 466 select CLKSRC_MMIO
c750815e 467 select CPU_ARM926T
2fcfe6b8 468 select GENERIC_CLOCKEVENTS
f999b8bd 469 help
4af6fee1
DS
470 This enables support for systems based on the Hilscher NetX Soc
471
472config ARCH_H720X
473 bool "Hynix HMS720x-based"
b1b3f49c 474 select ARCH_USES_GETTIMEOFFSET
c750815e 475 select CPU_ARM720T
4af6fee1
DS
476 select ISA_DMA_API
477 help
478 This enables support for systems based on the Hynix HMS720x
479
3b938be6
RK
480config ARCH_IOP13XX
481 bool "IOP13xx-based"
482 depends on MMU
3b938be6 483 select ARCH_SUPPORTS_MSI
b1b3f49c 484 select CPU_XSC3
0cdc8b92 485 select NEED_MACH_MEMORY_H
13a5045d 486 select NEED_RET_TO_USER
b1b3f49c
RK
487 select PCI
488 select PLAT_IOP
489 select VMSPLIT_1G
3b938be6
RK
490 help
491 Support for Intel's IOP13XX (XScale) family of processors.
492
3f7e5815
LB
493config ARCH_IOP32X
494 bool "IOP32x-based"
a4f7e763 495 depends on MMU
b1b3f49c 496 select ARCH_REQUIRE_GPIOLIB
c750815e 497 select CPU_XSCALE
01464226 498 select NEED_MACH_GPIO_H
13a5045d 499 select NEED_RET_TO_USER
f7e68bbf 500 select PCI
b1b3f49c 501 select PLAT_IOP
f999b8bd 502 help
3f7e5815
LB
503 Support for Intel's 80219 and IOP32X (XScale) family of
504 processors.
505
506config ARCH_IOP33X
507 bool "IOP33x-based"
508 depends on MMU
b1b3f49c 509 select ARCH_REQUIRE_GPIOLIB
c750815e 510 select CPU_XSCALE
01464226 511 select NEED_MACH_GPIO_H
13a5045d 512 select NEED_RET_TO_USER
3f7e5815 513 select PCI
b1b3f49c 514 select PLAT_IOP
3f7e5815
LB
515 help
516 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 517
3b938be6
RK
518config ARCH_IXP4XX
519 bool "IXP4xx-based"
a4f7e763 520 depends on MMU
58af4a24 521 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 522 select ARCH_REQUIRE_GPIOLIB
234b6ced 523 select CLKSRC_MMIO
c750815e 524 select CPU_XSCALE
b1b3f49c 525 select DMABOUNCE if PCI
3b938be6 526 select GENERIC_CLOCKEVENTS
0b05da72 527 select MIGHT_HAVE_PCI
c334bc15 528 select NEED_MACH_IO_H
c4713074 529 help
3b938be6 530 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 531
edabd38e
SB
532config ARCH_DOVE
533 bool "Marvell Dove"
edabd38e 534 select ARCH_REQUIRE_GPIOLIB
5b03df9a 535 select COMMON_CLK_DOVE
b1b3f49c 536 select CPU_V7
edabd38e 537 select GENERIC_CLOCKEVENTS
0f81bd43 538 select MIGHT_HAVE_PCI
9139acd1
SH
539 select PINCTRL
540 select PINCTRL_DOVE
abcda1dc 541 select PLAT_ORION_LEGACY
0f81bd43 542 select USB_ARCH_HAS_EHCI
edabd38e
SB
543 help
544 Support for the Marvell Dove SoC 88AP510
545
651c74c7
SB
546config ARCH_KIRKWOOD
547 bool "Marvell Kirkwood"
a8865655 548 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 549 select CPU_FEROCEON
651c74c7 550 select GENERIC_CLOCKEVENTS
b1b3f49c 551 select PCI
1dc831bf 552 select PCI_QUIRKS
f9e75922
AL
553 select PINCTRL
554 select PINCTRL_KIRKWOOD
abcda1dc 555 select PLAT_ORION_LEGACY
651c74c7
SB
556 help
557 Support for the following Marvell Kirkwood series SoCs:
558 88F6180, 88F6192 and 88F6281.
559
794d15b2
SS
560config ARCH_MV78XX0
561 bool "Marvell MV78xx0"
a8865655 562 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 563 select CPU_FEROCEON
794d15b2 564 select GENERIC_CLOCKEVENTS
b1b3f49c 565 select PCI
abcda1dc 566 select PLAT_ORION_LEGACY
794d15b2
SS
567 help
568 Support for the following Marvell MV78xx0 series SoCs:
569 MV781x0, MV782x0.
570
9dd0b194 571config ARCH_ORION5X
585cf175
TP
572 bool "Marvell Orion"
573 depends on MMU
a8865655 574 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 575 select CPU_FEROCEON
51cbff1d 576 select GENERIC_CLOCKEVENTS
b1b3f49c 577 select PCI
abcda1dc 578 select PLAT_ORION_LEGACY
585cf175 579 help
9dd0b194 580 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 581 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 582 Orion-2 (5281), Orion-1-90 (6183).
585cf175 583
788c9700 584config ARCH_MMP
2f7e8fae 585 bool "Marvell PXA168/910/MMP2"
788c9700 586 depends on MMU
788c9700 587 select ARCH_REQUIRE_GPIOLIB
6d803ba7 588 select CLKDEV_LOOKUP
b1b3f49c 589 select GENERIC_ALLOCATOR
788c9700 590 select GENERIC_CLOCKEVENTS
157d2644 591 select GPIO_PXA
c24b3114 592 select IRQ_DOMAIN
b1b3f49c 593 select NEED_MACH_GPIO_H
7c8f86a4 594 select PINCTRL
788c9700 595 select PLAT_PXA
0bd86961 596 select SPARSE_IRQ
788c9700 597 help
2f7e8fae 598 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
599
600config ARCH_KS8695
601 bool "Micrel/Kendin KS8695"
98830bc9 602 select ARCH_REQUIRE_GPIOLIB
c7e783d6 603 select CLKSRC_MMIO
b1b3f49c 604 select CPU_ARM922T
c7e783d6 605 select GENERIC_CLOCKEVENTS
b1b3f49c 606 select NEED_MACH_MEMORY_H
788c9700
RK
607 help
608 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
609 System-on-Chip devices.
610
788c9700
RK
611config ARCH_W90X900
612 bool "Nuvoton W90X900 CPU"
c52d3d68 613 select ARCH_REQUIRE_GPIOLIB
6d803ba7 614 select CLKDEV_LOOKUP
6fa5d5f7 615 select CLKSRC_MMIO
b1b3f49c 616 select CPU_ARM926T
58b5369e 617 select GENERIC_CLOCKEVENTS
788c9700 618 help
a8bc4ead 619 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
620 At present, the w90x900 has been renamed nuc900, regarding
621 the ARM series product line, you can login the following
622 link address to know more.
623
624 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
625 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 626
93e22567
RK
627config ARCH_LPC32XX
628 bool "NXP LPC32XX"
629 select ARCH_REQUIRE_GPIOLIB
630 select ARM_AMBA
631 select CLKDEV_LOOKUP
632 select CLKSRC_MMIO
633 select CPU_ARM926T
634 select GENERIC_CLOCKEVENTS
635 select HAVE_IDE
636 select HAVE_PWM
637 select USB_ARCH_HAS_OHCI
638 select USE_OF
639 help
640 Support for the NXP LPC32XX family of processors
641
c5f80065
EG
642config ARCH_TEGRA
643 bool "NVIDIA Tegra"
b1b3f49c 644 select ARCH_HAS_CPUFREQ
4073723a 645 select CLKDEV_LOOKUP
234b6ced 646 select CLKSRC_MMIO
b1b3f49c 647 select COMMON_CLK
c5f80065
EG
648 select GENERIC_CLOCKEVENTS
649 select GENERIC_GPIO
650 select HAVE_CLK
3b55658a 651 select HAVE_SMP
ce5ea9f3 652 select MIGHT_HAVE_CACHE_L2X0
c5a4d6b0 653 select SPARSE_IRQ
2c95b7e0 654 select USE_OF
c5f80065
EG
655 help
656 This enables support for NVIDIA Tegra based systems (Tegra APX,
657 Tegra 6xx and Tegra 2 series).
658
1da177e4 659config ARCH_PXA
2c8086a5 660 bool "PXA2xx/PXA3xx-based"
a4f7e763 661 depends on MMU
89c52ed4 662 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
663 select ARCH_MTD_XIP
664 select ARCH_REQUIRE_GPIOLIB
665 select ARM_CPU_SUSPEND if PM
666 select AUTO_ZRELADDR
6d803ba7 667 select CLKDEV_LOOKUP
234b6ced 668 select CLKSRC_MMIO
981d0f39 669 select GENERIC_CLOCKEVENTS
157d2644 670 select GPIO_PXA
d0ee9f40 671 select HAVE_IDE
b1b3f49c 672 select MULTI_IRQ_HANDLER
01464226 673 select NEED_MACH_GPIO_H
b1b3f49c
RK
674 select PLAT_PXA
675 select SPARSE_IRQ
f999b8bd 676 help
2c8086a5 677 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 678
788c9700
RK
679config ARCH_MSM
680 bool "Qualcomm MSM"
923a081c 681 select ARCH_REQUIRE_GPIOLIB
bd32344a 682 select CLKDEV_LOOKUP
b1b3f49c
RK
683 select GENERIC_CLOCKEVENTS
684 select HAVE_CLK
49cbe786 685 help
4b53eb4f
DW
686 Support for Qualcomm MSM/QSD based systems. This runs on the
687 apps processor of the MSM/QSD and depends on a shared memory
688 interface to the modem processor which runs the baseband
689 stack and controls some vital subsystems
690 (clock and power control, etc).
49cbe786 691
c793c1b0 692config ARCH_SHMOBILE
6d72ad35 693 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 694 select CLKDEV_LOOKUP
b1b3f49c
RK
695 select GENERIC_CLOCKEVENTS
696 select HAVE_CLK
aa3831cf 697 select HAVE_MACH_CLKDEV
3b55658a 698 select HAVE_SMP
ce5ea9f3 699 select MIGHT_HAVE_CACHE_L2X0
60f1435c 700 select MULTI_IRQ_HANDLER
0cdc8b92 701 select NEED_MACH_MEMORY_H
b1b3f49c
RK
702 select NO_IOPORT
703 select PM_GENERIC_DOMAINS if PM
704 select SPARSE_IRQ
c793c1b0 705 help
6d72ad35 706 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 707
1da177e4
LT
708config ARCH_RPC
709 bool "RiscPC"
710 select ARCH_ACORN
a08b6b79 711 select ARCH_MAY_HAVE_PC_FDC
07f841b7 712 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 713 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 714 select FIQ
d0ee9f40 715 select HAVE_IDE
b1b3f49c
RK
716 select HAVE_PATA_PLATFORM
717 select ISA_DMA_API
c334bc15 718 select NEED_MACH_IO_H
0cdc8b92 719 select NEED_MACH_MEMORY_H
b1b3f49c 720 select NO_IOPORT
1da177e4
LT
721 help
722 On the Acorn Risc-PC, Linux can support the internal IDE disk and
723 CD-ROM interface, serial and parallel port, and the floppy drive.
724
725config ARCH_SA1100
726 bool "SA1100-based"
89c52ed4 727 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
728 select ARCH_MTD_XIP
729 select ARCH_REQUIRE_GPIOLIB
730 select ARCH_SPARSEMEM_ENABLE
731 select CLKDEV_LOOKUP
732 select CLKSRC_MMIO
1937f5b9 733 select CPU_FREQ
b1b3f49c 734 select CPU_SA1100
3e238be2 735 select GENERIC_CLOCKEVENTS
d0ee9f40 736 select HAVE_IDE
b1b3f49c 737 select ISA
01464226 738 select NEED_MACH_GPIO_H
0cdc8b92 739 select NEED_MACH_MEMORY_H
375dec92 740 select SPARSE_IRQ
f999b8bd
MM
741 help
742 Support for StrongARM 11x0 based boards.
1da177e4 743
b130d5c2
KK
744config ARCH_S3C24XX
745 bool "Samsung S3C24XX SoCs"
9d56c02a 746 select ARCH_HAS_CPUFREQ
5cfc8ee0 747 select ARCH_USES_GETTIMEOFFSET
b1b3f49c
RK
748 select CLKDEV_LOOKUP
749 select GENERIC_GPIO
750 select HAVE_CLK
20676c15 751 select HAVE_S3C2410_I2C if I2C
b130d5c2 752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 753 select HAVE_S3C_RTC if RTC_CLASS
01464226 754 select NEED_MACH_GPIO_H
c334bc15 755 select NEED_MACH_IO_H
1da177e4 756 help
b130d5c2
KK
757 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
758 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
759 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
760 Samsung SMDK2410 development board (and derivatives).
63b1f51b 761
a08ab637
BD
762config ARCH_S3C64XX
763 bool "Samsung S3C64XX"
b1b3f49c
RK
764 select ARCH_HAS_CPUFREQ
765 select ARCH_REQUIRE_GPIOLIB
766 select ARCH_USES_GETTIMEOFFSET
89f0ce72 767 select ARM_VIC
b1b3f49c
RK
768 select CLKDEV_LOOKUP
769 select CPU_V6
a08ab637 770 select HAVE_CLK
b1b3f49c
RK
771 select HAVE_S3C2410_I2C if I2C
772 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 773 select HAVE_TCM
b1b3f49c 774 select NEED_MACH_GPIO_H
89f0ce72 775 select NO_IOPORT
b1b3f49c
RK
776 select PLAT_SAMSUNG
777 select S3C_DEV_NAND
778 select S3C_GPIO_TRACK
89f0ce72 779 select SAMSUNG_CLKSRC
b1b3f49c 780 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 781 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 782 select USB_ARCH_HAS_OHCI
a08ab637
BD
783 help
784 Samsung S3C64XX series based systems
785
49b7a491
KK
786config ARCH_S5P64X0
787 bool "Samsung S5P6440 S5P6450"
d8b22d25 788 select CLKDEV_LOOKUP
0665ccc4 789 select CLKSRC_MMIO
b1b3f49c 790 select CPU_V6
9e65bbf2 791 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
792 select GENERIC_GPIO
793 select HAVE_CLK
20676c15 794 select HAVE_S3C2410_I2C if I2C
b1b3f49c 795 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 796 select HAVE_S3C_RTC if RTC_CLASS
01464226 797 select NEED_MACH_GPIO_H
c4ffccdd 798 help
49b7a491
KK
799 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
800 SMDK6450.
c4ffccdd 801
acc84707
MS
802config ARCH_S5PC100
803 bool "Samsung S5PC100"
b1b3f49c 804 select ARCH_USES_GETTIMEOFFSET
29e8eb0f 805 select CLKDEV_LOOKUP
5a7652f2 806 select CPU_V7
b1b3f49c
RK
807 select GENERIC_GPIO
808 select HAVE_CLK
20676c15 809 select HAVE_S3C2410_I2C if I2C
c39d8d55 810 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 811 select HAVE_S3C_RTC if RTC_CLASS
01464226 812 select NEED_MACH_GPIO_H
5a7652f2 813 help
acc84707 814 Samsung S5PC100 series based systems
5a7652f2 815
170f4e42
KK
816config ARCH_S5PV210
817 bool "Samsung S5PV210/S5PC110"
b1b3f49c 818 select ARCH_HAS_CPUFREQ
0f75a96b 819 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 820 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 821 select CLKDEV_LOOKUP
0665ccc4 822 select CLKSRC_MMIO
b1b3f49c 823 select CPU_V7
9e65bbf2 824 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
825 select GENERIC_GPIO
826 select HAVE_CLK
20676c15 827 select HAVE_S3C2410_I2C if I2C
c39d8d55 828 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 829 select HAVE_S3C_RTC if RTC_CLASS
01464226 830 select NEED_MACH_GPIO_H
0cdc8b92 831 select NEED_MACH_MEMORY_H
170f4e42
KK
832 help
833 Samsung S5PV210/S5PC110 series based systems
834
83014579 835config ARCH_EXYNOS
93e22567 836 bool "Samsung EXYNOS"
b1b3f49c 837 select ARCH_HAS_CPUFREQ
0f75a96b 838 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 839 select ARCH_SPARSEMEM_ENABLE
badc4f2d 840 select CLKDEV_LOOKUP
b1b3f49c 841 select CPU_V7
cc0e72b8 842 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
843 select GENERIC_GPIO
844 select HAVE_CLK
20676c15 845 select HAVE_S3C2410_I2C if I2C
c39d8d55 846 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 847 select HAVE_S3C_RTC if RTC_CLASS
01464226 848 select NEED_MACH_GPIO_H
0cdc8b92 849 select NEED_MACH_MEMORY_H
cc0e72b8 850 help
83014579 851 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 852
1da177e4
LT
853config ARCH_SHARK
854 bool "Shark"
b1b3f49c 855 select ARCH_USES_GETTIMEOFFSET
c750815e 856 select CPU_SA110
f7e68bbf
RK
857 select ISA
858 select ISA_DMA
0cdc8b92 859 select NEED_MACH_MEMORY_H
b1b3f49c
RK
860 select PCI
861 select ZONE_DMA
f999b8bd
MM
862 help
863 Support for the StrongARM based Digital DNARD machine, also known
864 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 865
d98aac75
LW
866config ARCH_U300
867 bool "ST-Ericsson U300 Series"
868 depends on MMU
b1b3f49c 869 select ARCH_REQUIRE_GPIOLIB
d98aac75 870 select ARM_AMBA
5485c1e0 871 select ARM_PATCH_PHYS_VIRT
d98aac75 872 select ARM_VIC
6d803ba7 873 select CLKDEV_LOOKUP
b1b3f49c 874 select CLKSRC_MMIO
50667d63 875 select COMMON_CLK
b1b3f49c
RK
876 select CPU_ARM926T
877 select GENERIC_CLOCKEVENTS
d98aac75 878 select GENERIC_GPIO
b1b3f49c 879 select HAVE_TCM
a4fe292f 880 select SPARSE_IRQ
d98aac75
LW
881 help
882 Support for ST-Ericsson U300 series mobile platforms.
883
ccf50e23
RK
884config ARCH_U8500
885 bool "ST-Ericsson U8500 Series"
67ae14fc 886 depends on MMU
b1b3f49c
RK
887 select ARCH_HAS_CPUFREQ
888 select ARCH_REQUIRE_GPIOLIB
ccf50e23 889 select ARM_AMBA
6d803ba7 890 select CLKDEV_LOOKUP
b1b3f49c
RK
891 select CPU_V7
892 select GENERIC_CLOCKEVENTS
3b55658a 893 select HAVE_SMP
ce5ea9f3 894 select MIGHT_HAVE_CACHE_L2X0
c3b9d1db 895 select SPARSE_IRQ
ccf50e23
RK
896 help
897 Support for ST-Ericsson's Ux500 architecture
898
899config ARCH_NOMADIK
900 bool "STMicroelectronics Nomadik"
b1b3f49c 901 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
902 select ARM_AMBA
903 select ARM_VIC
4a31bd28 904 select COMMON_CLK
b1b3f49c 905 select CPU_ARM926T
ccf50e23 906 select GENERIC_CLOCKEVENTS
b1b3f49c 907 select MIGHT_HAVE_CACHE_L2X0
0fa7be40 908 select PINCTRL
2601ccfe 909 select PINCTRL_STN8815
c3b9d1db 910 select SPARSE_IRQ
ccf50e23
RK
911 help
912 Support for the Nomadik platform by ST-Ericsson
913
93e22567
RK
914config PLAT_SPEAR
915 bool "ST SPEAr"
42099322 916 select ARCH_HAS_CPUFREQ
93e22567
RK
917 select ARCH_REQUIRE_GPIOLIB
918 select ARM_AMBA
919 select CLKDEV_LOOKUP
920 select CLKSRC_MMIO
921 select COMMON_CLK
922 select GENERIC_CLOCKEVENTS
923 select HAVE_CLK
924 help
925 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
926
7c6337e2
KH
927config ARCH_DAVINCI
928 bool "TI DaVinci"
b1b3f49c 929 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 930 select ARCH_REQUIRE_GPIOLIB
6d803ba7 931 select CLKDEV_LOOKUP
20e9969b 932 select GENERIC_ALLOCATOR
b1b3f49c 933 select GENERIC_CLOCKEVENTS
dc7ad3b3 934 select GENERIC_IRQ_CHIP
b1b3f49c 935 select HAVE_IDE
01464226 936 select NEED_MACH_GPIO_H
689e331f 937 select USE_OF
b1b3f49c 938 select ZONE_DMA
7c6337e2
KH
939 help
940 Support for TI's DaVinci platform.
941
3b938be6
RK
942config ARCH_OMAP
943 bool "TI OMAP"
00a36698 944 depends on MMU
89c52ed4 945 select ARCH_HAS_CPUFREQ
9af915da 946 select ARCH_HAS_HOLES_MEMORYMODEL
cee37e50 947 select ARCH_REQUIRE_GPIOLIB
d6e15d78 948 select CLKSRC_MMIO
cee37e50 949 select GENERIC_CLOCKEVENTS
cee37e50
VK
950 select HAVE_CLK
951 help
6e457bb0 952 Support for TI's OMAP platform (OMAP1/2/3/4).
cee37e50 953
6f35f9a9 954config ARCH_VT8500_SINGLE
21f47fbc 955 bool "VIA/WonderMedia 85xx"
21f47fbc 956 select ARCH_HAS_CPUFREQ
21f47fbc 957 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 958 select CLKDEV_LOOKUP
e9a91de7 959 select COMMON_CLK
b1b3f49c
RK
960 select CPU_ARM926T
961 select GENERIC_CLOCKEVENTS
962 select GENERIC_GPIO
e9a91de7 963 select HAVE_CLK
0c464d58
TP
964 select MULTI_IRQ_HANDLER
965 select SPARSE_IRQ
b1b3f49c 966 select USE_OF
21f47fbc
AC
967 help
968 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 969
1da177e4
LT
970endchoice
971
387798b3
RH
972menu "Multiple platform selection"
973 depends on ARCH_MULTIPLATFORM
974
975comment "CPU Core family selection"
976
977config ARCH_MULTI_V4
978 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 979 depends on !ARCH_MULTI_V6_V7
b1b3f49c 980 select ARCH_MULTI_V4_V5
387798b3
RH
981
982config ARCH_MULTI_V4T
983 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 984 depends on !ARCH_MULTI_V6_V7
b1b3f49c 985 select ARCH_MULTI_V4_V5
387798b3
RH
986
987config ARCH_MULTI_V5
988 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 989 depends on !ARCH_MULTI_V6_V7
b1b3f49c 990 select ARCH_MULTI_V4_V5
387798b3
RH
991
992config ARCH_MULTI_V4_V5
993 bool
994
995config ARCH_MULTI_V6
996 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
387798b3 997 select ARCH_MULTI_V6_V7
b1b3f49c 998 select CPU_V6
387798b3
RH
999
1000config ARCH_MULTI_V7
1001 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
387798b3
RH
1002 default y
1003 select ARCH_MULTI_V6_V7
b1b3f49c
RK
1004 select ARCH_VEXPRESS
1005 select CPU_V7
387798b3
RH
1006
1007config ARCH_MULTI_V6_V7
1008 bool
1009
1010config ARCH_MULTI_CPU_AUTO
1011 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1012 select ARCH_MULTI_V5
1013
1014endmenu
1015
ccf50e23
RK
1016#
1017# This is sorted alphabetically by mach-* pathname. However, plat-*
1018# Kconfigs may be included either alphabetically (according to the
1019# plat- suffix) or along side the corresponding mach-* source.
1020#
3e93a22b
GC
1021source "arch/arm/mach-mvebu/Kconfig"
1022
95b8f20f
RK
1023source "arch/arm/mach-at91/Kconfig"
1024
8ac49e04
CD
1025source "arch/arm/mach-bcm/Kconfig"
1026
1da177e4
LT
1027source "arch/arm/mach-clps711x/Kconfig"
1028
d94f944e
AV
1029source "arch/arm/mach-cns3xxx/Kconfig"
1030
95b8f20f
RK
1031source "arch/arm/mach-davinci/Kconfig"
1032
1033source "arch/arm/mach-dove/Kconfig"
1034
e7736d47
LB
1035source "arch/arm/mach-ep93xx/Kconfig"
1036
1da177e4
LT
1037source "arch/arm/mach-footbridge/Kconfig"
1038
59d3a193
PZ
1039source "arch/arm/mach-gemini/Kconfig"
1040
95b8f20f
RK
1041source "arch/arm/mach-h720x/Kconfig"
1042
387798b3
RH
1043source "arch/arm/mach-highbank/Kconfig"
1044
1da177e4
LT
1045source "arch/arm/mach-integrator/Kconfig"
1046
3f7e5815
LB
1047source "arch/arm/mach-iop32x/Kconfig"
1048
1049source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1050
285f5fa7
DW
1051source "arch/arm/mach-iop13xx/Kconfig"
1052
1da177e4
LT
1053source "arch/arm/mach-ixp4xx/Kconfig"
1054
95b8f20f
RK
1055source "arch/arm/mach-kirkwood/Kconfig"
1056
1057source "arch/arm/mach-ks8695/Kconfig"
1058
95b8f20f
RK
1059source "arch/arm/mach-msm/Kconfig"
1060
794d15b2
SS
1061source "arch/arm/mach-mv78xx0/Kconfig"
1062
3995eb82 1063source "arch/arm/mach-imx/Kconfig"
1da177e4 1064
1d3f33d5
SG
1065source "arch/arm/mach-mxs/Kconfig"
1066
95b8f20f 1067source "arch/arm/mach-netx/Kconfig"
49cbe786 1068
95b8f20f 1069source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1070
d48af15e
TL
1071source "arch/arm/plat-omap/Kconfig"
1072
1073source "arch/arm/mach-omap1/Kconfig"
1da177e4 1074
1dbae815
TL
1075source "arch/arm/mach-omap2/Kconfig"
1076
9dd0b194 1077source "arch/arm/mach-orion5x/Kconfig"
585cf175 1078
387798b3
RH
1079source "arch/arm/mach-picoxcell/Kconfig"
1080
95b8f20f
RK
1081source "arch/arm/mach-pxa/Kconfig"
1082source "arch/arm/plat-pxa/Kconfig"
585cf175 1083
95b8f20f
RK
1084source "arch/arm/mach-mmp/Kconfig"
1085
1086source "arch/arm/mach-realview/Kconfig"
1087
1088source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1089
cf383678 1090source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1091source "arch/arm/plat-s3c24xx/Kconfig"
1092
387798b3
RH
1093source "arch/arm/mach-socfpga/Kconfig"
1094
cee37e50 1095source "arch/arm/plat-spear/Kconfig"
a21765a7 1096
85fd6d63 1097source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1098if ARCH_S3C24XX
a21765a7
BD
1099source "arch/arm/mach-s3c2412/Kconfig"
1100source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1101endif
1da177e4 1102
a08ab637 1103if ARCH_S3C64XX
431107ea 1104source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1105endif
1106
49b7a491 1107source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1108
5a7652f2 1109source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1110
170f4e42
KK
1111source "arch/arm/mach-s5pv210/Kconfig"
1112
83014579 1113source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1114
882d01f9 1115source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1116
3b52634f
MR
1117source "arch/arm/mach-sunxi/Kconfig"
1118
156a0997
BS
1119source "arch/arm/mach-prima2/Kconfig"
1120
c5f80065
EG
1121source "arch/arm/mach-tegra/Kconfig"
1122
95b8f20f 1123source "arch/arm/mach-u300/Kconfig"
1da177e4 1124
95b8f20f 1125source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1126
1127source "arch/arm/mach-versatile/Kconfig"
1128
ceade897 1129source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1130source "arch/arm/plat-versatile/Kconfig"
ceade897 1131
6f35f9a9
TP
1132source "arch/arm/mach-vt8500/Kconfig"
1133
7ec80ddf 1134source "arch/arm/mach-w90x900/Kconfig"
1135
9a45eb69
JC
1136source "arch/arm/mach-zynq/Kconfig"
1137
1da177e4
LT
1138# Definitions to make life easier
1139config ARCH_ACORN
1140 bool
1141
7ae1f7ec
LB
1142config PLAT_IOP
1143 bool
469d3044 1144 select GENERIC_CLOCKEVENTS
7ae1f7ec 1145
69b02f6a
LB
1146config PLAT_ORION
1147 bool
bfe45e0b 1148 select CLKSRC_MMIO
b1b3f49c 1149 select COMMON_CLK
dc7ad3b3 1150 select GENERIC_IRQ_CHIP
278b45b0 1151 select IRQ_DOMAIN
69b02f6a 1152
abcda1dc
TP
1153config PLAT_ORION_LEGACY
1154 bool
1155 select PLAT_ORION
1156
bd5ce433
EM
1157config PLAT_PXA
1158 bool
1159
f4b8b319
RK
1160config PLAT_VERSATILE
1161 bool
1162
e3887714
RK
1163config ARM_TIMER_SP804
1164 bool
bfe45e0b 1165 select CLKSRC_MMIO
a7bf6162 1166 select HAVE_SCHED_CLOCK
e3887714 1167
1da177e4
LT
1168source arch/arm/mm/Kconfig
1169
958cab0f
RK
1170config ARM_NR_BANKS
1171 int
1172 default 16 if ARCH_EP93XX
1173 default 8
1174
afe4b25e
LB
1175config IWMMXT
1176 bool "Enable iWMMXt support"
ef6c8445 1177 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
49ea7fc0 1178 default y if PXA27x || PXA3xx || ARCH_MMP
afe4b25e
LB
1179 help
1180 Enable support for iWMMXt context switching at run time if
1181 running on a CPU that supports it.
1182
1da177e4
LT
1183config XSCALE_PMU
1184 bool
bfc994b5 1185 depends on CPU_XSCALE
1da177e4
LT
1186 default y
1187
52108641 1188config MULTI_IRQ_HANDLER
1189 bool
1190 help
1191 Allow each machine to specify it's own IRQ handler at run time.
1192
3b93e7b0
HC
1193if !MMU
1194source "arch/arm/Kconfig-nommu"
1195endif
1196
f0c4b8d6
WD
1197config ARM_ERRATA_326103
1198 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1199 depends on CPU_V6
1200 help
1201 Executing a SWP instruction to read-only memory does not set bit 11
1202 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1203 treat the access as a read, preventing a COW from occurring and
1204 causing the faulting task to livelock.
1205
9cba3ccc
CM
1206config ARM_ERRATA_411920
1207 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1208 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1209 help
1210 Invalidation of the Instruction Cache operation can
1211 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1212 It does not affect the MPCore. This option enables the ARM Ltd.
1213 recommended workaround.
1214
7ce236fc
CM
1215config ARM_ERRATA_430973
1216 bool "ARM errata: Stale prediction on replaced interworking branch"
1217 depends on CPU_V7
1218 help
1219 This option enables the workaround for the 430973 Cortex-A8
1220 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1221 interworking branch is replaced with another code sequence at the
1222 same virtual address, whether due to self-modifying code or virtual
1223 to physical address re-mapping, Cortex-A8 does not recover from the
1224 stale interworking branch prediction. This results in Cortex-A8
1225 executing the new code sequence in the incorrect ARM or Thumb state.
1226 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1227 and also flushes the branch target cache at every context switch.
1228 Note that setting specific bits in the ACTLR register may not be
1229 available in non-secure mode.
1230
855c551f
CM
1231config ARM_ERRATA_458693
1232 bool "ARM errata: Processor deadlock when a false hazard is created"
1233 depends on CPU_V7
1234 help
1235 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1236 erratum. For very specific sequences of memory operations, it is
1237 possible for a hazard condition intended for a cache line to instead
1238 be incorrectly associated with a different cache line. This false
1239 hazard might then cause a processor deadlock. The workaround enables
1240 the L1 caching of the NEON accesses and disables the PLD instruction
1241 in the ACTLR register. Note that setting specific bits in the ACTLR
1242 register may not be available in non-secure mode.
1243
0516e464
CM
1244config ARM_ERRATA_460075
1245 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1246 depends on CPU_V7
1247 help
1248 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1249 erratum. Any asynchronous access to the L2 cache may encounter a
1250 situation in which recent store transactions to the L2 cache are lost
1251 and overwritten with stale memory contents from external memory. The
1252 workaround disables the write-allocate mode for the L2 cache via the
1253 ACTLR register. Note that setting specific bits in the ACTLR register
1254 may not be available in non-secure mode.
1255
9f05027c
WD
1256config ARM_ERRATA_742230
1257 bool "ARM errata: DMB operation may be faulty"
1258 depends on CPU_V7 && SMP
1259 help
1260 This option enables the workaround for the 742230 Cortex-A9
1261 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1262 between two write operations may not ensure the correct visibility
1263 ordering of the two writes. This workaround sets a specific bit in
1264 the diagnostic register of the Cortex-A9 which causes the DMB
1265 instruction to behave as a DSB, ensuring the correct behaviour of
1266 the two writes.
1267
a672e99b
WD
1268config ARM_ERRATA_742231
1269 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1270 depends on CPU_V7 && SMP
1271 help
1272 This option enables the workaround for the 742231 Cortex-A9
1273 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1274 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1275 accessing some data located in the same cache line, may get corrupted
1276 data due to bad handling of the address hazard when the line gets
1277 replaced from one of the CPUs at the same time as another CPU is
1278 accessing it. This workaround sets specific bits in the diagnostic
1279 register of the Cortex-A9 which reduces the linefill issuing
1280 capabilities of the processor.
1281
9e65582a 1282config PL310_ERRATA_588369
fa0ce403 1283 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1284 depends on CACHE_L2X0
9e65582a
SS
1285 help
1286 The PL310 L2 cache controller implements three types of Clean &
1287 Invalidate maintenance operations: by Physical Address
1288 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1289 They are architecturally defined to behave as the execution of a
1290 clean operation followed immediately by an invalidate operation,
1291 both performing to the same memory location. This functionality
1292 is not correctly implemented in PL310 as clean lines are not
2839e06c 1293 invalidated as a result of these operations.
cdf357f1
WD
1294
1295config ARM_ERRATA_720789
1296 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1297 depends on CPU_V7
cdf357f1
WD
1298 help
1299 This option enables the workaround for the 720789 Cortex-A9 (prior to
1300 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1301 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1302 As a consequence of this erratum, some TLB entries which should be
1303 invalidated are not, resulting in an incoherency in the system page
1304 tables. The workaround changes the TLB flushing routines to invalidate
1305 entries regardless of the ASID.
475d92fc 1306
1f0090a1 1307config PL310_ERRATA_727915
fa0ce403 1308 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1309 depends on CACHE_L2X0
1310 help
1311 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1312 operation (offset 0x7FC). This operation runs in background so that
1313 PL310 can handle normal accesses while it is in progress. Under very
1314 rare circumstances, due to this erratum, write data can be lost when
1315 PL310 treats a cacheable write transaction during a Clean &
1316 Invalidate by Way operation.
1317
475d92fc
WD
1318config ARM_ERRATA_743622
1319 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1320 depends on CPU_V7
1321 help
1322 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1323 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1324 optimisation in the Cortex-A9 Store Buffer may lead to data
1325 corruption. This workaround sets a specific bit in the diagnostic
1326 register of the Cortex-A9 which disables the Store Buffer
1327 optimisation, preventing the defect from occurring. This has no
1328 visible impact on the overall performance or power consumption of the
1329 processor.
1330
9a27c27c
WD
1331config ARM_ERRATA_751472
1332 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1333 depends on CPU_V7
9a27c27c
WD
1334 help
1335 This option enables the workaround for the 751472 Cortex-A9 (prior
1336 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1337 completion of a following broadcasted operation if the second
1338 operation is received by a CPU before the ICIALLUIS has completed,
1339 potentially leading to corrupted entries in the cache or TLB.
1340
fa0ce403
WD
1341config PL310_ERRATA_753970
1342 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1343 depends on CACHE_PL310
1344 help
1345 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1346
1347 Under some condition the effect of cache sync operation on
1348 the store buffer still remains when the operation completes.
1349 This means that the store buffer is always asked to drain and
1350 this prevents it from merging any further writes. The workaround
1351 is to replace the normal offset of cache sync operation (0x730)
1352 by another offset targeting an unmapped PL310 register 0x740.
1353 This has the same effect as the cache sync operation: store buffer
1354 drain and waiting for all buffers empty.
1355
fcbdc5fe
WD
1356config ARM_ERRATA_754322
1357 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1358 depends on CPU_V7
1359 help
1360 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1361 r3p*) erratum. A speculative memory access may cause a page table walk
1362 which starts prior to an ASID switch but completes afterwards. This
1363 can populate the micro-TLB with a stale entry which may be hit with
1364 the new ASID. This workaround places two dsb instructions in the mm
1365 switching code so that no page table walks can cross the ASID switch.
1366
5dab26af
WD
1367config ARM_ERRATA_754327
1368 bool "ARM errata: no automatic Store Buffer drain"
1369 depends on CPU_V7 && SMP
1370 help
1371 This option enables the workaround for the 754327 Cortex-A9 (prior to
1372 r2p0) erratum. The Store Buffer does not have any automatic draining
1373 mechanism and therefore a livelock may occur if an external agent
1374 continuously polls a memory location waiting to observe an update.
1375 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1376 written polling loops from denying visibility of updates to memory.
1377
145e10e1
CM
1378config ARM_ERRATA_364296
1379 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1380 depends on CPU_V6 && !SMP
1381 help
1382 This options enables the workaround for the 364296 ARM1136
1383 r0p2 erratum (possible cache data corruption with
1384 hit-under-miss enabled). It sets the undocumented bit 31 in
1385 the auxiliary control register and the FI bit in the control
1386 register, thus disabling hit-under-miss without putting the
1387 processor into full low interrupt latency mode. ARM11MPCore
1388 is not affected.
1389
f630c1bd
WD
1390config ARM_ERRATA_764369
1391 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1392 depends on CPU_V7 && SMP
1393 help
1394 This option enables the workaround for erratum 764369
1395 affecting Cortex-A9 MPCore with two or more processors (all
1396 current revisions). Under certain timing circumstances, a data
1397 cache line maintenance operation by MVA targeting an Inner
1398 Shareable memory region may fail to proceed up to either the
1399 Point of Coherency or to the Point of Unification of the
1400 system. This workaround adds a DSB instruction before the
1401 relevant cache maintenance functions and sets a specific bit
1402 in the diagnostic control register of the SCU.
1403
11ed0ba1
WD
1404config PL310_ERRATA_769419
1405 bool "PL310 errata: no automatic Store Buffer drain"
1406 depends on CACHE_L2X0
1407 help
1408 On revisions of the PL310 prior to r3p2, the Store Buffer does
1409 not automatically drain. This can cause normal, non-cacheable
1410 writes to be retained when the memory system is idle, leading
1411 to suboptimal I/O performance for drivers using coherent DMA.
1412 This option adds a write barrier to the cpu_idle loop so that,
1413 on systems with an outer cache, the store buffer is drained
1414 explicitly.
1415
7253b85c
SH
1416config ARM_ERRATA_775420
1417 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1418 depends on CPU_V7
1419 help
1420 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1421 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1422 operation aborts with MMU exception, it might cause the processor
1423 to deadlock. This workaround puts DSB before executing ISB if
1424 an abort may occur on cache maintenance.
1425
1da177e4
LT
1426endmenu
1427
1428source "arch/arm/common/Kconfig"
1429
1da177e4
LT
1430menu "Bus support"
1431
1432config ARM_AMBA
1433 bool
1434
1435config ISA
1436 bool
1da177e4
LT
1437 help
1438 Find out whether you have ISA slots on your motherboard. ISA is the
1439 name of a bus system, i.e. the way the CPU talks to the other stuff
1440 inside your box. Other bus systems are PCI, EISA, MicroChannel
1441 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1442 newer boards don't support it. If you have ISA, say Y, otherwise N.
1443
065909b9 1444# Select ISA DMA controller support
1da177e4
LT
1445config ISA_DMA
1446 bool
065909b9 1447 select ISA_DMA_API
1da177e4 1448
065909b9 1449# Select ISA DMA interface
5cae841b
AV
1450config ISA_DMA_API
1451 bool
5cae841b 1452
1da177e4 1453config PCI
0b05da72 1454 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1455 help
1456 Find out whether you have a PCI motherboard. PCI is the name of a
1457 bus system, i.e. the way the CPU talks to the other stuff inside
1458 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1459 VESA. If you have PCI, say Y, otherwise N.
1460
52882173
AV
1461config PCI_DOMAINS
1462 bool
1463 depends on PCI
1464
b080ac8a
MRJ
1465config PCI_NANOENGINE
1466 bool "BSE nanoEngine PCI support"
1467 depends on SA1100_NANOENGINE
1468 help
1469 Enable PCI on the BSE nanoEngine board.
1470
36e23590
MW
1471config PCI_SYSCALL
1472 def_bool PCI
1473
1da177e4
LT
1474# Select the host bridge type
1475config PCI_HOST_VIA82C505
1476 bool
1477 depends on PCI && ARCH_SHARK
1478 default y
1479
a0113a99
MR
1480config PCI_HOST_ITE8152
1481 bool
1482 depends on PCI && MACH_ARMCORE
1483 default y
1484 select DMABOUNCE
1485
1da177e4
LT
1486source "drivers/pci/Kconfig"
1487
1488source "drivers/pcmcia/Kconfig"
1489
1490endmenu
1491
1492menu "Kernel Features"
1493
3b55658a
DM
1494config HAVE_SMP
1495 bool
1496 help
1497 This option should be selected by machines which have an SMP-
1498 capable CPU.
1499
1500 The only effect of this option is to make the SMP-related
1501 options available to the user for configuration.
1502
1da177e4 1503config SMP
bb2d8130 1504 bool "Symmetric Multi-Processing"
fbb4ddac 1505 depends on CPU_V6K || CPU_V7
bc28248e 1506 depends on GENERIC_CLOCKEVENTS
3b55658a 1507 depends on HAVE_SMP
9934ebb8 1508 depends on MMU
89c3dedf 1509 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
b1b3f49c 1510 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1511 help
1512 This enables support for systems with more than one CPU. If you have
1513 a system with only one CPU, like most personal computers, say N. If
1514 you have a system with more than one CPU, say Y.
1515
1516 If you say N here, the kernel will run on single and multiprocessor
1517 machines, but will use only one CPU of a multiprocessor machine. If
1518 you say Y here, the kernel will run on many, but not all, single
1519 processor machines. On a single processor machine, the kernel will
1520 run faster if you say N here.
1521
395cf969 1522 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1523 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1524 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1525
1526 If you don't know what to do here, say N.
1527
f00ec48f
RK
1528config SMP_ON_UP
1529 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1530 depends on EXPERIMENTAL
4d2692a7 1531 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1532 default y
1533 help
1534 SMP kernels contain instructions which fail on non-SMP processors.
1535 Enabling this option allows the kernel to modify itself to make
1536 these instructions safe. Disabling it allows about 1K of space
1537 savings.
1538
1539 If you don't know what to do here, say Y.
1540
c9018aab
VG
1541config ARM_CPU_TOPOLOGY
1542 bool "Support cpu topology definition"
1543 depends on SMP && CPU_V7
1544 default y
1545 help
1546 Support ARM cpu topology definition. The MPIDR register defines
1547 affinity between processors which is then used to describe the cpu
1548 topology of an ARM System.
1549
1550config SCHED_MC
1551 bool "Multi-core scheduler support"
1552 depends on ARM_CPU_TOPOLOGY
1553 help
1554 Multi-core scheduler support improves the CPU scheduler's decision
1555 making when dealing with multi-core CPU chips at a cost of slightly
1556 increased overhead in some places. If unsure say N here.
1557
1558config SCHED_SMT
1559 bool "SMT scheduler support"
1560 depends on ARM_CPU_TOPOLOGY
1561 help
1562 Improves the CPU scheduler's decision making when dealing with
1563 MultiThreading at a cost of slightly increased overhead in some
1564 places. If unsure say N here.
1565
a8cbcd92
RK
1566config HAVE_ARM_SCU
1567 bool
a8cbcd92
RK
1568 help
1569 This option enables support for the ARM system coherency unit
1570
022c03a2
MZ
1571config ARM_ARCH_TIMER
1572 bool "Architected timer support"
1573 depends on CPU_V7
1574 help
1575 This option enables support for the ARM architected timer
1576
f32f4ce2
RK
1577config HAVE_ARM_TWD
1578 bool
1579 depends on SMP
1580 help
1581 This options enables support for the ARM timer and watchdog unit
1582
8d5796d2
LB
1583choice
1584 prompt "Memory split"
1585 default VMSPLIT_3G
1586 help
1587 Select the desired split between kernel and user memory.
1588
1589 If you are not absolutely sure what you are doing, leave this
1590 option alone!
1591
1592 config VMSPLIT_3G
1593 bool "3G/1G user/kernel split"
1594 config VMSPLIT_2G
1595 bool "2G/2G user/kernel split"
1596 config VMSPLIT_1G
1597 bool "1G/3G user/kernel split"
1598endchoice
1599
1600config PAGE_OFFSET
1601 hex
1602 default 0x40000000 if VMSPLIT_1G
1603 default 0x80000000 if VMSPLIT_2G
1604 default 0xC0000000
1605
1da177e4
LT
1606config NR_CPUS
1607 int "Maximum number of CPUs (2-32)"
1608 range 2 32
1609 depends on SMP
1610 default "4"
1611
a054a811 1612config HOTPLUG_CPU
00b7dede
RK
1613 bool "Support for hot-pluggable CPUs"
1614 depends on SMP && HOTPLUG
a054a811
RK
1615 help
1616 Say Y here to experiment with turning CPUs off and on. CPUs
1617 can be controlled through /sys/devices/system/cpu.
1618
37ee16ae
RK
1619config LOCAL_TIMERS
1620 bool "Use local timer interrupts"
971acb9b 1621 depends on SMP
37ee16ae 1622 default y
30d8bead 1623 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1624 help
1625 Enable support for local timers on SMP platforms, rather then the
1626 legacy IPI broadcast method. Local timers allows the system
1627 accounting to be spread across the timer interval, preventing a
1628 "thundering herd" at every timer tick.
1629
44986ab0
PDSN
1630config ARCH_NR_GPIO
1631 int
3dea19e8 1632 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1633 default 355 if ARCH_U8500
9a01ec30 1634 default 264 if MACH_H4700
39f47d9f 1635 default 512 if SOC_OMAP5
e9a91de7 1636 default 288 if ARCH_VT8500
44986ab0
PDSN
1637 default 0
1638 help
1639 Maximum number of GPIOs in the system.
1640
1641 If unsure, leave the default value.
1642
d45a398f 1643source kernel/Kconfig.preempt
1da177e4 1644
f8065813
RK
1645config HZ
1646 int
b130d5c2 1647 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1648 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1649 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1650 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1651 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1652 default 100
1653
16c79651 1654config THUMB2_KERNEL
00b7dede
RK
1655 bool "Compile the kernel in Thumb-2 mode"
1656 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
16c79651
CM
1657 select AEABI
1658 select ARM_ASM_UNIFIED
89bace65 1659 select ARM_UNWIND
16c79651
CM
1660 help
1661 By enabling this option, the kernel will be compiled in
1662 Thumb-2 mode. A compiler/assembler that understand the unified
1663 ARM-Thumb syntax is needed.
1664
1665 If unsure, say N.
1666
6f685c5c
DM
1667config THUMB2_AVOID_R_ARM_THM_JUMP11
1668 bool "Work around buggy Thumb-2 short branch relocations in gas"
1669 depends on THUMB2_KERNEL && MODULES
1670 default y
1671 help
1672 Various binutils versions can resolve Thumb-2 branches to
1673 locally-defined, preemptible global symbols as short-range "b.n"
1674 branch instructions.
1675
1676 This is a problem, because there's no guarantee the final
1677 destination of the symbol, or any candidate locations for a
1678 trampoline, are within range of the branch. For this reason, the
1679 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1680 relocation in modules at all, and it makes little sense to add
1681 support.
1682
1683 The symptom is that the kernel fails with an "unsupported
1684 relocation" error when loading some modules.
1685
1686 Until fixed tools are available, passing
1687 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1688 code which hits this problem, at the cost of a bit of extra runtime
1689 stack usage in some cases.
1690
1691 The problem is described in more detail at:
1692 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1693
1694 Only Thumb-2 kernels are affected.
1695
1696 Unless you are sure your tools don't have this problem, say Y.
1697
0becb088
CM
1698config ARM_ASM_UNIFIED
1699 bool
1700
704bdda0
NP
1701config AEABI
1702 bool "Use the ARM EABI to compile the kernel"
1703 help
1704 This option allows for the kernel to be compiled using the latest
1705 ARM ABI (aka EABI). This is only useful if you are using a user
1706 space environment that is also compiled with EABI.
1707
1708 Since there are major incompatibilities between the legacy ABI and
1709 EABI, especially with regard to structure member alignment, this
1710 option also changes the kernel syscall calling convention to
1711 disambiguate both ABIs and allow for backward compatibility support
1712 (selected with CONFIG_OABI_COMPAT).
1713
1714 To use this you need GCC version 4.0.0 or later.
1715
6c90c872 1716config OABI_COMPAT
a73a3ff1 1717 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1718 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1719 default y
1720 help
1721 This option preserves the old syscall interface along with the
1722 new (ARM EABI) one. It also provides a compatibility layer to
1723 intercept syscalls that have structure arguments which layout
1724 in memory differs between the legacy ABI and the new ARM EABI
1725 (only for non "thumb" binaries). This option adds a tiny
1726 overhead to all syscalls and produces a slightly larger kernel.
1727 If you know you'll be using only pure EABI user space then you
1728 can say N here. If this option is not selected and you attempt
1729 to execute a legacy ABI binary then the result will be
1730 UNPREDICTABLE (in fact it can be predicted that it won't work
1731 at all). If in doubt say Y.
1732
eb33575c 1733config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1734 bool
e80d6a24 1735
05944d74
RK
1736config ARCH_SPARSEMEM_ENABLE
1737 bool
1738
07a2f737
RK
1739config ARCH_SPARSEMEM_DEFAULT
1740 def_bool ARCH_SPARSEMEM_ENABLE
1741
05944d74 1742config ARCH_SELECT_MEMORY_MODEL
be370302 1743 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1744
7b7bf499
WD
1745config HAVE_ARCH_PFN_VALID
1746 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1747
053a96ca 1748config HIGHMEM
e8db89a2
RK
1749 bool "High Memory Support"
1750 depends on MMU
053a96ca
NP
1751 help
1752 The address space of ARM processors is only 4 Gigabytes large
1753 and it has to accommodate user address space, kernel address
1754 space as well as some memory mapped IO. That means that, if you
1755 have a large amount of physical memory and/or IO, not all of the
1756 memory can be "permanently mapped" by the kernel. The physical
1757 memory that is not permanently mapped is called "high memory".
1758
1759 Depending on the selected kernel/user memory split, minimum
1760 vmalloc space and actual amount of RAM, you may not need this
1761 option which should result in a slightly faster kernel.
1762
1763 If unsure, say n.
1764
65cec8e3
RK
1765config HIGHPTE
1766 bool "Allocate 2nd-level pagetables from highmem"
1767 depends on HIGHMEM
65cec8e3 1768
1b8873a0
JI
1769config HW_PERF_EVENTS
1770 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1771 depends on PERF_EVENTS
1b8873a0
JI
1772 default y
1773 help
1774 Enable hardware performance counter support for perf events. If
1775 disabled, perf events will use software events only.
1776
3f22ab27
DH
1777source "mm/Kconfig"
1778
c1b2d970
MD
1779config FORCE_MAX_ZONEORDER
1780 int "Maximum zone order" if ARCH_SHMOBILE
1781 range 11 64 if ARCH_SHMOBILE
898f08e1 1782 default "12" if SOC_AM33XX
c1b2d970
MD
1783 default "9" if SA1111
1784 default "11"
1785 help
1786 The kernel memory allocator divides physically contiguous memory
1787 blocks into "zones", where each zone is a power of two number of
1788 pages. This option selects the largest power of two that the kernel
1789 keeps in the memory allocator. If you need to allocate very large
1790 blocks of physically contiguous memory, then you may need to
1791 increase this value.
1792
1793 This config option is actually maximum order plus one. For example,
1794 a value of 11 means that the largest free memory block is 2^10 pages.
1795
1da177e4
LT
1796config ALIGNMENT_TRAP
1797 bool
f12d0d7c 1798 depends on CPU_CP15_MMU
1da177e4 1799 default y if !ARCH_EBSA110
e119bfff 1800 select HAVE_PROC_CPU if PROC_FS
1da177e4 1801 help
84eb8d06 1802 ARM processors cannot fetch/store information which is not
1da177e4
LT
1803 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1804 address divisible by 4. On 32-bit ARM processors, these non-aligned
1805 fetch/store instructions will be emulated in software if you say
1806 here, which has a severe performance impact. This is necessary for
1807 correct operation of some network protocols. With an IP-only
1808 configuration it is safe to say N, otherwise say Y.
1809
39ec58f3 1810config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1811 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1812 depends on MMU
39ec58f3
LB
1813 default y if CPU_FEROCEON
1814 help
1815 Implement faster copy_to_user and clear_user methods for CPU
1816 cores where a 8-word STM instruction give significantly higher
1817 memory write throughput than a sequence of individual 32bit stores.
1818
1819 A possible side effect is a slight increase in scheduling latency
1820 between threads sharing the same address space if they invoke
1821 such copy operations with large buffers.
1822
1823 However, if the CPU data cache is using a write-allocate mode,
1824 this option is unlikely to provide any performance gain.
1825
70c70d97
NP
1826config SECCOMP
1827 bool
1828 prompt "Enable seccomp to safely compute untrusted bytecode"
1829 ---help---
1830 This kernel feature is useful for number crunching applications
1831 that may need to compute untrusted bytecode during their
1832 execution. By using pipes or other transports made available to
1833 the process as file descriptors supporting the read/write
1834 syscalls, it's possible to isolate those applications in
1835 their own address space using seccomp. Once seccomp is
1836 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1837 and the task is only allowed to execute a few safe syscalls
1838 defined by each seccomp mode.
1839
c743f380
NP
1840config CC_STACKPROTECTOR
1841 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1842 depends on EXPERIMENTAL
c743f380
NP
1843 help
1844 This option turns on the -fstack-protector GCC feature. This
1845 feature puts, at the beginning of functions, a canary value on
1846 the stack just before the return address, and validates
1847 the value just before actually returning. Stack based buffer
1848 overflows (that need to overwrite this return address) now also
1849 overwrite the canary, which gets detected and the attack is then
1850 neutralized via a kernel panic.
1851 This feature requires gcc version 4.2 or above.
1852
eff8d644
SS
1853config XEN_DOM0
1854 def_bool y
1855 depends on XEN
1856
1857config XEN
1858 bool "Xen guest support on ARM (EXPERIMENTAL)"
1859 depends on EXPERIMENTAL && ARM && OF
f880b67d 1860 depends on CPU_V7 && !CPU_V6
eff8d644
SS
1861 help
1862 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1863
1da177e4
LT
1864endmenu
1865
1866menu "Boot options"
1867
9eb8f674
GL
1868config USE_OF
1869 bool "Flattened Device Tree support"
b1b3f49c 1870 select IRQ_DOMAIN
9eb8f674
GL
1871 select OF
1872 select OF_EARLY_FLATTREE
1873 help
1874 Include support for flattened device tree machine descriptions.
1875
bd51e2f5
NP
1876config ATAGS
1877 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1878 default y
1879 help
1880 This is the traditional way of passing data to the kernel at boot
1881 time. If you are solely relying on the flattened device tree (or
1882 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1883 to remove ATAGS support from your kernel binary. If unsure,
1884 leave this to y.
1885
1886config DEPRECATED_PARAM_STRUCT
1887 bool "Provide old way to pass kernel parameters"
1888 depends on ATAGS
1889 help
1890 This was deprecated in 2001 and announced to live on for 5 years.
1891 Some old boot loaders still use this way.
1892
1da177e4
LT
1893# Compressed boot loader in ROM. Yes, we really want to ask about
1894# TEXT and BSS so we preserve their values in the config files.
1895config ZBOOT_ROM_TEXT
1896 hex "Compressed ROM boot loader base address"
1897 default "0"
1898 help
1899 The physical address at which the ROM-able zImage is to be
1900 placed in the target. Platforms which normally make use of
1901 ROM-able zImage formats normally set this to a suitable
1902 value in their defconfig file.
1903
1904 If ZBOOT_ROM is not enabled, this has no effect.
1905
1906config ZBOOT_ROM_BSS
1907 hex "Compressed ROM boot loader BSS address"
1908 default "0"
1909 help
f8c440b2
DF
1910 The base address of an area of read/write memory in the target
1911 for the ROM-able zImage which must be available while the
1912 decompressor is running. It must be large enough to hold the
1913 entire decompressed kernel plus an additional 128 KiB.
1914 Platforms which normally make use of ROM-able zImage formats
1915 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1916
1917 If ZBOOT_ROM is not enabled, this has no effect.
1918
1919config ZBOOT_ROM
1920 bool "Compressed boot loader in ROM/flash"
1921 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1922 help
1923 Say Y here if you intend to execute your compressed kernel image
1924 (zImage) directly from ROM or flash. If unsure, say N.
1925
090ab3ff
SH
1926choice
1927 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1928 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1929 default ZBOOT_ROM_NONE
1930 help
1931 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1932 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1933 kernel image to an MMC or SD card and boot the kernel straight
1934 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1935 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1936 rest the kernel image to RAM.
1937
1938config ZBOOT_ROM_NONE
1939 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1940 help
1941 Do not load image from SD or MMC
1942
f45b1149
SH
1943config ZBOOT_ROM_MMCIF
1944 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1945 help
090ab3ff
SH
1946 Load image from MMCIF hardware block.
1947
1948config ZBOOT_ROM_SH_MOBILE_SDHI
1949 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1950 help
1951 Load image from SDHI hardware block
1952
1953endchoice
f45b1149 1954
e2a6a3aa
JB
1955config ARM_APPENDED_DTB
1956 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1957 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1958 help
1959 With this option, the boot code will look for a device tree binary
1960 (DTB) appended to zImage
1961 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1962
1963 This is meant as a backward compatibility convenience for those
1964 systems with a bootloader that can't be upgraded to accommodate
1965 the documented boot protocol using a device tree.
1966
1967 Beware that there is very little in terms of protection against
1968 this option being confused by leftover garbage in memory that might
1969 look like a DTB header after a reboot if no actual DTB is appended
1970 to zImage. Do not leave this option active in a production kernel
1971 if you don't intend to always append a DTB. Proper passing of the
1972 location into r2 of a bootloader provided DTB is always preferable
1973 to this option.
1974
b90b9a38
NP
1975config ARM_ATAG_DTB_COMPAT
1976 bool "Supplement the appended DTB with traditional ATAG information"
1977 depends on ARM_APPENDED_DTB
1978 help
1979 Some old bootloaders can't be updated to a DTB capable one, yet
1980 they provide ATAGs with memory configuration, the ramdisk address,
1981 the kernel cmdline string, etc. Such information is dynamically
1982 provided by the bootloader and can't always be stored in a static
1983 DTB. To allow a device tree enabled kernel to be used with such
1984 bootloaders, this option allows zImage to extract the information
1985 from the ATAG list and store it at run time into the appended DTB.
1986
d0f34a11
GR
1987choice
1988 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1989 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1990
1991config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1992 bool "Use bootloader kernel arguments if available"
1993 help
1994 Uses the command-line options passed by the boot loader instead of
1995 the device tree bootargs property. If the boot loader doesn't provide
1996 any, the device tree bootargs property will be used.
1997
1998config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1999 bool "Extend with bootloader kernel arguments"
2000 help
2001 The command-line arguments provided by the boot loader will be
2002 appended to the the device tree bootargs property.
2003
2004endchoice
2005
1da177e4
LT
2006config CMDLINE
2007 string "Default kernel command string"
2008 default ""
2009 help
2010 On some architectures (EBSA110 and CATS), there is currently no way
2011 for the boot loader to pass arguments to the kernel. For these
2012 architectures, you should supply some command-line options at build
2013 time by entering them here. As a minimum, you should specify the
2014 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2015
4394c124
VB
2016choice
2017 prompt "Kernel command line type" if CMDLINE != ""
2018 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2019 depends on ATAGS
4394c124
VB
2020
2021config CMDLINE_FROM_BOOTLOADER
2022 bool "Use bootloader kernel arguments if available"
2023 help
2024 Uses the command-line options passed by the boot loader. If
2025 the boot loader doesn't provide any, the default kernel command
2026 string provided in CMDLINE will be used.
2027
2028config CMDLINE_EXTEND
2029 bool "Extend bootloader kernel arguments"
2030 help
2031 The command-line arguments provided by the boot loader will be
2032 appended to the default kernel command string.
2033
92d2040d
AH
2034config CMDLINE_FORCE
2035 bool "Always use the default kernel command string"
92d2040d
AH
2036 help
2037 Always use the default kernel command string, even if the boot
2038 loader passes other arguments to the kernel.
2039 This is useful if you cannot or don't want to change the
2040 command-line options your boot loader passes to the kernel.
4394c124 2041endchoice
92d2040d 2042
1da177e4
LT
2043config XIP_KERNEL
2044 bool "Kernel Execute-In-Place from ROM"
387798b3 2045 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2046 help
2047 Execute-In-Place allows the kernel to run from non-volatile storage
2048 directly addressable by the CPU, such as NOR flash. This saves RAM
2049 space since the text section of the kernel is not loaded from flash
2050 to RAM. Read-write sections, such as the data section and stack,
2051 are still copied to RAM. The XIP kernel is not compressed since
2052 it has to run directly from flash, so it will take more space to
2053 store it. The flash address used to link the kernel object files,
2054 and for storing it, is configuration dependent. Therefore, if you
2055 say Y here, you must know the proper physical address where to
2056 store the kernel image depending on your own flash memory usage.
2057
2058 Also note that the make target becomes "make xipImage" rather than
2059 "make zImage" or "make Image". The final kernel binary to put in
2060 ROM memory will be arch/arm/boot/xipImage.
2061
2062 If unsure, say N.
2063
2064config XIP_PHYS_ADDR
2065 hex "XIP Kernel Physical Location"
2066 depends on XIP_KERNEL
2067 default "0x00080000"
2068 help
2069 This is the physical address in your flash memory the kernel will
2070 be linked for and stored to. This address is dependent on your
2071 own flash usage.
2072
c587e4a6
RP
2073config KEXEC
2074 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2075 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2076 help
2077 kexec is a system call that implements the ability to shutdown your
2078 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2079 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2080 you can start any kernel with it, not just Linux.
2081
2082 It is an ongoing process to be certain the hardware in a machine
2083 is properly shutdown, so do not be surprised if this code does not
2084 initially work for you. It may help to enable device hotplugging
2085 support.
2086
4cd9d6f7
RP
2087config ATAGS_PROC
2088 bool "Export atags in procfs"
bd51e2f5 2089 depends on ATAGS && KEXEC
b98d7291 2090 default y
4cd9d6f7
RP
2091 help
2092 Should the atags used to boot the kernel be exported in an "atags"
2093 file in procfs. Useful with kexec.
2094
cb5d39b3
MW
2095config CRASH_DUMP
2096 bool "Build kdump crash kernel (EXPERIMENTAL)"
2097 depends on EXPERIMENTAL
2098 help
2099 Generate crash dump after being started by kexec. This should
2100 be normally only set in special crash dump kernels which are
2101 loaded in the main kernel with kexec-tools into a specially
2102 reserved region and then later executed after a crash by
2103 kdump/kexec. The crash dump kernel must be compiled to a
2104 memory address not used by the main kernel
2105
2106 For more details see Documentation/kdump/kdump.txt
2107
e69edc79
EM
2108config AUTO_ZRELADDR
2109 bool "Auto calculation of the decompressed kernel image address"
2110 depends on !ZBOOT_ROM && !ARCH_U300
2111 help
2112 ZRELADDR is the physical address where the decompressed kernel
2113 image will be placed. If AUTO_ZRELADDR is selected, the address
2114 will be determined at run-time by masking the current IP with
2115 0xf8000000. This assumes the zImage being placed in the first 128MB
2116 from start of memory.
2117
1da177e4
LT
2118endmenu
2119
ac9d7efc 2120menu "CPU Power Management"
1da177e4 2121
89c52ed4 2122if ARCH_HAS_CPUFREQ
1da177e4
LT
2123
2124source "drivers/cpufreq/Kconfig"
2125
64f102b6
YS
2126config CPU_FREQ_IMX
2127 tristate "CPUfreq driver for i.MX CPUs"
2128 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2129 select CPU_FREQ_TABLE
64f102b6
YS
2130 help
2131 This enables the CPUfreq driver for i.MX CPUs.
2132
1da177e4
LT
2133config CPU_FREQ_SA1100
2134 bool
1da177e4
LT
2135
2136config CPU_FREQ_SA1110
2137 bool
1da177e4
LT
2138
2139config CPU_FREQ_INTEGRATOR
2140 tristate "CPUfreq driver for ARM Integrator CPUs"
2141 depends on ARCH_INTEGRATOR && CPU_FREQ
2142 default y
2143 help
2144 This enables the CPUfreq driver for ARM Integrator CPUs.
2145
2146 For details, take a look at <file:Documentation/cpu-freq>.
2147
2148 If in doubt, say Y.
2149
9e2697ff
RK
2150config CPU_FREQ_PXA
2151 bool
2152 depends on CPU_FREQ && ARCH_PXA && PXA25x
2153 default y
2154 select CPU_FREQ_DEFAULT_GOV_USERSPACE
b1b3f49c 2155 select CPU_FREQ_TABLE
9e2697ff 2156
9d56c02a
BD
2157config CPU_FREQ_S3C
2158 bool
2159 help
2160 Internal configuration node for common cpufreq on Samsung SoC
2161
2162config CPU_FREQ_S3C24XX
4a50bfe3 2163 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2164 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2165 select CPU_FREQ_S3C
2166 help
2167 This enables the CPUfreq driver for the Samsung S3C24XX family
2168 of CPUs.
2169
2170 For details, take a look at <file:Documentation/cpu-freq>.
2171
2172 If in doubt, say N.
2173
2174config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2175 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2176 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2177 help
2178 Compile in support for changing the PLL frequency from the
2179 S3C24XX series CPUfreq driver. The PLL takes time to settle
2180 after a frequency change, so by default it is not enabled.
2181
2182 This also means that the PLL tables for the selected CPU(s) will
2183 be built which may increase the size of the kernel image.
2184
2185config CPU_FREQ_S3C24XX_DEBUG
2186 bool "Debug CPUfreq Samsung driver core"
2187 depends on CPU_FREQ_S3C24XX
2188 help
2189 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2190
2191config CPU_FREQ_S3C24XX_IODEBUG
2192 bool "Debug CPUfreq Samsung driver IO timing"
2193 depends on CPU_FREQ_S3C24XX
2194 help
2195 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2196
e6d197a6
BD
2197config CPU_FREQ_S3C24XX_DEBUGFS
2198 bool "Export debugfs for CPUFreq"
2199 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2200 help
2201 Export status information via debugfs.
2202
1da177e4
LT
2203endif
2204
ac9d7efc
RK
2205source "drivers/cpuidle/Kconfig"
2206
2207endmenu
2208
1da177e4
LT
2209menu "Floating point emulation"
2210
2211comment "At least one emulation must be selected"
2212
2213config FPE_NWFPE
2214 bool "NWFPE math emulation"
593c252a 2215 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2216 ---help---
2217 Say Y to include the NWFPE floating point emulator in the kernel.
2218 This is necessary to run most binaries. Linux does not currently
2219 support floating point hardware so you need to say Y here even if
2220 your machine has an FPA or floating point co-processor podule.
2221
2222 You may say N here if you are going to load the Acorn FPEmulator
2223 early in the bootup.
2224
2225config FPE_NWFPE_XP
2226 bool "Support extended precision"
bedf142b 2227 depends on FPE_NWFPE
1da177e4
LT
2228 help
2229 Say Y to include 80-bit support in the kernel floating-point
2230 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2231 Note that gcc does not generate 80-bit operations by default,
2232 so in most cases this option only enlarges the size of the
2233 floating point emulator without any good reason.
2234
2235 You almost surely want to say N here.
2236
2237config FPE_FASTFPE
2238 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2239 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2240 ---help---
2241 Say Y here to include the FAST floating point emulator in the kernel.
2242 This is an experimental much faster emulator which now also has full
2243 precision for the mantissa. It does not support any exceptions.
2244 It is very simple, and approximately 3-6 times faster than NWFPE.
2245
2246 It should be sufficient for most programs. It may be not suitable
2247 for scientific calculations, but you have to check this for yourself.
2248 If you do not feel you need a faster FP emulation you should better
2249 choose NWFPE.
2250
2251config VFP
2252 bool "VFP-format floating point maths"
e399b1a4 2253 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2254 help
2255 Say Y to include VFP support code in the kernel. This is needed
2256 if your hardware includes a VFP unit.
2257
2258 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2259 release notes and additional status information.
2260
2261 Say N if your target does not have VFP hardware.
2262
25ebee02
CM
2263config VFPv3
2264 bool
2265 depends on VFP
2266 default y if CPU_V7
2267
b5872db4
CM
2268config NEON
2269 bool "Advanced SIMD (NEON) Extension support"
2270 depends on VFPv3 && CPU_V7
2271 help
2272 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2273 Extension.
2274
1da177e4
LT
2275endmenu
2276
2277menu "Userspace binary formats"
2278
2279source "fs/Kconfig.binfmt"
2280
2281config ARTHUR
2282 tristate "RISC OS personality"
704bdda0 2283 depends on !AEABI
1da177e4
LT
2284 help
2285 Say Y here to include the kernel code necessary if you want to run
2286 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2287 experimental; if this sounds frightening, say N and sleep in peace.
2288 You can also say M here to compile this support as a module (which
2289 will be called arthur).
2290
2291endmenu
2292
2293menu "Power management options"
2294
eceab4ac 2295source "kernel/power/Kconfig"
1da177e4 2296
f4cb5700 2297config ARCH_SUSPEND_POSSIBLE
4b1082ca 2298 depends on !ARCH_S5PC100
6a786182 2299 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2300 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2301 def_bool y
2302
15e0d9e3
AB
2303config ARM_CPU_SUSPEND
2304 def_bool PM_SLEEP
2305
1da177e4
LT
2306endmenu
2307
d5950b43
SR
2308source "net/Kconfig"
2309
ac25150f 2310source "drivers/Kconfig"
1da177e4
LT
2311
2312source "fs/Kconfig"
2313
1da177e4
LT
2314source "arch/arm/Kconfig.debug"
2315
2316source "security/Kconfig"
2317
2318source "crypto/Kconfig"
2319
2320source "lib/Kconfig"