]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/Kconfig
shm: remove unneeded extern for function
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 9 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 10 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 11 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 12 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 13 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 14 select CLONE_BACKWARDS
b1b3f49c 15 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 16 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 17 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 18 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 19 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
20 select GENERIC_IRQ_PROBE
21 select GENERIC_IRQ_SHOW
b1b3f49c 22 select GENERIC_PCI_IOMAP
38ff87f7 23 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
24 select GENERIC_SMP_IDLE_THREAD
25 select GENERIC_STRNCPY_FROM_USER
26 select GENERIC_STRNLEN_USER
27 select HARDIRQS_SW_RESEND
7a017721 28 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 29 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 30 select HAVE_ARCH_KGDB
91702175 31 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 32 select HAVE_ARCH_TRACEHOOK
b1b3f49c 33 select HAVE_BPF_JIT
51aaf81f 34 select HAVE_CC_STACKPROTECTOR
171b3f0d 35 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
36 select HAVE_C_RECORDMCOUNT
37 select HAVE_DEBUG_KMEMLEAK
38 select HAVE_DMA_API_DEBUG
39 select HAVE_DMA_ATTRS
40 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 41 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 42 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 43 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 44 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 45 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 46 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
47 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
48 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 49 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 50 select HAVE_KERNEL_GZIP
f9b493ac 51 select HAVE_KERNEL_LZ4
6e8699f7 52 select HAVE_KERNEL_LZMA
b1b3f49c 53 select HAVE_KERNEL_LZO
a7f464f3 54 select HAVE_KERNEL_XZ
b1b3f49c
RK
55 select HAVE_KPROBES if !XIP_KERNEL
56 select HAVE_KRETPROBES if (HAVE_KPROBES)
57 select HAVE_MEMBLOCK
171b3f0d 58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 59 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 60 select HAVE_PERF_EVENTS
49863894
WD
61 select HAVE_PERF_REGS
62 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 63 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 64 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 65 select HAVE_UID16
31c1fc81 66 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 67 select IRQ_FORCED_THREADING
171b3f0d 68 select MODULES_USE_ELF_REL
84f452b1 69 select NO_BOOTMEM
171b3f0d
RK
70 select OLD_SIGACTION
71 select OLD_SIGSUSPEND3
b1b3f49c
RK
72 select PERF_USE_VMALLOC
73 select RTC_LIB
74 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
1da177e4
LT
77 help
78 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 79 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 81 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
84
74facffe
RK
85config ARM_HAS_SG_CHAIN
86 bool
87
4ce63fcd
MS
88config NEED_SG_DMA_LENGTH
89 bool
90
91config ARM_DMA_USE_IOMMU
4ce63fcd 92 bool
b1b3f49c
RK
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
4ce63fcd 95
60460abf
SWK
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100 range 4 9
101 default 8
102 help
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
109
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
113 by the PAGE_SIZE.
114
115endif
116
0b05da72
HUK
117config MIGHT_HAVE_PCI
118 bool
119
75e7153a
RB
120config SYS_SUPPORTS_APM_EMULATION
121 bool
122
bc581770
LW
123config HAVE_TCM
124 bool
125 select GENERIC_ALLOCATOR
126
e119bfff
RK
127config HAVE_PROC_CPU
128 bool
129
ce816fa8 130config NO_IOPORT_MAP
5ea81769 131 bool
5ea81769 132
1da177e4
LT
133config EISA
134 bool
135 ---help---
136 The Extended Industry Standard Architecture (EISA) bus was
137 developed as an open alternative to the IBM MicroChannel bus.
138
139 The EISA bus provided some of the features of the IBM MicroChannel
140 bus while maintaining backward compatibility with cards made for
141 the older ISA bus. The EISA bus saw limited use between 1988 and
142 1995 when it was made obsolete by the PCI bus.
143
144 Say Y here if you are building a kernel for an EISA-based machine.
145
146 Otherwise, say N.
147
148config SBUS
149 bool
150
f16fb1ec
RK
151config STACKTRACE_SUPPORT
152 bool
153 default y
154
f76e9154
NP
155config HAVE_LATENCYTOP_SUPPORT
156 bool
157 depends on !SMP
158 default y
159
f16fb1ec
RK
160config LOCKDEP_SUPPORT
161 bool
162 default y
163
7ad1bcb2
RK
164config TRACE_IRQFLAGS_SUPPORT
165 bool
166 default y
167
1da177e4
LT
168config RWSEM_XCHGADD_ALGORITHM
169 bool
8a87411b 170 default y
1da177e4 171
f0d1b0b3
DH
172config ARCH_HAS_ILOG2_U32
173 bool
f0d1b0b3
DH
174
175config ARCH_HAS_ILOG2_U64
176 bool
f0d1b0b3 177
4a1b5733
EV
178config ARCH_HAS_BANDGAP
179 bool
180
b89c3b16
AM
181config GENERIC_HWEIGHT
182 bool
183 default y
184
1da177e4
LT
185config GENERIC_CALIBRATE_DELAY
186 bool
187 default y
188
a08b6b79
AV
189config ARCH_MAY_HAVE_PC_FDC
190 bool
191
5ac6da66
CL
192config ZONE_DMA
193 bool
5ac6da66 194
ccd7ab7f
FT
195config NEED_DMA_MAP_STATE
196 def_bool y
197
c7edc9e3
DL
198config ARCH_SUPPORTS_UPROBES
199 def_bool y
200
58af4a24
RH
201config ARCH_HAS_DMA_SET_COHERENT_MASK
202 bool
203
1da177e4
LT
204config GENERIC_ISA_DMA
205 bool
206
1da177e4
LT
207config FIQ
208 bool
209
13a5045d
RH
210config NEED_RET_TO_USER
211 bool
212
034d2f5a
AV
213config ARCH_MTD_XIP
214 bool
215
c760fc19
HC
216config VECTORS_BASE
217 hex
6afd6fae 218 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
219 default DRAM_BASE if REMAP_VECTORS_TO_RAM
220 default 0x00000000
221 help
19accfd3
RK
222 The base address of exception vectors. This must be two pages
223 in size.
c760fc19 224
dc21af99 225config ARM_PATCH_PHYS_VIRT
c1becedc
RK
226 bool "Patch physical to virtual translations at runtime" if EMBEDDED
227 default y
b511d75d 228 depends on !XIP_KERNEL && MMU
dc21af99
RK
229 depends on !ARCH_REALVIEW || !SPARSEMEM
230 help
111e9a5c
RK
231 Patch phys-to-virt and virt-to-phys translation functions at
232 boot and module load time according to the position of the
233 kernel in system memory.
dc21af99 234
111e9a5c 235 This can only be used with non-XIP MMU kernels where the base
daece596 236 of physical memory is at a 16MB boundary.
dc21af99 237
c1becedc
RK
238 Only disable this option if you know that you do not require
239 this feature (eg, building a kernel for a single machine) and
240 you need to shrink the kernel to the minimal size.
dc21af99 241
01464226
RH
242config NEED_MACH_GPIO_H
243 bool
244 help
245 Select this when mach/gpio.h is required to provide special
246 definitions for this platform. The need for mach/gpio.h should
247 be avoided when possible.
248
c334bc15
RH
249config NEED_MACH_IO_H
250 bool
251 help
252 Select this when mach/io.h is required to provide special
253 definitions for this platform. The need for mach/io.h should
254 be avoided when possible.
255
0cdc8b92 256config NEED_MACH_MEMORY_H
1b9f95f8
NP
257 bool
258 help
0cdc8b92
NP
259 Select this when mach/memory.h is required to provide special
260 definitions for this platform. The need for mach/memory.h should
261 be avoided when possible.
dc21af99 262
1b9f95f8 263config PHYS_OFFSET
974c0724 264 hex "Physical address of main memory" if MMU
c6f54a9b 265 depends on !ARM_PATCH_PHYS_VIRT
974c0724 266 default DRAM_BASE if !MMU
c6f54a9b
UKK
267 default 0x00000000 if ARCH_EBSA110 || \
268 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
269 ARCH_FOOTBRIDGE || \
270 ARCH_INTEGRATOR || \
271 ARCH_IOP13XX || \
272 ARCH_KS8695 || \
273 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
274 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
275 default 0x20000000 if ARCH_S5PV210
276 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
277 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
278 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
279 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
280 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 281 help
1b9f95f8
NP
282 Please provide the physical address corresponding to the
283 location of main memory in your system.
cada3c08 284
87e040b6
SG
285config GENERIC_BUG
286 def_bool y
287 depends on BUG
288
1da177e4
LT
289source "init/Kconfig"
290
dc52ddc0
MH
291source "kernel/Kconfig.freezer"
292
1da177e4
LT
293menu "System Type"
294
3c427975
HC
295config MMU
296 bool "MMU-based Paged Memory Management Support"
297 default y
298 help
299 Select if you want MMU-based virtualised addressing space
300 support by paged memory management. If unsure, say 'Y'.
301
ccf50e23
RK
302#
303# The "ARM system type" choice list is ordered alphabetically by option
304# text. Please add new entries in the option alphabetic order.
305#
1da177e4
LT
306choice
307 prompt "ARM system type"
1420b22b
AB
308 default ARCH_VERSATILE if !MMU
309 default ARCH_MULTIPLATFORM if MMU
1da177e4 310
387798b3
RH
311config ARCH_MULTIPLATFORM
312 bool "Allow multiple platforms to be selected"
b1b3f49c 313 depends on MMU
ddb902cc 314 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 315 select ARM_HAS_SG_CHAIN
387798b3
RH
316 select ARM_PATCH_PHYS_VIRT
317 select AUTO_ZRELADDR
6d0add40 318 select CLKSRC_OF
66314223 319 select COMMON_CLK
ddb902cc 320 select GENERIC_CLOCKEVENTS
08d38beb 321 select MIGHT_HAVE_PCI
387798b3 322 select MULTI_IRQ_HANDLER
66314223
DN
323 select SPARSE_IRQ
324 select USE_OF
66314223 325
4af6fee1
DS
326config ARCH_INTEGRATOR
327 bool "ARM Ltd. Integrator family"
b1b3f49c 328 select ARM_AMBA
91942d17 329 select ARM_PATCH_PHYS_VIRT if MMU
fe989145 330 select AUTO_ZRELADDR
a613163d 331 select COMMON_CLK
f9a6aa43 332 select COMMON_CLK_VERSATILE
b1b3f49c 333 select GENERIC_CLOCKEVENTS
9904f793 334 select HAVE_TCM
c5a0adb5 335 select ICST
b1b3f49c
RK
336 select MULTI_IRQ_HANDLER
337 select NEED_MACH_MEMORY_H
f4b8b319 338 select PLAT_VERSATILE
695436e3 339 select SPARSE_IRQ
d7057e1d 340 select USE_OF
2389d501 341 select VERSATILE_FPGA_IRQ
4af6fee1
DS
342 help
343 Support for ARM's Integrator platform.
344
345config ARCH_REALVIEW
346 bool "ARM Ltd. RealView family"
b1b3f49c 347 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 348 select ARM_AMBA
b1b3f49c 349 select ARM_TIMER_SP804
f9a6aa43
LW
350 select COMMON_CLK
351 select COMMON_CLK_VERSATILE
ae30ceac 352 select GENERIC_CLOCKEVENTS
b56ba8aa 353 select GPIO_PL061 if GPIOLIB
b1b3f49c 354 select ICST
0cdc8b92 355 select NEED_MACH_MEMORY_H
b1b3f49c
RK
356 select PLAT_VERSATILE
357 select PLAT_VERSATILE_CLCD
4af6fee1
DS
358 help
359 This enables support for ARM Ltd RealView boards.
360
361config ARCH_VERSATILE
362 bool "ARM Ltd. Versatile family"
b1b3f49c 363 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 364 select ARM_AMBA
b1b3f49c 365 select ARM_TIMER_SP804
4af6fee1 366 select ARM_VIC
6d803ba7 367 select CLKDEV_LOOKUP
b1b3f49c 368 select GENERIC_CLOCKEVENTS
aa3831cf 369 select HAVE_MACH_CLKDEV
c5a0adb5 370 select ICST
f4b8b319 371 select PLAT_VERSATILE
3414ba8c 372 select PLAT_VERSATILE_CLCD
b1b3f49c 373 select PLAT_VERSATILE_CLOCK
2389d501 374 select VERSATILE_FPGA_IRQ
4af6fee1
DS
375 help
376 This enables support for ARM Ltd Versatile board.
377
8fc5ffa0
AV
378config ARCH_AT91
379 bool "Atmel AT91"
f373e8c0 380 select ARCH_REQUIRE_GPIOLIB
bd602995 381 select CLKDEV_LOOKUP
e261501d 382 select IRQ_DOMAIN
1ac02d79 383 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
384 select PINCTRL
385 select PINCTRL_AT91 if USE_OF
4af6fee1 386 help
929e994f
NF
387 This enables support for systems based on Atmel
388 AT91RM9200 and AT91SAM9* processors.
4af6fee1 389
93e22567
RK
390config ARCH_CLPS711X
391 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 392 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 393 select AUTO_ZRELADDR
c99f72ad 394 select CLKSRC_MMIO
93e22567
RK
395 select COMMON_CLK
396 select CPU_ARM720T
4a8355c4 397 select GENERIC_CLOCKEVENTS
6597619f 398 select MFD_SYSCON
93e22567
RK
399 help
400 Support for Cirrus Logic 711x/721x/731x based boards.
401
788c9700
RK
402config ARCH_GEMINI
403 bool "Cortina Systems Gemini"
788c9700 404 select ARCH_REQUIRE_GPIOLIB
f3372c01 405 select CLKSRC_MMIO
b1b3f49c 406 select CPU_FA526
f3372c01 407 select GENERIC_CLOCKEVENTS
788c9700
RK
408 help
409 Support for the Cortina Systems Gemini family SoCs
410
1da177e4
LT
411config ARCH_EBSA110
412 bool "EBSA-110"
b1b3f49c 413 select ARCH_USES_GETTIMEOFFSET
c750815e 414 select CPU_SA110
f7e68bbf 415 select ISA
c334bc15 416 select NEED_MACH_IO_H
0cdc8b92 417 select NEED_MACH_MEMORY_H
ce816fa8 418 select NO_IOPORT_MAP
1da177e4
LT
419 help
420 This is an evaluation board for the StrongARM processor available
f6c8965a 421 from Digital. It has limited hardware on-board, including an
1da177e4
LT
422 Ethernet interface, two PCMCIA sockets, two serial ports and a
423 parallel port.
424
6d85e2b0
UKK
425config ARCH_EFM32
426 bool "Energy Micro efm32"
427 depends on !MMU
428 select ARCH_REQUIRE_GPIOLIB
429 select ARM_NVIC
51aaf81f 430 select AUTO_ZRELADDR
6d85e2b0
UKK
431 select CLKSRC_OF
432 select COMMON_CLK
433 select CPU_V7M
434 select GENERIC_CLOCKEVENTS
435 select NO_DMA
ce816fa8 436 select NO_IOPORT_MAP
6d85e2b0
UKK
437 select SPARSE_IRQ
438 select USE_OF
439 help
440 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
441 processors.
442
e7736d47
LB
443config ARCH_EP93XX
444 bool "EP93xx-based"
b1b3f49c
RK
445 select ARCH_HAS_HOLES_MEMORYMODEL
446 select ARCH_REQUIRE_GPIOLIB
447 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
448 select ARM_AMBA
449 select ARM_VIC
6d803ba7 450 select CLKDEV_LOOKUP
b1b3f49c 451 select CPU_ARM920T
e7736d47
LB
452 help
453 This enables support for the Cirrus EP93xx series of CPUs.
454
1da177e4
LT
455config ARCH_FOOTBRIDGE
456 bool "FootBridge"
c750815e 457 select CPU_SA110
1da177e4 458 select FOOTBRIDGE
4e8d7637 459 select GENERIC_CLOCKEVENTS
d0ee9f40 460 select HAVE_IDE
8ef6e620 461 select NEED_MACH_IO_H if !MMU
0cdc8b92 462 select NEED_MACH_MEMORY_H
f999b8bd
MM
463 help
464 Support for systems based on the DC21285 companion chip
465 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 466
4af6fee1
DS
467config ARCH_NETX
468 bool "Hilscher NetX based"
b1b3f49c 469 select ARM_VIC
234b6ced 470 select CLKSRC_MMIO
c750815e 471 select CPU_ARM926T
2fcfe6b8 472 select GENERIC_CLOCKEVENTS
f999b8bd 473 help
4af6fee1
DS
474 This enables support for systems based on the Hilscher NetX Soc
475
3b938be6
RK
476config ARCH_IOP13XX
477 bool "IOP13xx-based"
478 depends on MMU
b1b3f49c 479 select CPU_XSC3
0cdc8b92 480 select NEED_MACH_MEMORY_H
13a5045d 481 select NEED_RET_TO_USER
b1b3f49c
RK
482 select PCI
483 select PLAT_IOP
484 select VMSPLIT_1G
37ebbcff 485 select SPARSE_IRQ
3b938be6
RK
486 help
487 Support for Intel's IOP13XX (XScale) family of processors.
488
3f7e5815
LB
489config ARCH_IOP32X
490 bool "IOP32x-based"
a4f7e763 491 depends on MMU
b1b3f49c 492 select ARCH_REQUIRE_GPIOLIB
c750815e 493 select CPU_XSCALE
e9004f50 494 select GPIO_IOP
13a5045d 495 select NEED_RET_TO_USER
f7e68bbf 496 select PCI
b1b3f49c 497 select PLAT_IOP
f999b8bd 498 help
3f7e5815
LB
499 Support for Intel's 80219 and IOP32X (XScale) family of
500 processors.
501
502config ARCH_IOP33X
503 bool "IOP33x-based"
504 depends on MMU
b1b3f49c 505 select ARCH_REQUIRE_GPIOLIB
c750815e 506 select CPU_XSCALE
e9004f50 507 select GPIO_IOP
13a5045d 508 select NEED_RET_TO_USER
3f7e5815 509 select PCI
b1b3f49c 510 select PLAT_IOP
3f7e5815
LB
511 help
512 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 513
3b938be6
RK
514config ARCH_IXP4XX
515 bool "IXP4xx-based"
a4f7e763 516 depends on MMU
58af4a24 517 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 518 select ARCH_REQUIRE_GPIOLIB
51aaf81f 519 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 520 select CLKSRC_MMIO
c750815e 521 select CPU_XSCALE
b1b3f49c 522 select DMABOUNCE if PCI
3b938be6 523 select GENERIC_CLOCKEVENTS
0b05da72 524 select MIGHT_HAVE_PCI
c334bc15 525 select NEED_MACH_IO_H
9296d94d 526 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 527 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 528 help
3b938be6 529 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 530
edabd38e
SB
531config ARCH_DOVE
532 bool "Marvell Dove"
edabd38e 533 select ARCH_REQUIRE_GPIOLIB
756b2531 534 select CPU_PJ4
edabd38e 535 select GENERIC_CLOCKEVENTS
0f81bd43 536 select MIGHT_HAVE_PCI
171b3f0d 537 select MVEBU_MBUS
9139acd1
SH
538 select PINCTRL
539 select PINCTRL_DOVE
abcda1dc 540 select PLAT_ORION_LEGACY
edabd38e
SB
541 help
542 Support for the Marvell Dove SoC 88AP510
543
651c74c7
SB
544config ARCH_KIRKWOOD
545 bool "Marvell Kirkwood"
a8865655 546 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 547 select CPU_FEROCEON
651c74c7 548 select GENERIC_CLOCKEVENTS
171b3f0d 549 select MVEBU_MBUS
b1b3f49c 550 select PCI
1dc831bf 551 select PCI_QUIRKS
f9e75922
AL
552 select PINCTRL
553 select PINCTRL_KIRKWOOD
abcda1dc 554 select PLAT_ORION_LEGACY
651c74c7
SB
555 help
556 Support for the following Marvell Kirkwood series SoCs:
557 88F6180, 88F6192 and 88F6281.
558
794d15b2
SS
559config ARCH_MV78XX0
560 bool "Marvell MV78xx0"
a8865655 561 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 562 select CPU_FEROCEON
794d15b2 563 select GENERIC_CLOCKEVENTS
171b3f0d 564 select MVEBU_MBUS
b1b3f49c 565 select PCI
abcda1dc 566 select PLAT_ORION_LEGACY
794d15b2
SS
567 help
568 Support for the following Marvell MV78xx0 series SoCs:
569 MV781x0, MV782x0.
570
9dd0b194 571config ARCH_ORION5X
585cf175
TP
572 bool "Marvell Orion"
573 depends on MMU
a8865655 574 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 575 select CPU_FEROCEON
51cbff1d 576 select GENERIC_CLOCKEVENTS
171b3f0d 577 select MVEBU_MBUS
b1b3f49c 578 select PCI
abcda1dc 579 select PLAT_ORION_LEGACY
585cf175 580 help
9dd0b194 581 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 582 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 583 Orion-2 (5281), Orion-1-90 (6183).
585cf175 584
788c9700 585config ARCH_MMP
2f7e8fae 586 bool "Marvell PXA168/910/MMP2"
788c9700 587 depends on MMU
788c9700 588 select ARCH_REQUIRE_GPIOLIB
6d803ba7 589 select CLKDEV_LOOKUP
b1b3f49c 590 select GENERIC_ALLOCATOR
788c9700 591 select GENERIC_CLOCKEVENTS
157d2644 592 select GPIO_PXA
c24b3114 593 select IRQ_DOMAIN
0f374561 594 select MULTI_IRQ_HANDLER
7c8f86a4 595 select PINCTRL
788c9700 596 select PLAT_PXA
0bd86961 597 select SPARSE_IRQ
788c9700 598 help
2f7e8fae 599 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
600
601config ARCH_KS8695
602 bool "Micrel/Kendin KS8695"
98830bc9 603 select ARCH_REQUIRE_GPIOLIB
c7e783d6 604 select CLKSRC_MMIO
b1b3f49c 605 select CPU_ARM922T
c7e783d6 606 select GENERIC_CLOCKEVENTS
b1b3f49c 607 select NEED_MACH_MEMORY_H
788c9700
RK
608 help
609 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
610 System-on-Chip devices.
611
788c9700
RK
612config ARCH_W90X900
613 bool "Nuvoton W90X900 CPU"
c52d3d68 614 select ARCH_REQUIRE_GPIOLIB
6d803ba7 615 select CLKDEV_LOOKUP
6fa5d5f7 616 select CLKSRC_MMIO
b1b3f49c 617 select CPU_ARM926T
58b5369e 618 select GENERIC_CLOCKEVENTS
788c9700 619 help
a8bc4ead 620 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
621 At present, the w90x900 has been renamed nuc900, regarding
622 the ARM series product line, you can login the following
623 link address to know more.
624
625 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
626 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 627
93e22567
RK
628config ARCH_LPC32XX
629 bool "NXP LPC32XX"
630 select ARCH_REQUIRE_GPIOLIB
631 select ARM_AMBA
632 select CLKDEV_LOOKUP
633 select CLKSRC_MMIO
634 select CPU_ARM926T
635 select GENERIC_CLOCKEVENTS
636 select HAVE_IDE
93e22567
RK
637 select USE_OF
638 help
639 Support for the NXP LPC32XX family of processors
640
1da177e4 641config ARCH_PXA
2c8086a5 642 bool "PXA2xx/PXA3xx-based"
a4f7e763 643 depends on MMU
b1b3f49c
RK
644 select ARCH_MTD_XIP
645 select ARCH_REQUIRE_GPIOLIB
646 select ARM_CPU_SUSPEND if PM
647 select AUTO_ZRELADDR
6d803ba7 648 select CLKDEV_LOOKUP
234b6ced 649 select CLKSRC_MMIO
6f6caeaa 650 select CLKSRC_OF
981d0f39 651 select GENERIC_CLOCKEVENTS
157d2644 652 select GPIO_PXA
d0ee9f40 653 select HAVE_IDE
b1b3f49c 654 select MULTI_IRQ_HANDLER
b1b3f49c
RK
655 select PLAT_PXA
656 select SPARSE_IRQ
f999b8bd 657 help
2c8086a5 658 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 659
8fc1b0f8
KG
660config ARCH_MSM
661 bool "Qualcomm MSM (non-multiplatform)"
923a081c 662 select ARCH_REQUIRE_GPIOLIB
8cc7f533 663 select COMMON_CLK
b1b3f49c 664 select GENERIC_CLOCKEVENTS
49cbe786 665 help
4b53eb4f
DW
666 Support for Qualcomm MSM/QSD based systems. This runs on the
667 apps processor of the MSM/QSD and depends on a shared memory
668 interface to the modem processor which runs the baseband
669 stack and controls some vital subsystems
670 (clock and power control, etc).
49cbe786 671
bf98c1ea 672config ARCH_SHMOBILE_LEGACY
0d9fd616 673 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 674 select ARCH_SHMOBILE
91942d17 675 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 676 select CLKDEV_LOOKUP
b1b3f49c 677 select GENERIC_CLOCKEVENTS
4c3ffffd 678 select HAVE_ARM_SCU if SMP
a894fcc2 679 select HAVE_ARM_TWD if SMP
aa3831cf 680 select HAVE_MACH_CLKDEV
3b55658a 681 select HAVE_SMP
ce5ea9f3 682 select MIGHT_HAVE_CACHE_L2X0
60f1435c 683 select MULTI_IRQ_HANDLER
ce816fa8 684 select NO_IOPORT_MAP
2cd3c927 685 select PINCTRL
b1b3f49c
RK
686 select PM_GENERIC_DOMAINS if PM
687 select SPARSE_IRQ
c793c1b0 688 help
0d9fd616
LP
689 Support for Renesas ARM SoC platforms using a non-multiplatform
690 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
691 and RZ families.
c793c1b0 692
1da177e4
LT
693config ARCH_RPC
694 bool "RiscPC"
695 select ARCH_ACORN
a08b6b79 696 select ARCH_MAY_HAVE_PC_FDC
07f841b7 697 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 698 select ARCH_USES_GETTIMEOFFSET
fa04e209 699 select CPU_SA110
b1b3f49c 700 select FIQ
d0ee9f40 701 select HAVE_IDE
b1b3f49c
RK
702 select HAVE_PATA_PLATFORM
703 select ISA_DMA_API
c334bc15 704 select NEED_MACH_IO_H
0cdc8b92 705 select NEED_MACH_MEMORY_H
ce816fa8 706 select NO_IOPORT_MAP
b4811bac 707 select VIRT_TO_BUS
1da177e4
LT
708 help
709 On the Acorn Risc-PC, Linux can support the internal IDE disk and
710 CD-ROM interface, serial and parallel port, and the floppy drive.
711
712config ARCH_SA1100
713 bool "SA1100-based"
b1b3f49c
RK
714 select ARCH_MTD_XIP
715 select ARCH_REQUIRE_GPIOLIB
716 select ARCH_SPARSEMEM_ENABLE
717 select CLKDEV_LOOKUP
718 select CLKSRC_MMIO
1937f5b9 719 select CPU_FREQ
b1b3f49c 720 select CPU_SA1100
3e238be2 721 select GENERIC_CLOCKEVENTS
d0ee9f40 722 select HAVE_IDE
b1b3f49c 723 select ISA
0cdc8b92 724 select NEED_MACH_MEMORY_H
375dec92 725 select SPARSE_IRQ
f999b8bd
MM
726 help
727 Support for StrongARM 11x0 based boards.
1da177e4 728
b130d5c2
KK
729config ARCH_S3C24XX
730 bool "Samsung S3C24XX SoCs"
53650430 731 select ARCH_REQUIRE_GPIOLIB
335cce74 732 select ATAGS
b1b3f49c 733 select CLKDEV_LOOKUP
4280506a 734 select CLKSRC_SAMSUNG_PWM
7f78b6eb 735 select GENERIC_CLOCKEVENTS
880cf071 736 select GPIO_SAMSUNG
20676c15 737 select HAVE_S3C2410_I2C if I2C
b130d5c2 738 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 739 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 740 select MULTI_IRQ_HANDLER
c334bc15 741 select NEED_MACH_IO_H
cd8dc7ae 742 select SAMSUNG_ATAGS
1da177e4 743 help
b130d5c2
KK
744 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
745 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
746 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
747 Samsung SMDK2410 development board (and derivatives).
63b1f51b 748
a08ab637
BD
749config ARCH_S3C64XX
750 bool "Samsung S3C64XX"
b1b3f49c 751 select ARCH_REQUIRE_GPIOLIB
1db0287a 752 select ARM_AMBA
89f0ce72 753 select ARM_VIC
335cce74 754 select ATAGS
b1b3f49c 755 select CLKDEV_LOOKUP
4280506a 756 select CLKSRC_SAMSUNG_PWM
ccecba3c 757 select COMMON_CLK_SAMSUNG
70bacadb 758 select CPU_V6K
04a49b71 759 select GENERIC_CLOCKEVENTS
880cf071 760 select GPIO_SAMSUNG
b1b3f49c
RK
761 select HAVE_S3C2410_I2C if I2C
762 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 763 select HAVE_TCM
ce816fa8 764 select NO_IOPORT_MAP
b1b3f49c 765 select PLAT_SAMSUNG
4ab75a3f 766 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
767 select S3C_DEV_NAND
768 select S3C_GPIO_TRACK
cd8dc7ae 769 select SAMSUNG_ATAGS
6e2d9e93 770 select SAMSUNG_WAKEMASK
88f59738 771 select SAMSUNG_WDT_RESET
a08ab637
BD
772 help
773 Samsung S3C64XX series based systems
774
49b7a491
KK
775config ARCH_S5P64X0
776 bool "Samsung S5P6440 S5P6450"
335cce74 777 select ATAGS
d8b22d25 778 select CLKDEV_LOOKUP
4280506a 779 select CLKSRC_SAMSUNG_PWM
b1b3f49c 780 select CPU_V6
9e65bbf2 781 select GENERIC_CLOCKEVENTS
880cf071 782 select GPIO_SAMSUNG
20676c15 783 select HAVE_S3C2410_I2C if I2C
b1b3f49c 784 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 785 select HAVE_S3C_RTC if RTC_CLASS
01464226 786 select NEED_MACH_GPIO_H
cd8dc7ae 787 select SAMSUNG_ATAGS
171b3f0d 788 select SAMSUNG_WDT_RESET
c4ffccdd 789 help
49b7a491
KK
790 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
791 SMDK6450.
c4ffccdd 792
acc84707
MS
793config ARCH_S5PC100
794 bool "Samsung S5PC100"
53650430 795 select ARCH_REQUIRE_GPIOLIB
335cce74 796 select ATAGS
29e8eb0f 797 select CLKDEV_LOOKUP
4280506a 798 select CLKSRC_SAMSUNG_PWM
5a7652f2 799 select CPU_V7
6a5a2e3b 800 select GENERIC_CLOCKEVENTS
880cf071 801 select GPIO_SAMSUNG
20676c15 802 select HAVE_S3C2410_I2C if I2C
c39d8d55 803 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 804 select HAVE_S3C_RTC if RTC_CLASS
01464226 805 select NEED_MACH_GPIO_H
cd8dc7ae 806 select SAMSUNG_ATAGS
171b3f0d 807 select SAMSUNG_WDT_RESET
5a7652f2 808 help
acc84707 809 Samsung S5PC100 series based systems
5a7652f2 810
170f4e42
KK
811config ARCH_S5PV210
812 bool "Samsung S5PV210/S5PC110"
0f75a96b 813 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 814 select ARCH_SPARSEMEM_ENABLE
335cce74 815 select ATAGS
b2a9dd46 816 select CLKDEV_LOOKUP
4280506a 817 select CLKSRC_SAMSUNG_PWM
b1b3f49c 818 select CPU_V7
9e65bbf2 819 select GENERIC_CLOCKEVENTS
880cf071 820 select GPIO_SAMSUNG
20676c15 821 select HAVE_S3C2410_I2C if I2C
c39d8d55 822 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 823 select HAVE_S3C_RTC if RTC_CLASS
01464226 824 select NEED_MACH_GPIO_H
0cdc8b92 825 select NEED_MACH_MEMORY_H
cd8dc7ae 826 select SAMSUNG_ATAGS
170f4e42
KK
827 help
828 Samsung S5PV210/S5PC110 series based systems
829
7c6337e2
KH
830config ARCH_DAVINCI
831 bool "TI DaVinci"
b1b3f49c 832 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 833 select ARCH_REQUIRE_GPIOLIB
6d803ba7 834 select CLKDEV_LOOKUP
20e9969b 835 select GENERIC_ALLOCATOR
b1b3f49c 836 select GENERIC_CLOCKEVENTS
dc7ad3b3 837 select GENERIC_IRQ_CHIP
b1b3f49c 838 select HAVE_IDE
3ad7a42d 839 select TI_PRIV_EDMA
689e331f 840 select USE_OF
b1b3f49c 841 select ZONE_DMA
7c6337e2
KH
842 help
843 Support for TI's DaVinci platform.
844
a0694861
TL
845config ARCH_OMAP1
846 bool "TI OMAP1"
00a36698 847 depends on MMU
9af915da 848 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 849 select ARCH_OMAP
21f47fbc 850 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 851 select CLKDEV_LOOKUP
d6e15d78 852 select CLKSRC_MMIO
b1b3f49c 853 select GENERIC_CLOCKEVENTS
a0694861 854 select GENERIC_IRQ_CHIP
a0694861
TL
855 select HAVE_IDE
856 select IRQ_DOMAIN
857 select NEED_MACH_IO_H if PCCARD
858 select NEED_MACH_MEMORY_H
21f47fbc 859 help
a0694861 860 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 861
1da177e4
LT
862endchoice
863
387798b3
RH
864menu "Multiple platform selection"
865 depends on ARCH_MULTIPLATFORM
866
867comment "CPU Core family selection"
868
f8afae40
AB
869config ARCH_MULTI_V4
870 bool "ARMv4 based platforms (FA526)"
871 depends on !ARCH_MULTI_V6_V7
872 select ARCH_MULTI_V4_V5
873 select CPU_FA526
874
387798b3
RH
875config ARCH_MULTI_V4T
876 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 877 depends on !ARCH_MULTI_V6_V7
b1b3f49c 878 select ARCH_MULTI_V4_V5
24e860fb
AB
879 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
880 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
881 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
882
883config ARCH_MULTI_V5
884 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 885 depends on !ARCH_MULTI_V6_V7
b1b3f49c 886 select ARCH_MULTI_V4_V5
12567bbd 887 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
888 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
889 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
890
891config ARCH_MULTI_V4_V5
892 bool
893
894config ARCH_MULTI_V6
8dda05cc 895 bool "ARMv6 based platforms (ARM11)"
387798b3 896 select ARCH_MULTI_V6_V7
42f4754a 897 select CPU_V6K
387798b3
RH
898
899config ARCH_MULTI_V7
8dda05cc 900 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
901 default y
902 select ARCH_MULTI_V6_V7
b1b3f49c 903 select CPU_V7
90bc8ac7 904 select HAVE_SMP
387798b3
RH
905
906config ARCH_MULTI_V6_V7
907 bool
9352b05b 908 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
909
910config ARCH_MULTI_CPU_AUTO
911 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
912 select ARCH_MULTI_V5
913
914endmenu
915
05e2a3de
RH
916config ARCH_VIRT
917 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 918 select ARM_AMBA
05e2a3de 919 select ARM_GIC
05e2a3de 920 select ARM_PSCI
4b8b5f25 921 select HAVE_ARM_ARCH_TIMER
05e2a3de 922
ccf50e23
RK
923#
924# This is sorted alphabetically by mach-* pathname. However, plat-*
925# Kconfigs may be included either alphabetically (according to the
926# plat- suffix) or along side the corresponding mach-* source.
927#
3e93a22b
GC
928source "arch/arm/mach-mvebu/Kconfig"
929
95b8f20f
RK
930source "arch/arm/mach-at91/Kconfig"
931
1d22924e
AB
932source "arch/arm/mach-axxia/Kconfig"
933
8ac49e04
CD
934source "arch/arm/mach-bcm/Kconfig"
935
1c37fa10
SH
936source "arch/arm/mach-berlin/Kconfig"
937
1da177e4
LT
938source "arch/arm/mach-clps711x/Kconfig"
939
d94f944e
AV
940source "arch/arm/mach-cns3xxx/Kconfig"
941
95b8f20f
RK
942source "arch/arm/mach-davinci/Kconfig"
943
944source "arch/arm/mach-dove/Kconfig"
945
e7736d47
LB
946source "arch/arm/mach-ep93xx/Kconfig"
947
1da177e4
LT
948source "arch/arm/mach-footbridge/Kconfig"
949
59d3a193
PZ
950source "arch/arm/mach-gemini/Kconfig"
951
387798b3
RH
952source "arch/arm/mach-highbank/Kconfig"
953
389ee0c2
HZ
954source "arch/arm/mach-hisi/Kconfig"
955
1da177e4
LT
956source "arch/arm/mach-integrator/Kconfig"
957
3f7e5815
LB
958source "arch/arm/mach-iop32x/Kconfig"
959
960source "arch/arm/mach-iop33x/Kconfig"
1da177e4 961
285f5fa7
DW
962source "arch/arm/mach-iop13xx/Kconfig"
963
1da177e4
LT
964source "arch/arm/mach-ixp4xx/Kconfig"
965
828989ad
SS
966source "arch/arm/mach-keystone/Kconfig"
967
95b8f20f
RK
968source "arch/arm/mach-kirkwood/Kconfig"
969
970source "arch/arm/mach-ks8695/Kconfig"
971
95b8f20f
RK
972source "arch/arm/mach-msm/Kconfig"
973
17723fd3
JJ
974source "arch/arm/mach-moxart/Kconfig"
975
794d15b2
SS
976source "arch/arm/mach-mv78xx0/Kconfig"
977
3995eb82 978source "arch/arm/mach-imx/Kconfig"
1da177e4 979
1d3f33d5
SG
980source "arch/arm/mach-mxs/Kconfig"
981
95b8f20f 982source "arch/arm/mach-netx/Kconfig"
49cbe786 983
95b8f20f 984source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 985
9851ca57
DT
986source "arch/arm/mach-nspire/Kconfig"
987
d48af15e
TL
988source "arch/arm/plat-omap/Kconfig"
989
990source "arch/arm/mach-omap1/Kconfig"
1da177e4 991
1dbae815
TL
992source "arch/arm/mach-omap2/Kconfig"
993
9dd0b194 994source "arch/arm/mach-orion5x/Kconfig"
585cf175 995
387798b3
RH
996source "arch/arm/mach-picoxcell/Kconfig"
997
95b8f20f
RK
998source "arch/arm/mach-pxa/Kconfig"
999source "arch/arm/plat-pxa/Kconfig"
585cf175 1000
95b8f20f
RK
1001source "arch/arm/mach-mmp/Kconfig"
1002
8fc1b0f8
KG
1003source "arch/arm/mach-qcom/Kconfig"
1004
95b8f20f
RK
1005source "arch/arm/mach-realview/Kconfig"
1006
d63dc051
HS
1007source "arch/arm/mach-rockchip/Kconfig"
1008
95b8f20f 1009source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1010
387798b3
RH
1011source "arch/arm/mach-socfpga/Kconfig"
1012
a7ed099f 1013source "arch/arm/mach-spear/Kconfig"
a21765a7 1014
65ebcc11
SK
1015source "arch/arm/mach-sti/Kconfig"
1016
85fd6d63 1017source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1018
431107ea 1019source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1020
49b7a491 1021source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1022
5a7652f2 1023source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1024
170f4e42
KK
1025source "arch/arm/mach-s5pv210/Kconfig"
1026
83014579 1027source "arch/arm/mach-exynos/Kconfig"
e509b289 1028source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 1029
882d01f9 1030source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1031
3b52634f
MR
1032source "arch/arm/mach-sunxi/Kconfig"
1033
156a0997
BS
1034source "arch/arm/mach-prima2/Kconfig"
1035
c5f80065
EG
1036source "arch/arm/mach-tegra/Kconfig"
1037
95b8f20f 1038source "arch/arm/mach-u300/Kconfig"
1da177e4 1039
95b8f20f 1040source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1041
1042source "arch/arm/mach-versatile/Kconfig"
1043
ceade897 1044source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1045source "arch/arm/plat-versatile/Kconfig"
ceade897 1046
6f35f9a9
TP
1047source "arch/arm/mach-vt8500/Kconfig"
1048
7ec80ddf 1049source "arch/arm/mach-w90x900/Kconfig"
1050
9a45eb69
JC
1051source "arch/arm/mach-zynq/Kconfig"
1052
1da177e4
LT
1053# Definitions to make life easier
1054config ARCH_ACORN
1055 bool
1056
7ae1f7ec
LB
1057config PLAT_IOP
1058 bool
469d3044 1059 select GENERIC_CLOCKEVENTS
7ae1f7ec 1060
69b02f6a
LB
1061config PLAT_ORION
1062 bool
bfe45e0b 1063 select CLKSRC_MMIO
b1b3f49c 1064 select COMMON_CLK
dc7ad3b3 1065 select GENERIC_IRQ_CHIP
278b45b0 1066 select IRQ_DOMAIN
69b02f6a 1067
abcda1dc
TP
1068config PLAT_ORION_LEGACY
1069 bool
1070 select PLAT_ORION
1071
bd5ce433
EM
1072config PLAT_PXA
1073 bool
1074
f4b8b319
RK
1075config PLAT_VERSATILE
1076 bool
1077
e3887714
RK
1078config ARM_TIMER_SP804
1079 bool
bfe45e0b 1080 select CLKSRC_MMIO
7a0eca71 1081 select CLKSRC_OF if OF
e3887714 1082
d9a1beaa
AC
1083source "arch/arm/firmware/Kconfig"
1084
1da177e4
LT
1085source arch/arm/mm/Kconfig
1086
afe4b25e 1087config IWMMXT
d93003e8
SH
1088 bool "Enable iWMMXt support"
1089 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1090 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1091 help
1092 Enable support for iWMMXt context switching at run time if
1093 running on a CPU that supports it.
1094
52108641 1095config MULTI_IRQ_HANDLER
1096 bool
1097 help
1098 Allow each machine to specify it's own IRQ handler at run time.
1099
3b93e7b0
HC
1100if !MMU
1101source "arch/arm/Kconfig-nommu"
1102endif
1103
3e0a07f8
GC
1104config PJ4B_ERRATA_4742
1105 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1106 depends on CPU_PJ4B && MACH_ARMADA_370
1107 default y
1108 help
1109 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1110 Event (WFE) IDLE states, a specific timing sensitivity exists between
1111 the retiring WFI/WFE instructions and the newly issued subsequent
1112 instructions. This sensitivity can result in a CPU hang scenario.
1113 Workaround:
1114 The software must insert either a Data Synchronization Barrier (DSB)
1115 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1116 instruction
1117
f0c4b8d6
WD
1118config ARM_ERRATA_326103
1119 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1120 depends on CPU_V6
1121 help
1122 Executing a SWP instruction to read-only memory does not set bit 11
1123 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1124 treat the access as a read, preventing a COW from occurring and
1125 causing the faulting task to livelock.
1126
9cba3ccc
CM
1127config ARM_ERRATA_411920
1128 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1129 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1130 help
1131 Invalidation of the Instruction Cache operation can
1132 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1133 It does not affect the MPCore. This option enables the ARM Ltd.
1134 recommended workaround.
1135
7ce236fc
CM
1136config ARM_ERRATA_430973
1137 bool "ARM errata: Stale prediction on replaced interworking branch"
1138 depends on CPU_V7
1139 help
1140 This option enables the workaround for the 430973 Cortex-A8
1141 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1142 interworking branch is replaced with another code sequence at the
1143 same virtual address, whether due to self-modifying code or virtual
1144 to physical address re-mapping, Cortex-A8 does not recover from the
1145 stale interworking branch prediction. This results in Cortex-A8
1146 executing the new code sequence in the incorrect ARM or Thumb state.
1147 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1148 and also flushes the branch target cache at every context switch.
1149 Note that setting specific bits in the ACTLR register may not be
1150 available in non-secure mode.
1151
855c551f
CM
1152config ARM_ERRATA_458693
1153 bool "ARM errata: Processor deadlock when a false hazard is created"
1154 depends on CPU_V7
62e4d357 1155 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1156 help
1157 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1158 erratum. For very specific sequences of memory operations, it is
1159 possible for a hazard condition intended for a cache line to instead
1160 be incorrectly associated with a different cache line. This false
1161 hazard might then cause a processor deadlock. The workaround enables
1162 the L1 caching of the NEON accesses and disables the PLD instruction
1163 in the ACTLR register. Note that setting specific bits in the ACTLR
1164 register may not be available in non-secure mode.
1165
0516e464
CM
1166config ARM_ERRATA_460075
1167 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1168 depends on CPU_V7
62e4d357 1169 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1170 help
1171 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1172 erratum. Any asynchronous access to the L2 cache may encounter a
1173 situation in which recent store transactions to the L2 cache are lost
1174 and overwritten with stale memory contents from external memory. The
1175 workaround disables the write-allocate mode for the L2 cache via the
1176 ACTLR register. Note that setting specific bits in the ACTLR register
1177 may not be available in non-secure mode.
1178
9f05027c
WD
1179config ARM_ERRATA_742230
1180 bool "ARM errata: DMB operation may be faulty"
1181 depends on CPU_V7 && SMP
62e4d357 1182 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1183 help
1184 This option enables the workaround for the 742230 Cortex-A9
1185 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1186 between two write operations may not ensure the correct visibility
1187 ordering of the two writes. This workaround sets a specific bit in
1188 the diagnostic register of the Cortex-A9 which causes the DMB
1189 instruction to behave as a DSB, ensuring the correct behaviour of
1190 the two writes.
1191
a672e99b
WD
1192config ARM_ERRATA_742231
1193 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1194 depends on CPU_V7 && SMP
62e4d357 1195 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1196 help
1197 This option enables the workaround for the 742231 Cortex-A9
1198 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1199 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1200 accessing some data located in the same cache line, may get corrupted
1201 data due to bad handling of the address hazard when the line gets
1202 replaced from one of the CPUs at the same time as another CPU is
1203 accessing it. This workaround sets specific bits in the diagnostic
1204 register of the Cortex-A9 which reduces the linefill issuing
1205 capabilities of the processor.
1206
69155794
JM
1207config ARM_ERRATA_643719
1208 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1209 depends on CPU_V7 && SMP
1210 help
1211 This option enables the workaround for the 643719 Cortex-A9 (prior to
1212 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1213 register returns zero when it should return one. The workaround
1214 corrects this value, ensuring cache maintenance operations which use
1215 it behave as intended and avoiding data corruption.
1216
cdf357f1
WD
1217config ARM_ERRATA_720789
1218 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1219 depends on CPU_V7
cdf357f1
WD
1220 help
1221 This option enables the workaround for the 720789 Cortex-A9 (prior to
1222 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1223 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1224 As a consequence of this erratum, some TLB entries which should be
1225 invalidated are not, resulting in an incoherency in the system page
1226 tables. The workaround changes the TLB flushing routines to invalidate
1227 entries regardless of the ASID.
475d92fc
WD
1228
1229config ARM_ERRATA_743622
1230 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1231 depends on CPU_V7
62e4d357 1232 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1233 help
1234 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1235 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1236 optimisation in the Cortex-A9 Store Buffer may lead to data
1237 corruption. This workaround sets a specific bit in the diagnostic
1238 register of the Cortex-A9 which disables the Store Buffer
1239 optimisation, preventing the defect from occurring. This has no
1240 visible impact on the overall performance or power consumption of the
1241 processor.
1242
9a27c27c
WD
1243config ARM_ERRATA_751472
1244 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1245 depends on CPU_V7
62e4d357 1246 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1247 help
1248 This option enables the workaround for the 751472 Cortex-A9 (prior
1249 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1250 completion of a following broadcasted operation if the second
1251 operation is received by a CPU before the ICIALLUIS has completed,
1252 potentially leading to corrupted entries in the cache or TLB.
1253
fcbdc5fe
WD
1254config ARM_ERRATA_754322
1255 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1256 depends on CPU_V7
1257 help
1258 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1259 r3p*) erratum. A speculative memory access may cause a page table walk
1260 which starts prior to an ASID switch but completes afterwards. This
1261 can populate the micro-TLB with a stale entry which may be hit with
1262 the new ASID. This workaround places two dsb instructions in the mm
1263 switching code so that no page table walks can cross the ASID switch.
1264
5dab26af
WD
1265config ARM_ERRATA_754327
1266 bool "ARM errata: no automatic Store Buffer drain"
1267 depends on CPU_V7 && SMP
1268 help
1269 This option enables the workaround for the 754327 Cortex-A9 (prior to
1270 r2p0) erratum. The Store Buffer does not have any automatic draining
1271 mechanism and therefore a livelock may occur if an external agent
1272 continuously polls a memory location waiting to observe an update.
1273 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1274 written polling loops from denying visibility of updates to memory.
1275
145e10e1
CM
1276config ARM_ERRATA_364296
1277 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1278 depends on CPU_V6
145e10e1
CM
1279 help
1280 This options enables the workaround for the 364296 ARM1136
1281 r0p2 erratum (possible cache data corruption with
1282 hit-under-miss enabled). It sets the undocumented bit 31 in
1283 the auxiliary control register and the FI bit in the control
1284 register, thus disabling hit-under-miss without putting the
1285 processor into full low interrupt latency mode. ARM11MPCore
1286 is not affected.
1287
f630c1bd
WD
1288config ARM_ERRATA_764369
1289 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1290 depends on CPU_V7 && SMP
1291 help
1292 This option enables the workaround for erratum 764369
1293 affecting Cortex-A9 MPCore with two or more processors (all
1294 current revisions). Under certain timing circumstances, a data
1295 cache line maintenance operation by MVA targeting an Inner
1296 Shareable memory region may fail to proceed up to either the
1297 Point of Coherency or to the Point of Unification of the
1298 system. This workaround adds a DSB instruction before the
1299 relevant cache maintenance functions and sets a specific bit
1300 in the diagnostic control register of the SCU.
1301
7253b85c
SH
1302config ARM_ERRATA_775420
1303 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1304 depends on CPU_V7
1305 help
1306 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1307 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1308 operation aborts with MMU exception, it might cause the processor
1309 to deadlock. This workaround puts DSB before executing ISB if
1310 an abort may occur on cache maintenance.
1311
93dc6887
CM
1312config ARM_ERRATA_798181
1313 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1314 depends on CPU_V7 && SMP
1315 help
1316 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1317 adequately shooting down all use of the old entries. This
1318 option enables the Linux kernel workaround for this erratum
1319 which sends an IPI to the CPUs that are running the same ASID
1320 as the one being invalidated.
1321
84b6504f
WD
1322config ARM_ERRATA_773022
1323 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1324 depends on CPU_V7
1325 help
1326 This option enables the workaround for the 773022 Cortex-A15
1327 (up to r0p4) erratum. In certain rare sequences of code, the
1328 loop buffer may deliver incorrect instructions. This
1329 workaround disables the loop buffer to avoid the erratum.
1330
1da177e4
LT
1331endmenu
1332
1333source "arch/arm/common/Kconfig"
1334
1da177e4
LT
1335menu "Bus support"
1336
1337config ARM_AMBA
1338 bool
1339
1340config ISA
1341 bool
1da177e4
LT
1342 help
1343 Find out whether you have ISA slots on your motherboard. ISA is the
1344 name of a bus system, i.e. the way the CPU talks to the other stuff
1345 inside your box. Other bus systems are PCI, EISA, MicroChannel
1346 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1347 newer boards don't support it. If you have ISA, say Y, otherwise N.
1348
065909b9 1349# Select ISA DMA controller support
1da177e4
LT
1350config ISA_DMA
1351 bool
065909b9 1352 select ISA_DMA_API
1da177e4 1353
065909b9 1354# Select ISA DMA interface
5cae841b
AV
1355config ISA_DMA_API
1356 bool
5cae841b 1357
1da177e4 1358config PCI
0b05da72 1359 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1360 help
1361 Find out whether you have a PCI motherboard. PCI is the name of a
1362 bus system, i.e. the way the CPU talks to the other stuff inside
1363 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1364 VESA. If you have PCI, say Y, otherwise N.
1365
52882173
AV
1366config PCI_DOMAINS
1367 bool
1368 depends on PCI
1369
b080ac8a
MRJ
1370config PCI_NANOENGINE
1371 bool "BSE nanoEngine PCI support"
1372 depends on SA1100_NANOENGINE
1373 help
1374 Enable PCI on the BSE nanoEngine board.
1375
36e23590
MW
1376config PCI_SYSCALL
1377 def_bool PCI
1378
a0113a99
MR
1379config PCI_HOST_ITE8152
1380 bool
1381 depends on PCI && MACH_ARMCORE
1382 default y
1383 select DMABOUNCE
1384
1da177e4 1385source "drivers/pci/Kconfig"
3f06d157 1386source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1387
1388source "drivers/pcmcia/Kconfig"
1389
1390endmenu
1391
1392menu "Kernel Features"
1393
3b55658a
DM
1394config HAVE_SMP
1395 bool
1396 help
1397 This option should be selected by machines which have an SMP-
1398 capable CPU.
1399
1400 The only effect of this option is to make the SMP-related
1401 options available to the user for configuration.
1402
1da177e4 1403config SMP
bb2d8130 1404 bool "Symmetric Multi-Processing"
fbb4ddac 1405 depends on CPU_V6K || CPU_V7
bc28248e 1406 depends on GENERIC_CLOCKEVENTS
3b55658a 1407 depends on HAVE_SMP
801bb21c 1408 depends on MMU || ARM_MPU
1da177e4
LT
1409 help
1410 This enables support for systems with more than one CPU. If you have
4a474157
RG
1411 a system with only one CPU, say N. If you have a system with more
1412 than one CPU, say Y.
1da177e4 1413
4a474157 1414 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1415 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1416 you say Y here, the kernel will run on many, but not all,
1417 uniprocessor machines. On a uniprocessor machine, the kernel
1418 will run faster if you say N here.
1da177e4 1419
395cf969 1420 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1421 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1422 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1423
1424 If you don't know what to do here, say N.
1425
f00ec48f
RK
1426config SMP_ON_UP
1427 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1428 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1429 default y
1430 help
1431 SMP kernels contain instructions which fail on non-SMP processors.
1432 Enabling this option allows the kernel to modify itself to make
1433 these instructions safe. Disabling it allows about 1K of space
1434 savings.
1435
1436 If you don't know what to do here, say Y.
1437
c9018aab
VG
1438config ARM_CPU_TOPOLOGY
1439 bool "Support cpu topology definition"
1440 depends on SMP && CPU_V7
1441 default y
1442 help
1443 Support ARM cpu topology definition. The MPIDR register defines
1444 affinity between processors which is then used to describe the cpu
1445 topology of an ARM System.
1446
1447config SCHED_MC
1448 bool "Multi-core scheduler support"
1449 depends on ARM_CPU_TOPOLOGY
1450 help
1451 Multi-core scheduler support improves the CPU scheduler's decision
1452 making when dealing with multi-core CPU chips at a cost of slightly
1453 increased overhead in some places. If unsure say N here.
1454
1455config SCHED_SMT
1456 bool "SMT scheduler support"
1457 depends on ARM_CPU_TOPOLOGY
1458 help
1459 Improves the CPU scheduler's decision making when dealing with
1460 MultiThreading at a cost of slightly increased overhead in some
1461 places. If unsure say N here.
1462
a8cbcd92
RK
1463config HAVE_ARM_SCU
1464 bool
a8cbcd92
RK
1465 help
1466 This option enables support for the ARM system coherency unit
1467
8a4da6e3 1468config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1469 bool "Architected timer support"
1470 depends on CPU_V7
8a4da6e3 1471 select ARM_ARCH_TIMER
0c403462 1472 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1473 help
1474 This option enables support for the ARM architected timer
1475
f32f4ce2
RK
1476config HAVE_ARM_TWD
1477 bool
1478 depends on SMP
da4a686a 1479 select CLKSRC_OF if OF
f32f4ce2
RK
1480 help
1481 This options enables support for the ARM timer and watchdog unit
1482
e8db288e
NP
1483config MCPM
1484 bool "Multi-Cluster Power Management"
1485 depends on CPU_V7 && SMP
1486 help
1487 This option provides the common power management infrastructure
1488 for (multi-)cluster based systems, such as big.LITTLE based
1489 systems.
1490
1c33be57
NP
1491config BIG_LITTLE
1492 bool "big.LITTLE support (Experimental)"
1493 depends on CPU_V7 && SMP
1494 select MCPM
1495 help
1496 This option enables support selections for the big.LITTLE
1497 system architecture.
1498
1499config BL_SWITCHER
1500 bool "big.LITTLE switcher support"
1501 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1502 select ARM_CPU_SUSPEND
51aaf81f 1503 select CPU_PM
1c33be57
NP
1504 help
1505 The big.LITTLE "switcher" provides the core functionality to
1506 transparently handle transition between a cluster of A15's
1507 and a cluster of A7's in a big.LITTLE system.
1508
b22537c6
NP
1509config BL_SWITCHER_DUMMY_IF
1510 tristate "Simple big.LITTLE switcher user interface"
1511 depends on BL_SWITCHER && DEBUG_KERNEL
1512 help
1513 This is a simple and dummy char dev interface to control
1514 the big.LITTLE switcher core code. It is meant for
1515 debugging purposes only.
1516
8d5796d2
LB
1517choice
1518 prompt "Memory split"
006fa259 1519 depends on MMU
8d5796d2
LB
1520 default VMSPLIT_3G
1521 help
1522 Select the desired split between kernel and user memory.
1523
1524 If you are not absolutely sure what you are doing, leave this
1525 option alone!
1526
1527 config VMSPLIT_3G
1528 bool "3G/1G user/kernel split"
1529 config VMSPLIT_2G
1530 bool "2G/2G user/kernel split"
1531 config VMSPLIT_1G
1532 bool "1G/3G user/kernel split"
1533endchoice
1534
1535config PAGE_OFFSET
1536 hex
006fa259 1537 default PHYS_OFFSET if !MMU
8d5796d2
LB
1538 default 0x40000000 if VMSPLIT_1G
1539 default 0x80000000 if VMSPLIT_2G
1540 default 0xC0000000
1541
1da177e4
LT
1542config NR_CPUS
1543 int "Maximum number of CPUs (2-32)"
1544 range 2 32
1545 depends on SMP
1546 default "4"
1547
a054a811 1548config HOTPLUG_CPU
00b7dede 1549 bool "Support for hot-pluggable CPUs"
40b31360 1550 depends on SMP
a054a811
RK
1551 help
1552 Say Y here to experiment with turning CPUs off and on. CPUs
1553 can be controlled through /sys/devices/system/cpu.
1554
2bdd424f
WD
1555config ARM_PSCI
1556 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1557 depends on CPU_V7
1558 help
1559 Say Y here if you want Linux to communicate with system firmware
1560 implementing the PSCI specification for CPU-centric power
1561 management operations described in ARM document number ARM DEN
1562 0022A ("Power State Coordination Interface System Software on
1563 ARM processors").
1564
2a6ad871
MR
1565# The GPIO number here must be sorted by descending number. In case of
1566# a multiplatform kernel, we just want the highest value required by the
1567# selected platforms.
44986ab0
PDSN
1568config ARCH_NR_GPIO
1569 int
3dea19e8 1570 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1571 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
eb171a99 1572 default 416 if ARCH_SUNXI
06b851e5 1573 default 392 if ARCH_U8500
01bb914c 1574 default 352 if ARCH_VT8500
2a6ad871 1575 default 264 if MACH_H4700
44986ab0
PDSN
1576 default 0
1577 help
1578 Maximum number of GPIOs in the system.
1579
1580 If unsure, leave the default value.
1581
d45a398f 1582source kernel/Kconfig.preempt
1da177e4 1583
c9218b16 1584config HZ_FIXED
f8065813 1585 int
b130d5c2 1586 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1587 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1588 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1589 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1590 default 0
c9218b16
RK
1591
1592choice
47d84682 1593 depends on HZ_FIXED = 0
c9218b16
RK
1594 prompt "Timer frequency"
1595
1596config HZ_100
1597 bool "100 Hz"
1598
1599config HZ_200
1600 bool "200 Hz"
1601
1602config HZ_250
1603 bool "250 Hz"
1604
1605config HZ_300
1606 bool "300 Hz"
1607
1608config HZ_500
1609 bool "500 Hz"
1610
1611config HZ_1000
1612 bool "1000 Hz"
1613
1614endchoice
1615
1616config HZ
1617 int
47d84682 1618 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1619 default 100 if HZ_100
1620 default 200 if HZ_200
1621 default 250 if HZ_250
1622 default 300 if HZ_300
1623 default 500 if HZ_500
1624 default 1000
1625
1626config SCHED_HRTICK
1627 def_bool HIGH_RES_TIMERS
f8065813 1628
16c79651 1629config THUMB2_KERNEL
bc7dea00 1630 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1631 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1632 default y if CPU_THUMBONLY
16c79651
CM
1633 select AEABI
1634 select ARM_ASM_UNIFIED
89bace65 1635 select ARM_UNWIND
16c79651
CM
1636 help
1637 By enabling this option, the kernel will be compiled in
1638 Thumb-2 mode. A compiler/assembler that understand the unified
1639 ARM-Thumb syntax is needed.
1640
1641 If unsure, say N.
1642
6f685c5c
DM
1643config THUMB2_AVOID_R_ARM_THM_JUMP11
1644 bool "Work around buggy Thumb-2 short branch relocations in gas"
1645 depends on THUMB2_KERNEL && MODULES
1646 default y
1647 help
1648 Various binutils versions can resolve Thumb-2 branches to
1649 locally-defined, preemptible global symbols as short-range "b.n"
1650 branch instructions.
1651
1652 This is a problem, because there's no guarantee the final
1653 destination of the symbol, or any candidate locations for a
1654 trampoline, are within range of the branch. For this reason, the
1655 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1656 relocation in modules at all, and it makes little sense to add
1657 support.
1658
1659 The symptom is that the kernel fails with an "unsupported
1660 relocation" error when loading some modules.
1661
1662 Until fixed tools are available, passing
1663 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1664 code which hits this problem, at the cost of a bit of extra runtime
1665 stack usage in some cases.
1666
1667 The problem is described in more detail at:
1668 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1669
1670 Only Thumb-2 kernels are affected.
1671
1672 Unless you are sure your tools don't have this problem, say Y.
1673
0becb088
CM
1674config ARM_ASM_UNIFIED
1675 bool
1676
704bdda0
NP
1677config AEABI
1678 bool "Use the ARM EABI to compile the kernel"
1679 help
1680 This option allows for the kernel to be compiled using the latest
1681 ARM ABI (aka EABI). This is only useful if you are using a user
1682 space environment that is also compiled with EABI.
1683
1684 Since there are major incompatibilities between the legacy ABI and
1685 EABI, especially with regard to structure member alignment, this
1686 option also changes the kernel syscall calling convention to
1687 disambiguate both ABIs and allow for backward compatibility support
1688 (selected with CONFIG_OABI_COMPAT).
1689
1690 To use this you need GCC version 4.0.0 or later.
1691
6c90c872 1692config OABI_COMPAT
a73a3ff1 1693 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1694 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1695 help
1696 This option preserves the old syscall interface along with the
1697 new (ARM EABI) one. It also provides a compatibility layer to
1698 intercept syscalls that have structure arguments which layout
1699 in memory differs between the legacy ABI and the new ARM EABI
1700 (only for non "thumb" binaries). This option adds a tiny
1701 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1702
1703 The seccomp filter system will not be available when this is
1704 selected, since there is no way yet to sensibly distinguish
1705 between calling conventions during filtering.
1706
6c90c872
NP
1707 If you know you'll be using only pure EABI user space then you
1708 can say N here. If this option is not selected and you attempt
1709 to execute a legacy ABI binary then the result will be
1710 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1711 at all). If in doubt say N.
6c90c872 1712
eb33575c 1713config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1714 bool
e80d6a24 1715
05944d74
RK
1716config ARCH_SPARSEMEM_ENABLE
1717 bool
1718
07a2f737
RK
1719config ARCH_SPARSEMEM_DEFAULT
1720 def_bool ARCH_SPARSEMEM_ENABLE
1721
05944d74 1722config ARCH_SELECT_MEMORY_MODEL
be370302 1723 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1724
7b7bf499
WD
1725config HAVE_ARCH_PFN_VALID
1726 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1727
053a96ca 1728config HIGHMEM
e8db89a2
RK
1729 bool "High Memory Support"
1730 depends on MMU
053a96ca
NP
1731 help
1732 The address space of ARM processors is only 4 Gigabytes large
1733 and it has to accommodate user address space, kernel address
1734 space as well as some memory mapped IO. That means that, if you
1735 have a large amount of physical memory and/or IO, not all of the
1736 memory can be "permanently mapped" by the kernel. The physical
1737 memory that is not permanently mapped is called "high memory".
1738
1739 Depending on the selected kernel/user memory split, minimum
1740 vmalloc space and actual amount of RAM, you may not need this
1741 option which should result in a slightly faster kernel.
1742
1743 If unsure, say n.
1744
65cec8e3
RK
1745config HIGHPTE
1746 bool "Allocate 2nd-level pagetables from highmem"
1747 depends on HIGHMEM
65cec8e3 1748
1b8873a0
JI
1749config HW_PERF_EVENTS
1750 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1751 depends on PERF_EVENTS
1b8873a0
JI
1752 default y
1753 help
1754 Enable hardware performance counter support for perf events. If
1755 disabled, perf events will use software events only.
1756
1355e2a6
CM
1757config SYS_SUPPORTS_HUGETLBFS
1758 def_bool y
1759 depends on ARM_LPAE
1760
8d962507
CM
1761config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1762 def_bool y
1763 depends on ARM_LPAE
1764
4bfab203
SC
1765config ARCH_WANT_GENERAL_HUGETLB
1766 def_bool y
1767
3f22ab27
DH
1768source "mm/Kconfig"
1769
c1b2d970 1770config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1771 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1772 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1773 default "12" if SOC_AM33XX
6d85e2b0 1774 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1775 default "11"
1776 help
1777 The kernel memory allocator divides physically contiguous memory
1778 blocks into "zones", where each zone is a power of two number of
1779 pages. This option selects the largest power of two that the kernel
1780 keeps in the memory allocator. If you need to allocate very large
1781 blocks of physically contiguous memory, then you may need to
1782 increase this value.
1783
1784 This config option is actually maximum order plus one. For example,
1785 a value of 11 means that the largest free memory block is 2^10 pages.
1786
1da177e4
LT
1787config ALIGNMENT_TRAP
1788 bool
f12d0d7c 1789 depends on CPU_CP15_MMU
1da177e4 1790 default y if !ARCH_EBSA110
e119bfff 1791 select HAVE_PROC_CPU if PROC_FS
1da177e4 1792 help
84eb8d06 1793 ARM processors cannot fetch/store information which is not
1da177e4
LT
1794 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1795 address divisible by 4. On 32-bit ARM processors, these non-aligned
1796 fetch/store instructions will be emulated in software if you say
1797 here, which has a severe performance impact. This is necessary for
1798 correct operation of some network protocols. With an IP-only
1799 configuration it is safe to say N, otherwise say Y.
1800
39ec58f3 1801config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1802 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1803 depends on MMU
39ec58f3
LB
1804 default y if CPU_FEROCEON
1805 help
1806 Implement faster copy_to_user and clear_user methods for CPU
1807 cores where a 8-word STM instruction give significantly higher
1808 memory write throughput than a sequence of individual 32bit stores.
1809
1810 A possible side effect is a slight increase in scheduling latency
1811 between threads sharing the same address space if they invoke
1812 such copy operations with large buffers.
1813
1814 However, if the CPU data cache is using a write-allocate mode,
1815 this option is unlikely to provide any performance gain.
1816
70c70d97
NP
1817config SECCOMP
1818 bool
1819 prompt "Enable seccomp to safely compute untrusted bytecode"
1820 ---help---
1821 This kernel feature is useful for number crunching applications
1822 that may need to compute untrusted bytecode during their
1823 execution. By using pipes or other transports made available to
1824 the process as file descriptors supporting the read/write
1825 syscalls, it's possible to isolate those applications in
1826 their own address space using seccomp. Once seccomp is
1827 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1828 and the task is only allowed to execute a few safe syscalls
1829 defined by each seccomp mode.
1830
06e6295b
SS
1831config SWIOTLB
1832 def_bool y
1833
1834config IOMMU_HELPER
1835 def_bool SWIOTLB
1836
eff8d644
SS
1837config XEN_DOM0
1838 def_bool y
1839 depends on XEN
1840
1841config XEN
1842 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1843 depends on ARM && AEABI && OF
f880b67d 1844 depends on CPU_V7 && !CPU_V6
85323a99 1845 depends on !GENERIC_ATOMIC64
7693decc 1846 depends on MMU
51aaf81f 1847 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1848 select ARM_PSCI
83862ccf 1849 select SWIOTLB_XEN
eff8d644
SS
1850 help
1851 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1852
1da177e4
LT
1853endmenu
1854
1855menu "Boot options"
1856
9eb8f674
GL
1857config USE_OF
1858 bool "Flattened Device Tree support"
b1b3f49c 1859 select IRQ_DOMAIN
9eb8f674
GL
1860 select OF
1861 select OF_EARLY_FLATTREE
bcedb5f9 1862 select OF_RESERVED_MEM
9eb8f674
GL
1863 help
1864 Include support for flattened device tree machine descriptions.
1865
bd51e2f5
NP
1866config ATAGS
1867 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1868 default y
1869 help
1870 This is the traditional way of passing data to the kernel at boot
1871 time. If you are solely relying on the flattened device tree (or
1872 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1873 to remove ATAGS support from your kernel binary. If unsure,
1874 leave this to y.
1875
1876config DEPRECATED_PARAM_STRUCT
1877 bool "Provide old way to pass kernel parameters"
1878 depends on ATAGS
1879 help
1880 This was deprecated in 2001 and announced to live on for 5 years.
1881 Some old boot loaders still use this way.
1882
1da177e4
LT
1883# Compressed boot loader in ROM. Yes, we really want to ask about
1884# TEXT and BSS so we preserve their values in the config files.
1885config ZBOOT_ROM_TEXT
1886 hex "Compressed ROM boot loader base address"
1887 default "0"
1888 help
1889 The physical address at which the ROM-able zImage is to be
1890 placed in the target. Platforms which normally make use of
1891 ROM-able zImage formats normally set this to a suitable
1892 value in their defconfig file.
1893
1894 If ZBOOT_ROM is not enabled, this has no effect.
1895
1896config ZBOOT_ROM_BSS
1897 hex "Compressed ROM boot loader BSS address"
1898 default "0"
1899 help
f8c440b2
DF
1900 The base address of an area of read/write memory in the target
1901 for the ROM-able zImage which must be available while the
1902 decompressor is running. It must be large enough to hold the
1903 entire decompressed kernel plus an additional 128 KiB.
1904 Platforms which normally make use of ROM-able zImage formats
1905 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1906
1907 If ZBOOT_ROM is not enabled, this has no effect.
1908
1909config ZBOOT_ROM
1910 bool "Compressed boot loader in ROM/flash"
1911 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1912 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1913 help
1914 Say Y here if you intend to execute your compressed kernel image
1915 (zImage) directly from ROM or flash. If unsure, say N.
1916
090ab3ff
SH
1917choice
1918 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1919 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1920 default ZBOOT_ROM_NONE
1921 help
1922 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1923 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1924 kernel image to an MMC or SD card and boot the kernel straight
1925 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1926 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1927 rest the kernel image to RAM.
1928
1929config ZBOOT_ROM_NONE
1930 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1931 help
1932 Do not load image from SD or MMC
1933
f45b1149
SH
1934config ZBOOT_ROM_MMCIF
1935 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1936 help
090ab3ff
SH
1937 Load image from MMCIF hardware block.
1938
1939config ZBOOT_ROM_SH_MOBILE_SDHI
1940 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1941 help
1942 Load image from SDHI hardware block
1943
1944endchoice
f45b1149 1945
e2a6a3aa
JB
1946config ARM_APPENDED_DTB
1947 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1948 depends on OF
e2a6a3aa
JB
1949 help
1950 With this option, the boot code will look for a device tree binary
1951 (DTB) appended to zImage
1952 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1953
1954 This is meant as a backward compatibility convenience for those
1955 systems with a bootloader that can't be upgraded to accommodate
1956 the documented boot protocol using a device tree.
1957
1958 Beware that there is very little in terms of protection against
1959 this option being confused by leftover garbage in memory that might
1960 look like a DTB header after a reboot if no actual DTB is appended
1961 to zImage. Do not leave this option active in a production kernel
1962 if you don't intend to always append a DTB. Proper passing of the
1963 location into r2 of a bootloader provided DTB is always preferable
1964 to this option.
1965
b90b9a38
NP
1966config ARM_ATAG_DTB_COMPAT
1967 bool "Supplement the appended DTB with traditional ATAG information"
1968 depends on ARM_APPENDED_DTB
1969 help
1970 Some old bootloaders can't be updated to a DTB capable one, yet
1971 they provide ATAGs with memory configuration, the ramdisk address,
1972 the kernel cmdline string, etc. Such information is dynamically
1973 provided by the bootloader and can't always be stored in a static
1974 DTB. To allow a device tree enabled kernel to be used with such
1975 bootloaders, this option allows zImage to extract the information
1976 from the ATAG list and store it at run time into the appended DTB.
1977
d0f34a11
GR
1978choice
1979 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1980 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1981
1982config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1983 bool "Use bootloader kernel arguments if available"
1984 help
1985 Uses the command-line options passed by the boot loader instead of
1986 the device tree bootargs property. If the boot loader doesn't provide
1987 any, the device tree bootargs property will be used.
1988
1989config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1990 bool "Extend with bootloader kernel arguments"
1991 help
1992 The command-line arguments provided by the boot loader will be
1993 appended to the the device tree bootargs property.
1994
1995endchoice
1996
1da177e4
LT
1997config CMDLINE
1998 string "Default kernel command string"
1999 default ""
2000 help
2001 On some architectures (EBSA110 and CATS), there is currently no way
2002 for the boot loader to pass arguments to the kernel. For these
2003 architectures, you should supply some command-line options at build
2004 time by entering them here. As a minimum, you should specify the
2005 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2006
4394c124
VB
2007choice
2008 prompt "Kernel command line type" if CMDLINE != ""
2009 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2010 depends on ATAGS
4394c124
VB
2011
2012config CMDLINE_FROM_BOOTLOADER
2013 bool "Use bootloader kernel arguments if available"
2014 help
2015 Uses the command-line options passed by the boot loader. If
2016 the boot loader doesn't provide any, the default kernel command
2017 string provided in CMDLINE will be used.
2018
2019config CMDLINE_EXTEND
2020 bool "Extend bootloader kernel arguments"
2021 help
2022 The command-line arguments provided by the boot loader will be
2023 appended to the default kernel command string.
2024
92d2040d
AH
2025config CMDLINE_FORCE
2026 bool "Always use the default kernel command string"
92d2040d
AH
2027 help
2028 Always use the default kernel command string, even if the boot
2029 loader passes other arguments to the kernel.
2030 This is useful if you cannot or don't want to change the
2031 command-line options your boot loader passes to the kernel.
4394c124 2032endchoice
92d2040d 2033
1da177e4
LT
2034config XIP_KERNEL
2035 bool "Kernel Execute-In-Place from ROM"
10968131 2036 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2037 help
2038 Execute-In-Place allows the kernel to run from non-volatile storage
2039 directly addressable by the CPU, such as NOR flash. This saves RAM
2040 space since the text section of the kernel is not loaded from flash
2041 to RAM. Read-write sections, such as the data section and stack,
2042 are still copied to RAM. The XIP kernel is not compressed since
2043 it has to run directly from flash, so it will take more space to
2044 store it. The flash address used to link the kernel object files,
2045 and for storing it, is configuration dependent. Therefore, if you
2046 say Y here, you must know the proper physical address where to
2047 store the kernel image depending on your own flash memory usage.
2048
2049 Also note that the make target becomes "make xipImage" rather than
2050 "make zImage" or "make Image". The final kernel binary to put in
2051 ROM memory will be arch/arm/boot/xipImage.
2052
2053 If unsure, say N.
2054
2055config XIP_PHYS_ADDR
2056 hex "XIP Kernel Physical Location"
2057 depends on XIP_KERNEL
2058 default "0x00080000"
2059 help
2060 This is the physical address in your flash memory the kernel will
2061 be linked for and stored to. This address is dependent on your
2062 own flash usage.
2063
c587e4a6
RP
2064config KEXEC
2065 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2066 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2067 help
2068 kexec is a system call that implements the ability to shutdown your
2069 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2070 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2071 you can start any kernel with it, not just Linux.
2072
2073 It is an ongoing process to be certain the hardware in a machine
2074 is properly shutdown, so do not be surprised if this code does not
bf220695 2075 initially work for you.
c587e4a6 2076
4cd9d6f7
RP
2077config ATAGS_PROC
2078 bool "Export atags in procfs"
bd51e2f5 2079 depends on ATAGS && KEXEC
b98d7291 2080 default y
4cd9d6f7
RP
2081 help
2082 Should the atags used to boot the kernel be exported in an "atags"
2083 file in procfs. Useful with kexec.
2084
cb5d39b3
MW
2085config CRASH_DUMP
2086 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2087 help
2088 Generate crash dump after being started by kexec. This should
2089 be normally only set in special crash dump kernels which are
2090 loaded in the main kernel with kexec-tools into a specially
2091 reserved region and then later executed after a crash by
2092 kdump/kexec. The crash dump kernel must be compiled to a
2093 memory address not used by the main kernel
2094
2095 For more details see Documentation/kdump/kdump.txt
2096
e69edc79
EM
2097config AUTO_ZRELADDR
2098 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2099 help
2100 ZRELADDR is the physical address where the decompressed kernel
2101 image will be placed. If AUTO_ZRELADDR is selected, the address
2102 will be determined at run-time by masking the current IP with
2103 0xf8000000. This assumes the zImage being placed in the first 128MB
2104 from start of memory.
2105
1da177e4
LT
2106endmenu
2107
ac9d7efc 2108menu "CPU Power Management"
1da177e4 2109
1da177e4 2110source "drivers/cpufreq/Kconfig"
1da177e4 2111
ac9d7efc
RK
2112source "drivers/cpuidle/Kconfig"
2113
2114endmenu
2115
1da177e4
LT
2116menu "Floating point emulation"
2117
2118comment "At least one emulation must be selected"
2119
2120config FPE_NWFPE
2121 bool "NWFPE math emulation"
593c252a 2122 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2123 ---help---
2124 Say Y to include the NWFPE floating point emulator in the kernel.
2125 This is necessary to run most binaries. Linux does not currently
2126 support floating point hardware so you need to say Y here even if
2127 your machine has an FPA or floating point co-processor podule.
2128
2129 You may say N here if you are going to load the Acorn FPEmulator
2130 early in the bootup.
2131
2132config FPE_NWFPE_XP
2133 bool "Support extended precision"
bedf142b 2134 depends on FPE_NWFPE
1da177e4
LT
2135 help
2136 Say Y to include 80-bit support in the kernel floating-point
2137 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2138 Note that gcc does not generate 80-bit operations by default,
2139 so in most cases this option only enlarges the size of the
2140 floating point emulator without any good reason.
2141
2142 You almost surely want to say N here.
2143
2144config FPE_FASTFPE
2145 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2146 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2147 ---help---
2148 Say Y here to include the FAST floating point emulator in the kernel.
2149 This is an experimental much faster emulator which now also has full
2150 precision for the mantissa. It does not support any exceptions.
2151 It is very simple, and approximately 3-6 times faster than NWFPE.
2152
2153 It should be sufficient for most programs. It may be not suitable
2154 for scientific calculations, but you have to check this for yourself.
2155 If you do not feel you need a faster FP emulation you should better
2156 choose NWFPE.
2157
2158config VFP
2159 bool "VFP-format floating point maths"
e399b1a4 2160 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2161 help
2162 Say Y to include VFP support code in the kernel. This is needed
2163 if your hardware includes a VFP unit.
2164
2165 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2166 release notes and additional status information.
2167
2168 Say N if your target does not have VFP hardware.
2169
25ebee02
CM
2170config VFPv3
2171 bool
2172 depends on VFP
2173 default y if CPU_V7
2174
b5872db4
CM
2175config NEON
2176 bool "Advanced SIMD (NEON) Extension support"
2177 depends on VFPv3 && CPU_V7
2178 help
2179 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2180 Extension.
2181
73c132c1
AB
2182config KERNEL_MODE_NEON
2183 bool "Support for NEON in kernel mode"
c4a30c3b 2184 depends on NEON && AEABI
73c132c1
AB
2185 help
2186 Say Y to include support for NEON in kernel mode.
2187
1da177e4
LT
2188endmenu
2189
2190menu "Userspace binary formats"
2191
2192source "fs/Kconfig.binfmt"
2193
2194config ARTHUR
2195 tristate "RISC OS personality"
704bdda0 2196 depends on !AEABI
1da177e4
LT
2197 help
2198 Say Y here to include the kernel code necessary if you want to run
2199 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2200 experimental; if this sounds frightening, say N and sleep in peace.
2201 You can also say M here to compile this support as a module (which
2202 will be called arthur).
2203
2204endmenu
2205
2206menu "Power management options"
2207
eceab4ac 2208source "kernel/power/Kconfig"
1da177e4 2209
f4cb5700 2210config ARCH_SUSPEND_POSSIBLE
4b1082ca 2211 depends on !ARCH_S5PC100
19a0519d 2212 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2213 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2214 def_bool y
2215
15e0d9e3
AB
2216config ARM_CPU_SUSPEND
2217 def_bool PM_SLEEP
2218
603fb42a
SC
2219config ARCH_HIBERNATION_POSSIBLE
2220 bool
2221 depends on MMU
2222 default y if ARCH_SUSPEND_POSSIBLE
2223
1da177e4
LT
2224endmenu
2225
d5950b43
SR
2226source "net/Kconfig"
2227
ac25150f 2228source "drivers/Kconfig"
1da177e4
LT
2229
2230source "fs/Kconfig"
2231
1da177e4
LT
2232source "arch/arm/Kconfig.debug"
2233
2234source "security/Kconfig"
2235
2236source "crypto/Kconfig"
2237
2238source "lib/Kconfig"
749cf76c
CD
2239
2240source "arch/arm/kvm/Kconfig"