]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/Kconfig
arm: kirkwood: use the default of match table
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
f7b861b7 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
09f05d85 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 24 select HAVE_ARCH_KGDB
4095ccc3 25 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 26 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 37 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
e7db7b42 41 select HAVE_KERNEL_GZIP
6e8699f7 42 select HAVE_KERNEL_LZMA
b1b3f49c 43 select HAVE_KERNEL_LZO
a7f464f3 44 select HAVE_KERNEL_XZ
b1b3f49c
RK
45 select HAVE_KPROBES if !XIP_KERNEL
46 select HAVE_KRETPROBES if (HAVE_KPROBES)
47 select HAVE_MEMBLOCK
48 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 49 select HAVE_PERF_EVENTS
e513f8bf 50 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 51 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 52 select HAVE_UID16
3d92a71a 53 select KTIME_SCALAR
b1b3f49c
RK
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
38a61b6b 59 select CLONE_BACKWARDS
b68fec24 60 select OLD_SIGSUSPEND3
50bcb7e4 61 select OLD_SIGACTION
b0088480 62 select HAVE_CONTEXT_TRACKING
1da177e4
LT
63 help
64 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 65 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 66 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 67 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
68 Europe. There is an ARM Linux project with a web page at
69 <http://www.arm.linux.org.uk/>.
70
74facffe
RK
71config ARM_HAS_SG_CHAIN
72 bool
73
4ce63fcd
MS
74config NEED_SG_DMA_LENGTH
75 bool
76
77config ARM_DMA_USE_IOMMU
4ce63fcd 78 bool
b1b3f49c
RK
79 select ARM_HAS_SG_CHAIN
80 select NEED_SG_DMA_LENGTH
4ce63fcd 81
60460abf
SWK
82if ARM_DMA_USE_IOMMU
83
84config ARM_DMA_IOMMU_ALIGNMENT
85 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
86 range 4 9
87 default 8
88 help
89 DMA mapping framework by default aligns all buffers to the smallest
90 PAGE_SIZE order which is greater than or equal to the requested buffer
91 size. This works well for buffers up to a few hundreds kilobytes, but
92 for larger buffers it just a waste of address space. Drivers which has
93 relatively small addressing window (like 64Mib) might run out of
94 virtual space with just a few allocations.
95
96 With this parameter you can specify the maximum PAGE_SIZE order for
97 DMA IOMMU buffers. Larger buffers will be aligned only to this
98 specified order. The order is expressed as a power of two multiplied
99 by the PAGE_SIZE.
100
101endif
102
1a189b97
RK
103config HAVE_PWM
104 bool
105
0b05da72
HUK
106config MIGHT_HAVE_PCI
107 bool
108
75e7153a
RB
109config SYS_SUPPORTS_APM_EMULATION
110 bool
111
bc581770
LW
112config HAVE_TCM
113 bool
114 select GENERIC_ALLOCATOR
115
e119bfff
RK
116config HAVE_PROC_CPU
117 bool
118
5ea81769
AV
119config NO_IOPORT
120 bool
5ea81769 121
1da177e4
LT
122config EISA
123 bool
124 ---help---
125 The Extended Industry Standard Architecture (EISA) bus was
126 developed as an open alternative to the IBM MicroChannel bus.
127
128 The EISA bus provided some of the features of the IBM MicroChannel
129 bus while maintaining backward compatibility with cards made for
130 the older ISA bus. The EISA bus saw limited use between 1988 and
131 1995 when it was made obsolete by the PCI bus.
132
133 Say Y here if you are building a kernel for an EISA-based machine.
134
135 Otherwise, say N.
136
137config SBUS
138 bool
139
f16fb1ec
RK
140config STACKTRACE_SUPPORT
141 bool
142 default y
143
f76e9154
NP
144config HAVE_LATENCYTOP_SUPPORT
145 bool
146 depends on !SMP
147 default y
148
f16fb1ec
RK
149config LOCKDEP_SUPPORT
150 bool
151 default y
152
7ad1bcb2
RK
153config TRACE_IRQFLAGS_SUPPORT
154 bool
155 default y
156
1da177e4
LT
157config RWSEM_GENERIC_SPINLOCK
158 bool
159 default y
160
161config RWSEM_XCHGADD_ALGORITHM
162 bool
163
f0d1b0b3
DH
164config ARCH_HAS_ILOG2_U32
165 bool
f0d1b0b3
DH
166
167config ARCH_HAS_ILOG2_U64
168 bool
f0d1b0b3 169
89c52ed4
BD
170config ARCH_HAS_CPUFREQ
171 bool
172 help
173 Internal node to signify that the ARCH has CPUFREQ support
174 and that the relevant menu configurations are displayed for
175 it.
176
b89c3b16
AM
177config GENERIC_HWEIGHT
178 bool
179 default y
180
1da177e4
LT
181config GENERIC_CALIBRATE_DELAY
182 bool
183 default y
184
a08b6b79
AV
185config ARCH_MAY_HAVE_PC_FDC
186 bool
187
5ac6da66
CL
188config ZONE_DMA
189 bool
5ac6da66 190
ccd7ab7f
FT
191config NEED_DMA_MAP_STATE
192 def_bool y
193
58af4a24
RH
194config ARCH_HAS_DMA_SET_COHERENT_MASK
195 bool
196
1da177e4
LT
197config GENERIC_ISA_DMA
198 bool
199
1da177e4
LT
200config FIQ
201 bool
202
13a5045d
RH
203config NEED_RET_TO_USER
204 bool
205
034d2f5a
AV
206config ARCH_MTD_XIP
207 bool
208
c760fc19
HC
209config VECTORS_BASE
210 hex
6afd6fae 211 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
212 default DRAM_BASE if REMAP_VECTORS_TO_RAM
213 default 0x00000000
214 help
215 The base address of exception vectors.
216
dc21af99 217config ARM_PATCH_PHYS_VIRT
c1becedc
RK
218 bool "Patch physical to virtual translations at runtime" if EMBEDDED
219 default y
b511d75d 220 depends on !XIP_KERNEL && MMU
dc21af99
RK
221 depends on !ARCH_REALVIEW || !SPARSEMEM
222 help
111e9a5c
RK
223 Patch phys-to-virt and virt-to-phys translation functions at
224 boot and module load time according to the position of the
225 kernel in system memory.
dc21af99 226
111e9a5c 227 This can only be used with non-XIP MMU kernels where the base
daece596 228 of physical memory is at a 16MB boundary.
dc21af99 229
c1becedc
RK
230 Only disable this option if you know that you do not require
231 this feature (eg, building a kernel for a single machine) and
232 you need to shrink the kernel to the minimal size.
dc21af99 233
01464226
RH
234config NEED_MACH_GPIO_H
235 bool
236 help
237 Select this when mach/gpio.h is required to provide special
238 definitions for this platform. The need for mach/gpio.h should
239 be avoided when possible.
240
c334bc15
RH
241config NEED_MACH_IO_H
242 bool
243 help
244 Select this when mach/io.h is required to provide special
245 definitions for this platform. The need for mach/io.h should
246 be avoided when possible.
247
0cdc8b92 248config NEED_MACH_MEMORY_H
1b9f95f8
NP
249 bool
250 help
0cdc8b92
NP
251 Select this when mach/memory.h is required to provide special
252 definitions for this platform. The need for mach/memory.h should
253 be avoided when possible.
dc21af99 254
1b9f95f8 255config PHYS_OFFSET
974c0724 256 hex "Physical address of main memory" if MMU
0cdc8b92 257 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 258 default DRAM_BASE if !MMU
111e9a5c 259 help
1b9f95f8
NP
260 Please provide the physical address corresponding to the
261 location of main memory in your system.
cada3c08 262
87e040b6
SG
263config GENERIC_BUG
264 def_bool y
265 depends on BUG
266
1da177e4
LT
267source "init/Kconfig"
268
dc52ddc0
MH
269source "kernel/Kconfig.freezer"
270
1da177e4
LT
271menu "System Type"
272
3c427975
HC
273config MMU
274 bool "MMU-based Paged Memory Management Support"
275 default y
276 help
277 Select if you want MMU-based virtualised addressing space
278 support by paged memory management. If unsure, say 'Y'.
279
ccf50e23
RK
280#
281# The "ARM system type" choice list is ordered alphabetically by option
282# text. Please add new entries in the option alphabetic order.
283#
1da177e4
LT
284choice
285 prompt "ARM system type"
1420b22b
AB
286 default ARCH_VERSATILE if !MMU
287 default ARCH_MULTIPLATFORM if MMU
1da177e4 288
387798b3
RH
289config ARCH_MULTIPLATFORM
290 bool "Allow multiple platforms to be selected"
b1b3f49c 291 depends on MMU
387798b3
RH
292 select ARM_PATCH_PHYS_VIRT
293 select AUTO_ZRELADDR
66314223 294 select COMMON_CLK
387798b3 295 select MULTI_IRQ_HANDLER
66314223
DN
296 select SPARSE_IRQ
297 select USE_OF
66314223 298
4af6fee1
DS
299config ARCH_INTEGRATOR
300 bool "ARM Ltd. Integrator family"
89c52ed4 301 select ARCH_HAS_CPUFREQ
b1b3f49c 302 select ARM_AMBA
a613163d 303 select COMMON_CLK
f9a6aa43 304 select COMMON_CLK_VERSATILE
b1b3f49c 305 select GENERIC_CLOCKEVENTS
9904f793 306 select HAVE_TCM
c5a0adb5 307 select ICST
b1b3f49c
RK
308 select MULTI_IRQ_HANDLER
309 select NEED_MACH_MEMORY_H
f4b8b319 310 select PLAT_VERSATILE
695436e3 311 select SPARSE_IRQ
2389d501 312 select VERSATILE_FPGA_IRQ
4af6fee1
DS
313 help
314 Support for ARM's Integrator platform.
315
316config ARCH_REALVIEW
317 bool "ARM Ltd. RealView family"
b1b3f49c 318 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 319 select ARM_AMBA
b1b3f49c 320 select ARM_TIMER_SP804
f9a6aa43
LW
321 select COMMON_CLK
322 select COMMON_CLK_VERSATILE
ae30ceac 323 select GENERIC_CLOCKEVENTS
b56ba8aa 324 select GPIO_PL061 if GPIOLIB
b1b3f49c 325 select ICST
0cdc8b92 326 select NEED_MACH_MEMORY_H
b1b3f49c
RK
327 select PLAT_VERSATILE
328 select PLAT_VERSATILE_CLCD
4af6fee1
DS
329 help
330 This enables support for ARM Ltd RealView boards.
331
332config ARCH_VERSATILE
333 bool "ARM Ltd. Versatile family"
b1b3f49c 334 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 335 select ARM_AMBA
b1b3f49c 336 select ARM_TIMER_SP804
4af6fee1 337 select ARM_VIC
6d803ba7 338 select CLKDEV_LOOKUP
b1b3f49c 339 select GENERIC_CLOCKEVENTS
aa3831cf 340 select HAVE_MACH_CLKDEV
c5a0adb5 341 select ICST
f4b8b319 342 select PLAT_VERSATILE
3414ba8c 343 select PLAT_VERSATILE_CLCD
b1b3f49c 344 select PLAT_VERSATILE_CLOCK
2389d501 345 select VERSATILE_FPGA_IRQ
4af6fee1
DS
346 help
347 This enables support for ARM Ltd Versatile board.
348
8fc5ffa0
AV
349config ARCH_AT91
350 bool "Atmel AT91"
f373e8c0 351 select ARCH_REQUIRE_GPIOLIB
bd602995 352 select CLKDEV_LOOKUP
b1b3f49c 353 select HAVE_CLK
e261501d 354 select IRQ_DOMAIN
01464226 355 select NEED_MACH_GPIO_H
1ac02d79 356 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
357 select PINCTRL
358 select PINCTRL_AT91 if USE_OF
4af6fee1 359 help
929e994f
NF
360 This enables support for systems based on Atmel
361 AT91RM9200 and AT91SAM9* processors.
4af6fee1 362
93e22567
RK
363config ARCH_CLPS711X
364 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 365 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 366 select AUTO_ZRELADDR
93e22567
RK
367 select CLKDEV_LOOKUP
368 select COMMON_CLK
369 select CPU_ARM720T
4a8355c4 370 select GENERIC_CLOCKEVENTS
99f04c8f 371 select MULTI_IRQ_HANDLER
93e22567 372 select NEED_MACH_MEMORY_H
0d8be81c 373 select SPARSE_IRQ
93e22567
RK
374 help
375 Support for Cirrus Logic 711x/721x/731x based boards.
376
788c9700
RK
377config ARCH_GEMINI
378 bool "Cortina Systems Gemini"
788c9700 379 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 380 select ARCH_USES_GETTIMEOFFSET
662146b1 381 select NEED_MACH_GPIO_H
b1b3f49c 382 select CPU_FA526
788c9700
RK
383 help
384 Support for the Cortina Systems Gemini family SoCs
385
1da177e4
LT
386config ARCH_EBSA110
387 bool "EBSA-110"
b1b3f49c 388 select ARCH_USES_GETTIMEOFFSET
c750815e 389 select CPU_SA110
f7e68bbf 390 select ISA
c334bc15 391 select NEED_MACH_IO_H
0cdc8b92 392 select NEED_MACH_MEMORY_H
b1b3f49c 393 select NO_IOPORT
1da177e4
LT
394 help
395 This is an evaluation board for the StrongARM processor available
f6c8965a 396 from Digital. It has limited hardware on-board, including an
1da177e4
LT
397 Ethernet interface, two PCMCIA sockets, two serial ports and a
398 parallel port.
399
e7736d47
LB
400config ARCH_EP93XX
401 bool "EP93xx-based"
b1b3f49c
RK
402 select ARCH_HAS_HOLES_MEMORYMODEL
403 select ARCH_REQUIRE_GPIOLIB
404 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
405 select ARM_AMBA
406 select ARM_VIC
6d803ba7 407 select CLKDEV_LOOKUP
b1b3f49c 408 select CPU_ARM920T
5725aeae 409 select NEED_MACH_MEMORY_H
e7736d47
LB
410 help
411 This enables support for the Cirrus EP93xx series of CPUs.
412
1da177e4
LT
413config ARCH_FOOTBRIDGE
414 bool "FootBridge"
c750815e 415 select CPU_SA110
1da177e4 416 select FOOTBRIDGE
4e8d7637 417 select GENERIC_CLOCKEVENTS
d0ee9f40 418 select HAVE_IDE
8ef6e620 419 select NEED_MACH_IO_H if !MMU
0cdc8b92 420 select NEED_MACH_MEMORY_H
f999b8bd
MM
421 help
422 Support for systems based on the DC21285 companion chip
423 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 424
4af6fee1
DS
425config ARCH_NETX
426 bool "Hilscher NetX based"
b1b3f49c 427 select ARM_VIC
234b6ced 428 select CLKSRC_MMIO
c750815e 429 select CPU_ARM926T
2fcfe6b8 430 select GENERIC_CLOCKEVENTS
f999b8bd 431 help
4af6fee1
DS
432 This enables support for systems based on the Hilscher NetX Soc
433
3b938be6
RK
434config ARCH_IOP13XX
435 bool "IOP13xx-based"
436 depends on MMU
3b938be6 437 select ARCH_SUPPORTS_MSI
b1b3f49c 438 select CPU_XSC3
0cdc8b92 439 select NEED_MACH_MEMORY_H
13a5045d 440 select NEED_RET_TO_USER
b1b3f49c
RK
441 select PCI
442 select PLAT_IOP
443 select VMSPLIT_1G
3b938be6
RK
444 help
445 Support for Intel's IOP13XX (XScale) family of processors.
446
3f7e5815
LB
447config ARCH_IOP32X
448 bool "IOP32x-based"
a4f7e763 449 depends on MMU
b1b3f49c 450 select ARCH_REQUIRE_GPIOLIB
c750815e 451 select CPU_XSCALE
01464226 452 select NEED_MACH_GPIO_H
13a5045d 453 select NEED_RET_TO_USER
f7e68bbf 454 select PCI
b1b3f49c 455 select PLAT_IOP
f999b8bd 456 help
3f7e5815
LB
457 Support for Intel's 80219 and IOP32X (XScale) family of
458 processors.
459
460config ARCH_IOP33X
461 bool "IOP33x-based"
462 depends on MMU
b1b3f49c 463 select ARCH_REQUIRE_GPIOLIB
c750815e 464 select CPU_XSCALE
01464226 465 select NEED_MACH_GPIO_H
13a5045d 466 select NEED_RET_TO_USER
3f7e5815 467 select PCI
b1b3f49c 468 select PLAT_IOP
3f7e5815
LB
469 help
470 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 471
3b938be6
RK
472config ARCH_IXP4XX
473 bool "IXP4xx-based"
a4f7e763 474 depends on MMU
58af4a24 475 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 476 select ARCH_REQUIRE_GPIOLIB
234b6ced 477 select CLKSRC_MMIO
c750815e 478 select CPU_XSCALE
b1b3f49c 479 select DMABOUNCE if PCI
3b938be6 480 select GENERIC_CLOCKEVENTS
0b05da72 481 select MIGHT_HAVE_PCI
c334bc15 482 select NEED_MACH_IO_H
9296d94d
FF
483 select USB_EHCI_BIG_ENDIAN_MMIO
484 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 485 help
3b938be6 486 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 487
edabd38e
SB
488config ARCH_DOVE
489 bool "Marvell Dove"
edabd38e 490 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 491 select CPU_V7
edabd38e 492 select GENERIC_CLOCKEVENTS
0f81bd43 493 select MIGHT_HAVE_PCI
9139acd1
SH
494 select PINCTRL
495 select PINCTRL_DOVE
abcda1dc 496 select PLAT_ORION_LEGACY
0f81bd43 497 select USB_ARCH_HAS_EHCI
7d554902 498 select MVEBU_MBUS
edabd38e
SB
499 help
500 Support for the Marvell Dove SoC 88AP510
501
651c74c7
SB
502config ARCH_KIRKWOOD
503 bool "Marvell Kirkwood"
a8865655 504 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 505 select CPU_FEROCEON
651c74c7 506 select GENERIC_CLOCKEVENTS
b1b3f49c 507 select PCI
1dc831bf 508 select PCI_QUIRKS
f9e75922
AL
509 select PINCTRL
510 select PINCTRL_KIRKWOOD
abcda1dc 511 select PLAT_ORION_LEGACY
5cc0673a 512 select MVEBU_MBUS
651c74c7
SB
513 help
514 Support for the following Marvell Kirkwood series SoCs:
515 88F6180, 88F6192 and 88F6281.
516
794d15b2
SS
517config ARCH_MV78XX0
518 bool "Marvell MV78xx0"
a8865655 519 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 520 select CPU_FEROCEON
794d15b2 521 select GENERIC_CLOCKEVENTS
b1b3f49c 522 select PCI
abcda1dc 523 select PLAT_ORION_LEGACY
95b80e0a 524 select MVEBU_MBUS
794d15b2
SS
525 help
526 Support for the following Marvell MV78xx0 series SoCs:
527 MV781x0, MV782x0.
528
9dd0b194 529config ARCH_ORION5X
585cf175
TP
530 bool "Marvell Orion"
531 depends on MMU
a8865655 532 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 533 select CPU_FEROCEON
51cbff1d 534 select GENERIC_CLOCKEVENTS
b1b3f49c 535 select PCI
abcda1dc 536 select PLAT_ORION_LEGACY
5d1190ea 537 select MVEBU_MBUS
585cf175 538 help
9dd0b194 539 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 540 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 541 Orion-2 (5281), Orion-1-90 (6183).
585cf175 542
788c9700 543config ARCH_MMP
2f7e8fae 544 bool "Marvell PXA168/910/MMP2"
788c9700 545 depends on MMU
788c9700 546 select ARCH_REQUIRE_GPIOLIB
6d803ba7 547 select CLKDEV_LOOKUP
b1b3f49c 548 select GENERIC_ALLOCATOR
788c9700 549 select GENERIC_CLOCKEVENTS
157d2644 550 select GPIO_PXA
c24b3114 551 select IRQ_DOMAIN
b1b3f49c 552 select NEED_MACH_GPIO_H
7c8f86a4 553 select PINCTRL
788c9700 554 select PLAT_PXA
0bd86961 555 select SPARSE_IRQ
788c9700 556 help
2f7e8fae 557 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
558
559config ARCH_KS8695
560 bool "Micrel/Kendin KS8695"
98830bc9 561 select ARCH_REQUIRE_GPIOLIB
c7e783d6 562 select CLKSRC_MMIO
b1b3f49c 563 select CPU_ARM922T
c7e783d6 564 select GENERIC_CLOCKEVENTS
b1b3f49c 565 select NEED_MACH_MEMORY_H
788c9700
RK
566 help
567 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
568 System-on-Chip devices.
569
788c9700
RK
570config ARCH_W90X900
571 bool "Nuvoton W90X900 CPU"
c52d3d68 572 select ARCH_REQUIRE_GPIOLIB
6d803ba7 573 select CLKDEV_LOOKUP
6fa5d5f7 574 select CLKSRC_MMIO
b1b3f49c 575 select CPU_ARM926T
58b5369e 576 select GENERIC_CLOCKEVENTS
788c9700 577 help
a8bc4ead 578 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
579 At present, the w90x900 has been renamed nuc900, regarding
580 the ARM series product line, you can login the following
581 link address to know more.
582
583 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
584 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 585
93e22567
RK
586config ARCH_LPC32XX
587 bool "NXP LPC32XX"
588 select ARCH_REQUIRE_GPIOLIB
589 select ARM_AMBA
590 select CLKDEV_LOOKUP
591 select CLKSRC_MMIO
592 select CPU_ARM926T
593 select GENERIC_CLOCKEVENTS
594 select HAVE_IDE
595 select HAVE_PWM
596 select USB_ARCH_HAS_OHCI
597 select USE_OF
598 help
599 Support for the NXP LPC32XX family of processors
600
1da177e4 601config ARCH_PXA
2c8086a5 602 bool "PXA2xx/PXA3xx-based"
a4f7e763 603 depends on MMU
89c52ed4 604 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
605 select ARCH_MTD_XIP
606 select ARCH_REQUIRE_GPIOLIB
607 select ARM_CPU_SUSPEND if PM
608 select AUTO_ZRELADDR
6d803ba7 609 select CLKDEV_LOOKUP
234b6ced 610 select CLKSRC_MMIO
981d0f39 611 select GENERIC_CLOCKEVENTS
157d2644 612 select GPIO_PXA
d0ee9f40 613 select HAVE_IDE
b1b3f49c 614 select MULTI_IRQ_HANDLER
01464226 615 select NEED_MACH_GPIO_H
b1b3f49c
RK
616 select PLAT_PXA
617 select SPARSE_IRQ
f999b8bd 618 help
2c8086a5 619 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 620
788c9700
RK
621config ARCH_MSM
622 bool "Qualcomm MSM"
923a081c 623 select ARCH_REQUIRE_GPIOLIB
bd32344a 624 select CLKDEV_LOOKUP
b1b3f49c
RK
625 select GENERIC_CLOCKEVENTS
626 select HAVE_CLK
49cbe786 627 help
4b53eb4f
DW
628 Support for Qualcomm MSM/QSD based systems. This runs on the
629 apps processor of the MSM/QSD and depends on a shared memory
630 interface to the modem processor which runs the baseband
631 stack and controls some vital subsystems
632 (clock and power control, etc).
49cbe786 633
c793c1b0 634config ARCH_SHMOBILE
6d72ad35 635 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 636 select CLKDEV_LOOKUP
b1b3f49c 637 select GENERIC_CLOCKEVENTS
4c3ffffd
SB
638 select HAVE_ARM_SCU if SMP
639 select HAVE_ARM_TWD if LOCAL_TIMERS
b1b3f49c 640 select HAVE_CLK
aa3831cf 641 select HAVE_MACH_CLKDEV
3b55658a 642 select HAVE_SMP
ce5ea9f3 643 select MIGHT_HAVE_CACHE_L2X0
60f1435c 644 select MULTI_IRQ_HANDLER
0cdc8b92 645 select NEED_MACH_MEMORY_H
b1b3f49c 646 select NO_IOPORT
6722f6cb 647 select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB
b1b3f49c
RK
648 select PM_GENERIC_DOMAINS if PM
649 select SPARSE_IRQ
c793c1b0 650 help
6d72ad35 651 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 652
1da177e4
LT
653config ARCH_RPC
654 bool "RiscPC"
655 select ARCH_ACORN
a08b6b79 656 select ARCH_MAY_HAVE_PC_FDC
07f841b7 657 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 658 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 659 select FIQ
d0ee9f40 660 select HAVE_IDE
b1b3f49c
RK
661 select HAVE_PATA_PLATFORM
662 select ISA_DMA_API
c334bc15 663 select NEED_MACH_IO_H
0cdc8b92 664 select NEED_MACH_MEMORY_H
b1b3f49c 665 select NO_IOPORT
b4811bac 666 select VIRT_TO_BUS
1da177e4
LT
667 help
668 On the Acorn Risc-PC, Linux can support the internal IDE disk and
669 CD-ROM interface, serial and parallel port, and the floppy drive.
670
671config ARCH_SA1100
672 bool "SA1100-based"
89c52ed4 673 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
674 select ARCH_MTD_XIP
675 select ARCH_REQUIRE_GPIOLIB
676 select ARCH_SPARSEMEM_ENABLE
677 select CLKDEV_LOOKUP
678 select CLKSRC_MMIO
1937f5b9 679 select CPU_FREQ
b1b3f49c 680 select CPU_SA1100
3e238be2 681 select GENERIC_CLOCKEVENTS
d0ee9f40 682 select HAVE_IDE
b1b3f49c 683 select ISA
01464226 684 select NEED_MACH_GPIO_H
0cdc8b92 685 select NEED_MACH_MEMORY_H
375dec92 686 select SPARSE_IRQ
f999b8bd
MM
687 help
688 Support for StrongARM 11x0 based boards.
1da177e4 689
b130d5c2
KK
690config ARCH_S3C24XX
691 bool "Samsung S3C24XX SoCs"
9d56c02a 692 select ARCH_HAS_CPUFREQ
53650430 693 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 694 select CLKDEV_LOOKUP
7f78b6eb
RN
695 select CLKSRC_MMIO
696 select GENERIC_CLOCKEVENTS
b1b3f49c 697 select HAVE_CLK
20676c15 698 select HAVE_S3C2410_I2C if I2C
b130d5c2 699 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 700 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 701 select MULTI_IRQ_HANDLER
01464226 702 select NEED_MACH_GPIO_H
c334bc15 703 select NEED_MACH_IO_H
1da177e4 704 help
b130d5c2
KK
705 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
706 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
707 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
708 Samsung SMDK2410 development board (and derivatives).
63b1f51b 709
a08ab637
BD
710config ARCH_S3C64XX
711 bool "Samsung S3C64XX"
b1b3f49c
RK
712 select ARCH_HAS_CPUFREQ
713 select ARCH_REQUIRE_GPIOLIB
89f0ce72 714 select ARM_VIC
b1b3f49c 715 select CLKDEV_LOOKUP
04a49b71 716 select CLKSRC_MMIO
b1b3f49c 717 select CPU_V6
04a49b71 718 select GENERIC_CLOCKEVENTS
a08ab637 719 select HAVE_CLK
b1b3f49c
RK
720 select HAVE_S3C2410_I2C if I2C
721 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 722 select HAVE_TCM
b1b3f49c 723 select NEED_MACH_GPIO_H
89f0ce72 724 select NO_IOPORT
b1b3f49c
RK
725 select PLAT_SAMSUNG
726 select S3C_DEV_NAND
727 select S3C_GPIO_TRACK
89f0ce72 728 select SAMSUNG_CLKSRC
b1b3f49c 729 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 730 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 731 select USB_ARCH_HAS_OHCI
a08ab637
BD
732 help
733 Samsung S3C64XX series based systems
734
49b7a491
KK
735config ARCH_S5P64X0
736 bool "Samsung S5P6440 S5P6450"
d8b22d25 737 select CLKDEV_LOOKUP
0665ccc4 738 select CLKSRC_MMIO
b1b3f49c 739 select CPU_V6
9e65bbf2 740 select GENERIC_CLOCKEVENTS
b1b3f49c 741 select HAVE_CLK
20676c15 742 select HAVE_S3C2410_I2C if I2C
b1b3f49c 743 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 744 select HAVE_S3C_RTC if RTC_CLASS
01464226 745 select NEED_MACH_GPIO_H
c4ffccdd 746 help
49b7a491
KK
747 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
748 SMDK6450.
c4ffccdd 749
acc84707
MS
750config ARCH_S5PC100
751 bool "Samsung S5PC100"
53650430 752 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 753 select CLKDEV_LOOKUP
6a5a2e3b 754 select CLKSRC_MMIO
5a7652f2 755 select CPU_V7
6a5a2e3b 756 select GENERIC_CLOCKEVENTS
b1b3f49c 757 select HAVE_CLK
20676c15 758 select HAVE_S3C2410_I2C if I2C
c39d8d55 759 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 760 select HAVE_S3C_RTC if RTC_CLASS
01464226 761 select NEED_MACH_GPIO_H
5a7652f2 762 help
acc84707 763 Samsung S5PC100 series based systems
5a7652f2 764
170f4e42
KK
765config ARCH_S5PV210
766 bool "Samsung S5PV210/S5PC110"
b1b3f49c 767 select ARCH_HAS_CPUFREQ
0f75a96b 768 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 769 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 770 select CLKDEV_LOOKUP
0665ccc4 771 select CLKSRC_MMIO
b1b3f49c 772 select CPU_V7
9e65bbf2 773 select GENERIC_CLOCKEVENTS
b1b3f49c 774 select HAVE_CLK
20676c15 775 select HAVE_S3C2410_I2C if I2C
c39d8d55 776 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 777 select HAVE_S3C_RTC if RTC_CLASS
01464226 778 select NEED_MACH_GPIO_H
0cdc8b92 779 select NEED_MACH_MEMORY_H
170f4e42
KK
780 help
781 Samsung S5PV210/S5PC110 series based systems
782
83014579 783config ARCH_EXYNOS
93e22567 784 bool "Samsung EXYNOS"
b1b3f49c 785 select ARCH_HAS_CPUFREQ
0f75a96b 786 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 787 select ARCH_SPARSEMEM_ENABLE
badc4f2d 788 select CLKDEV_LOOKUP
340fcb5c 789 select COMMON_CLK
b1b3f49c 790 select CPU_V7
cc0e72b8 791 select GENERIC_CLOCKEVENTS
b1b3f49c 792 select HAVE_CLK
20676c15 793 select HAVE_S3C2410_I2C if I2C
c39d8d55 794 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 795 select HAVE_S3C_RTC if RTC_CLASS
01464226 796 select NEED_MACH_GPIO_H
0cdc8b92 797 select NEED_MACH_MEMORY_H
cc0e72b8 798 help
83014579 799 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 800
1da177e4
LT
801config ARCH_SHARK
802 bool "Shark"
b1b3f49c 803 select ARCH_USES_GETTIMEOFFSET
c750815e 804 select CPU_SA110
f7e68bbf
RK
805 select ISA
806 select ISA_DMA
0cdc8b92 807 select NEED_MACH_MEMORY_H
b1b3f49c 808 select PCI
b4811bac 809 select VIRT_TO_BUS
b1b3f49c 810 select ZONE_DMA
f999b8bd
MM
811 help
812 Support for the StrongARM based Digital DNARD machine, also known
813 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 814
d98aac75
LW
815config ARCH_U300
816 bool "ST-Ericsson U300 Series"
817 depends on MMU
b1b3f49c 818 select ARCH_REQUIRE_GPIOLIB
d98aac75 819 select ARM_AMBA
5485c1e0 820 select ARM_PATCH_PHYS_VIRT
d98aac75 821 select ARM_VIC
6d803ba7 822 select CLKDEV_LOOKUP
b1b3f49c 823 select CLKSRC_MMIO
50667d63 824 select COMMON_CLK
b1b3f49c
RK
825 select CPU_ARM926T
826 select GENERIC_CLOCKEVENTS
b1b3f49c 827 select HAVE_TCM
a4fe292f 828 select SPARSE_IRQ
d98aac75
LW
829 help
830 Support for ST-Ericsson U300 series mobile platforms.
831
7c6337e2
KH
832config ARCH_DAVINCI
833 bool "TI DaVinci"
b1b3f49c 834 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 835 select ARCH_REQUIRE_GPIOLIB
6d803ba7 836 select CLKDEV_LOOKUP
20e9969b 837 select GENERIC_ALLOCATOR
b1b3f49c 838 select GENERIC_CLOCKEVENTS
dc7ad3b3 839 select GENERIC_IRQ_CHIP
b1b3f49c 840 select HAVE_IDE
01464226 841 select NEED_MACH_GPIO_H
689e331f 842 select USE_OF
b1b3f49c 843 select ZONE_DMA
7c6337e2
KH
844 help
845 Support for TI's DaVinci platform.
846
a0694861
TL
847config ARCH_OMAP1
848 bool "TI OMAP1"
00a36698 849 depends on MMU
89c52ed4 850 select ARCH_HAS_CPUFREQ
9af915da 851 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 852 select ARCH_OMAP
21f47fbc 853 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 854 select CLKDEV_LOOKUP
d6e15d78 855 select CLKSRC_MMIO
b1b3f49c 856 select GENERIC_CLOCKEVENTS
a0694861 857 select GENERIC_IRQ_CHIP
e9a91de7 858 select HAVE_CLK
a0694861
TL
859 select HAVE_IDE
860 select IRQ_DOMAIN
861 select NEED_MACH_IO_H if PCCARD
862 select NEED_MACH_MEMORY_H
21f47fbc 863 help
a0694861 864 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 865
1da177e4
LT
866endchoice
867
387798b3
RH
868menu "Multiple platform selection"
869 depends on ARCH_MULTIPLATFORM
870
871comment "CPU Core family selection"
872
873config ARCH_MULTI_V4
874 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 875 depends on !ARCH_MULTI_V6_V7
b1b3f49c 876 select ARCH_MULTI_V4_V5
387798b3
RH
877
878config ARCH_MULTI_V4T
879 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 880 depends on !ARCH_MULTI_V6_V7
b1b3f49c 881 select ARCH_MULTI_V4_V5
387798b3
RH
882
883config ARCH_MULTI_V5
884 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 885 depends on !ARCH_MULTI_V6_V7
b1b3f49c 886 select ARCH_MULTI_V4_V5
387798b3
RH
887
888config ARCH_MULTI_V4_V5
889 bool
890
891config ARCH_MULTI_V6
8dda05cc 892 bool "ARMv6 based platforms (ARM11)"
387798b3 893 select ARCH_MULTI_V6_V7
b1b3f49c 894 select CPU_V6
387798b3
RH
895
896config ARCH_MULTI_V7
8dda05cc 897 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
898 default y
899 select ARCH_MULTI_V6_V7
b1b3f49c 900 select CPU_V7
387798b3
RH
901
902config ARCH_MULTI_V6_V7
903 bool
904
905config ARCH_MULTI_CPU_AUTO
906 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
907 select ARCH_MULTI_V5
908
909endmenu
910
ccf50e23
RK
911#
912# This is sorted alphabetically by mach-* pathname. However, plat-*
913# Kconfigs may be included either alphabetically (according to the
914# plat- suffix) or along side the corresponding mach-* source.
915#
3e93a22b
GC
916source "arch/arm/mach-mvebu/Kconfig"
917
95b8f20f
RK
918source "arch/arm/mach-at91/Kconfig"
919
8ac49e04
CD
920source "arch/arm/mach-bcm/Kconfig"
921
f1ac922d
SW
922source "arch/arm/mach-bcm2835/Kconfig"
923
1da177e4
LT
924source "arch/arm/mach-clps711x/Kconfig"
925
d94f944e
AV
926source "arch/arm/mach-cns3xxx/Kconfig"
927
95b8f20f
RK
928source "arch/arm/mach-davinci/Kconfig"
929
930source "arch/arm/mach-dove/Kconfig"
931
e7736d47
LB
932source "arch/arm/mach-ep93xx/Kconfig"
933
1da177e4
LT
934source "arch/arm/mach-footbridge/Kconfig"
935
59d3a193
PZ
936source "arch/arm/mach-gemini/Kconfig"
937
387798b3
RH
938source "arch/arm/mach-highbank/Kconfig"
939
1da177e4
LT
940source "arch/arm/mach-integrator/Kconfig"
941
3f7e5815
LB
942source "arch/arm/mach-iop32x/Kconfig"
943
944source "arch/arm/mach-iop33x/Kconfig"
1da177e4 945
285f5fa7
DW
946source "arch/arm/mach-iop13xx/Kconfig"
947
1da177e4
LT
948source "arch/arm/mach-ixp4xx/Kconfig"
949
95b8f20f
RK
950source "arch/arm/mach-kirkwood/Kconfig"
951
952source "arch/arm/mach-ks8695/Kconfig"
953
95b8f20f
RK
954source "arch/arm/mach-msm/Kconfig"
955
794d15b2
SS
956source "arch/arm/mach-mv78xx0/Kconfig"
957
3995eb82 958source "arch/arm/mach-imx/Kconfig"
1da177e4 959
1d3f33d5
SG
960source "arch/arm/mach-mxs/Kconfig"
961
95b8f20f 962source "arch/arm/mach-netx/Kconfig"
49cbe786 963
95b8f20f 964source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 965
d48af15e
TL
966source "arch/arm/plat-omap/Kconfig"
967
968source "arch/arm/mach-omap1/Kconfig"
1da177e4 969
1dbae815
TL
970source "arch/arm/mach-omap2/Kconfig"
971
9dd0b194 972source "arch/arm/mach-orion5x/Kconfig"
585cf175 973
387798b3
RH
974source "arch/arm/mach-picoxcell/Kconfig"
975
95b8f20f
RK
976source "arch/arm/mach-pxa/Kconfig"
977source "arch/arm/plat-pxa/Kconfig"
585cf175 978
95b8f20f
RK
979source "arch/arm/mach-mmp/Kconfig"
980
981source "arch/arm/mach-realview/Kconfig"
982
983source "arch/arm/mach-sa1100/Kconfig"
edabd38e 984
cf383678 985source "arch/arm/plat-samsung/Kconfig"
a21765a7 986
387798b3
RH
987source "arch/arm/mach-socfpga/Kconfig"
988
a7ed099f 989source "arch/arm/mach-spear/Kconfig"
a21765a7 990
85fd6d63 991source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 992
a08ab637 993if ARCH_S3C64XX
431107ea 994source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
995endif
996
49b7a491 997source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 998
5a7652f2 999source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1000
170f4e42
KK
1001source "arch/arm/mach-s5pv210/Kconfig"
1002
83014579 1003source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1004
882d01f9 1005source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1006
3b52634f
MR
1007source "arch/arm/mach-sunxi/Kconfig"
1008
156a0997
BS
1009source "arch/arm/mach-prima2/Kconfig"
1010
c5f80065
EG
1011source "arch/arm/mach-tegra/Kconfig"
1012
95b8f20f 1013source "arch/arm/mach-u300/Kconfig"
1da177e4 1014
95b8f20f 1015source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1016
1017source "arch/arm/mach-versatile/Kconfig"
1018
ceade897 1019source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1020source "arch/arm/plat-versatile/Kconfig"
ceade897 1021
2a0ba738
MZ
1022source "arch/arm/mach-virt/Kconfig"
1023
6f35f9a9
TP
1024source "arch/arm/mach-vt8500/Kconfig"
1025
7ec80ddf 1026source "arch/arm/mach-w90x900/Kconfig"
1027
9a45eb69
JC
1028source "arch/arm/mach-zynq/Kconfig"
1029
1da177e4
LT
1030# Definitions to make life easier
1031config ARCH_ACORN
1032 bool
1033
7ae1f7ec
LB
1034config PLAT_IOP
1035 bool
469d3044 1036 select GENERIC_CLOCKEVENTS
7ae1f7ec 1037
69b02f6a
LB
1038config PLAT_ORION
1039 bool
bfe45e0b 1040 select CLKSRC_MMIO
b1b3f49c 1041 select COMMON_CLK
dc7ad3b3 1042 select GENERIC_IRQ_CHIP
278b45b0 1043 select IRQ_DOMAIN
69b02f6a 1044
abcda1dc
TP
1045config PLAT_ORION_LEGACY
1046 bool
1047 select PLAT_ORION
1048
bd5ce433
EM
1049config PLAT_PXA
1050 bool
1051
f4b8b319
RK
1052config PLAT_VERSATILE
1053 bool
1054
e3887714
RK
1055config ARM_TIMER_SP804
1056 bool
bfe45e0b 1057 select CLKSRC_MMIO
7a0eca71 1058 select CLKSRC_OF if OF
e3887714 1059
1da177e4
LT
1060source arch/arm/mm/Kconfig
1061
958cab0f
RK
1062config ARM_NR_BANKS
1063 int
1064 default 16 if ARCH_EP93XX
1065 default 8
1066
afe4b25e 1067config IWMMXT
698613b6 1068 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1069 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1070 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1071 help
1072 Enable support for iWMMXt context switching at run time if
1073 running on a CPU that supports it.
1074
1da177e4
LT
1075config XSCALE_PMU
1076 bool
bfc994b5 1077 depends on CPU_XSCALE
1da177e4
LT
1078 default y
1079
52108641 1080config MULTI_IRQ_HANDLER
1081 bool
1082 help
1083 Allow each machine to specify it's own IRQ handler at run time.
1084
3b93e7b0
HC
1085if !MMU
1086source "arch/arm/Kconfig-nommu"
1087endif
1088
f0c4b8d6
WD
1089config ARM_ERRATA_326103
1090 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1091 depends on CPU_V6
1092 help
1093 Executing a SWP instruction to read-only memory does not set bit 11
1094 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1095 treat the access as a read, preventing a COW from occurring and
1096 causing the faulting task to livelock.
1097
9cba3ccc
CM
1098config ARM_ERRATA_411920
1099 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1100 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1101 help
1102 Invalidation of the Instruction Cache operation can
1103 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1104 It does not affect the MPCore. This option enables the ARM Ltd.
1105 recommended workaround.
1106
7ce236fc
CM
1107config ARM_ERRATA_430973
1108 bool "ARM errata: Stale prediction on replaced interworking branch"
1109 depends on CPU_V7
1110 help
1111 This option enables the workaround for the 430973 Cortex-A8
1112 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1113 interworking branch is replaced with another code sequence at the
1114 same virtual address, whether due to self-modifying code or virtual
1115 to physical address re-mapping, Cortex-A8 does not recover from the
1116 stale interworking branch prediction. This results in Cortex-A8
1117 executing the new code sequence in the incorrect ARM or Thumb state.
1118 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1119 and also flushes the branch target cache at every context switch.
1120 Note that setting specific bits in the ACTLR register may not be
1121 available in non-secure mode.
1122
855c551f
CM
1123config ARM_ERRATA_458693
1124 bool "ARM errata: Processor deadlock when a false hazard is created"
1125 depends on CPU_V7
62e4d357 1126 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1127 help
1128 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1129 erratum. For very specific sequences of memory operations, it is
1130 possible for a hazard condition intended for a cache line to instead
1131 be incorrectly associated with a different cache line. This false
1132 hazard might then cause a processor deadlock. The workaround enables
1133 the L1 caching of the NEON accesses and disables the PLD instruction
1134 in the ACTLR register. Note that setting specific bits in the ACTLR
1135 register may not be available in non-secure mode.
1136
0516e464
CM
1137config ARM_ERRATA_460075
1138 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1139 depends on CPU_V7
62e4d357 1140 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1141 help
1142 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1143 erratum. Any asynchronous access to the L2 cache may encounter a
1144 situation in which recent store transactions to the L2 cache are lost
1145 and overwritten with stale memory contents from external memory. The
1146 workaround disables the write-allocate mode for the L2 cache via the
1147 ACTLR register. Note that setting specific bits in the ACTLR register
1148 may not be available in non-secure mode.
1149
9f05027c
WD
1150config ARM_ERRATA_742230
1151 bool "ARM errata: DMB operation may be faulty"
1152 depends on CPU_V7 && SMP
62e4d357 1153 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1154 help
1155 This option enables the workaround for the 742230 Cortex-A9
1156 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1157 between two write operations may not ensure the correct visibility
1158 ordering of the two writes. This workaround sets a specific bit in
1159 the diagnostic register of the Cortex-A9 which causes the DMB
1160 instruction to behave as a DSB, ensuring the correct behaviour of
1161 the two writes.
1162
a672e99b
WD
1163config ARM_ERRATA_742231
1164 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1165 depends on CPU_V7 && SMP
62e4d357 1166 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1167 help
1168 This option enables the workaround for the 742231 Cortex-A9
1169 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1170 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1171 accessing some data located in the same cache line, may get corrupted
1172 data due to bad handling of the address hazard when the line gets
1173 replaced from one of the CPUs at the same time as another CPU is
1174 accessing it. This workaround sets specific bits in the diagnostic
1175 register of the Cortex-A9 which reduces the linefill issuing
1176 capabilities of the processor.
1177
9e65582a 1178config PL310_ERRATA_588369
fa0ce403 1179 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1180 depends on CACHE_L2X0
9e65582a
SS
1181 help
1182 The PL310 L2 cache controller implements three types of Clean &
1183 Invalidate maintenance operations: by Physical Address
1184 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1185 They are architecturally defined to behave as the execution of a
1186 clean operation followed immediately by an invalidate operation,
1187 both performing to the same memory location. This functionality
1188 is not correctly implemented in PL310 as clean lines are not
2839e06c 1189 invalidated as a result of these operations.
cdf357f1
WD
1190
1191config ARM_ERRATA_720789
1192 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1193 depends on CPU_V7
cdf357f1
WD
1194 help
1195 This option enables the workaround for the 720789 Cortex-A9 (prior to
1196 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1197 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1198 As a consequence of this erratum, some TLB entries which should be
1199 invalidated are not, resulting in an incoherency in the system page
1200 tables. The workaround changes the TLB flushing routines to invalidate
1201 entries regardless of the ASID.
475d92fc 1202
1f0090a1 1203config PL310_ERRATA_727915
fa0ce403 1204 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1205 depends on CACHE_L2X0
1206 help
1207 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1208 operation (offset 0x7FC). This operation runs in background so that
1209 PL310 can handle normal accesses while it is in progress. Under very
1210 rare circumstances, due to this erratum, write data can be lost when
1211 PL310 treats a cacheable write transaction during a Clean &
1212 Invalidate by Way operation.
1213
475d92fc
WD
1214config ARM_ERRATA_743622
1215 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1216 depends on CPU_V7
62e4d357 1217 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1218 help
1219 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1220 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1221 optimisation in the Cortex-A9 Store Buffer may lead to data
1222 corruption. This workaround sets a specific bit in the diagnostic
1223 register of the Cortex-A9 which disables the Store Buffer
1224 optimisation, preventing the defect from occurring. This has no
1225 visible impact on the overall performance or power consumption of the
1226 processor.
1227
9a27c27c
WD
1228config ARM_ERRATA_751472
1229 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1230 depends on CPU_V7
62e4d357 1231 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1232 help
1233 This option enables the workaround for the 751472 Cortex-A9 (prior
1234 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1235 completion of a following broadcasted operation if the second
1236 operation is received by a CPU before the ICIALLUIS has completed,
1237 potentially leading to corrupted entries in the cache or TLB.
1238
fa0ce403
WD
1239config PL310_ERRATA_753970
1240 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1241 depends on CACHE_PL310
1242 help
1243 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1244
1245 Under some condition the effect of cache sync operation on
1246 the store buffer still remains when the operation completes.
1247 This means that the store buffer is always asked to drain and
1248 this prevents it from merging any further writes. The workaround
1249 is to replace the normal offset of cache sync operation (0x730)
1250 by another offset targeting an unmapped PL310 register 0x740.
1251 This has the same effect as the cache sync operation: store buffer
1252 drain and waiting for all buffers empty.
1253
fcbdc5fe
WD
1254config ARM_ERRATA_754322
1255 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1256 depends on CPU_V7
1257 help
1258 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1259 r3p*) erratum. A speculative memory access may cause a page table walk
1260 which starts prior to an ASID switch but completes afterwards. This
1261 can populate the micro-TLB with a stale entry which may be hit with
1262 the new ASID. This workaround places two dsb instructions in the mm
1263 switching code so that no page table walks can cross the ASID switch.
1264
5dab26af
WD
1265config ARM_ERRATA_754327
1266 bool "ARM errata: no automatic Store Buffer drain"
1267 depends on CPU_V7 && SMP
1268 help
1269 This option enables the workaround for the 754327 Cortex-A9 (prior to
1270 r2p0) erratum. The Store Buffer does not have any automatic draining
1271 mechanism and therefore a livelock may occur if an external agent
1272 continuously polls a memory location waiting to observe an update.
1273 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1274 written polling loops from denying visibility of updates to memory.
1275
145e10e1
CM
1276config ARM_ERRATA_364296
1277 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1278 depends on CPU_V6 && !SMP
1279 help
1280 This options enables the workaround for the 364296 ARM1136
1281 r0p2 erratum (possible cache data corruption with
1282 hit-under-miss enabled). It sets the undocumented bit 31 in
1283 the auxiliary control register and the FI bit in the control
1284 register, thus disabling hit-under-miss without putting the
1285 processor into full low interrupt latency mode. ARM11MPCore
1286 is not affected.
1287
f630c1bd
WD
1288config ARM_ERRATA_764369
1289 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1290 depends on CPU_V7 && SMP
1291 help
1292 This option enables the workaround for erratum 764369
1293 affecting Cortex-A9 MPCore with two or more processors (all
1294 current revisions). Under certain timing circumstances, a data
1295 cache line maintenance operation by MVA targeting an Inner
1296 Shareable memory region may fail to proceed up to either the
1297 Point of Coherency or to the Point of Unification of the
1298 system. This workaround adds a DSB instruction before the
1299 relevant cache maintenance functions and sets a specific bit
1300 in the diagnostic control register of the SCU.
1301
11ed0ba1
WD
1302config PL310_ERRATA_769419
1303 bool "PL310 errata: no automatic Store Buffer drain"
1304 depends on CACHE_L2X0
1305 help
1306 On revisions of the PL310 prior to r3p2, the Store Buffer does
1307 not automatically drain. This can cause normal, non-cacheable
1308 writes to be retained when the memory system is idle, leading
1309 to suboptimal I/O performance for drivers using coherent DMA.
1310 This option adds a write barrier to the cpu_idle loop so that,
1311 on systems with an outer cache, the store buffer is drained
1312 explicitly.
1313
7253b85c
SH
1314config ARM_ERRATA_775420
1315 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1316 depends on CPU_V7
1317 help
1318 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1319 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1320 operation aborts with MMU exception, it might cause the processor
1321 to deadlock. This workaround puts DSB before executing ISB if
1322 an abort may occur on cache maintenance.
1323
93dc6887
CM
1324config ARM_ERRATA_798181
1325 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1326 depends on CPU_V7 && SMP
1327 help
1328 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1329 adequately shooting down all use of the old entries. This
1330 option enables the Linux kernel workaround for this erratum
1331 which sends an IPI to the CPUs that are running the same ASID
1332 as the one being invalidated.
1333
1da177e4
LT
1334endmenu
1335
1336source "arch/arm/common/Kconfig"
1337
1da177e4
LT
1338menu "Bus support"
1339
1340config ARM_AMBA
1341 bool
1342
1343config ISA
1344 bool
1da177e4
LT
1345 help
1346 Find out whether you have ISA slots on your motherboard. ISA is the
1347 name of a bus system, i.e. the way the CPU talks to the other stuff
1348 inside your box. Other bus systems are PCI, EISA, MicroChannel
1349 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1350 newer boards don't support it. If you have ISA, say Y, otherwise N.
1351
065909b9 1352# Select ISA DMA controller support
1da177e4
LT
1353config ISA_DMA
1354 bool
065909b9 1355 select ISA_DMA_API
1da177e4 1356
065909b9 1357# Select ISA DMA interface
5cae841b
AV
1358config ISA_DMA_API
1359 bool
5cae841b 1360
1da177e4 1361config PCI
0b05da72 1362 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1363 help
1364 Find out whether you have a PCI motherboard. PCI is the name of a
1365 bus system, i.e. the way the CPU talks to the other stuff inside
1366 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1367 VESA. If you have PCI, say Y, otherwise N.
1368
52882173
AV
1369config PCI_DOMAINS
1370 bool
1371 depends on PCI
1372
b080ac8a
MRJ
1373config PCI_NANOENGINE
1374 bool "BSE nanoEngine PCI support"
1375 depends on SA1100_NANOENGINE
1376 help
1377 Enable PCI on the BSE nanoEngine board.
1378
36e23590
MW
1379config PCI_SYSCALL
1380 def_bool PCI
1381
1da177e4
LT
1382# Select the host bridge type
1383config PCI_HOST_VIA82C505
1384 bool
1385 depends on PCI && ARCH_SHARK
1386 default y
1387
a0113a99
MR
1388config PCI_HOST_ITE8152
1389 bool
1390 depends on PCI && MACH_ARMCORE
1391 default y
1392 select DMABOUNCE
1393
1da177e4
LT
1394source "drivers/pci/Kconfig"
1395
1396source "drivers/pcmcia/Kconfig"
1397
1398endmenu
1399
1400menu "Kernel Features"
1401
3b55658a
DM
1402config HAVE_SMP
1403 bool
1404 help
1405 This option should be selected by machines which have an SMP-
1406 capable CPU.
1407
1408 The only effect of this option is to make the SMP-related
1409 options available to the user for configuration.
1410
1da177e4 1411config SMP
bb2d8130 1412 bool "Symmetric Multi-Processing"
fbb4ddac 1413 depends on CPU_V6K || CPU_V7
bc28248e 1414 depends on GENERIC_CLOCKEVENTS
3b55658a 1415 depends on HAVE_SMP
9934ebb8 1416 depends on MMU
b1b3f49c 1417 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1418 help
1419 This enables support for systems with more than one CPU. If you have
1420 a system with only one CPU, like most personal computers, say N. If
1421 you have a system with more than one CPU, say Y.
1422
1423 If you say N here, the kernel will run on single and multiprocessor
1424 machines, but will use only one CPU of a multiprocessor machine. If
1425 you say Y here, the kernel will run on many, but not all, single
1426 processor machines. On a single processor machine, the kernel will
1427 run faster if you say N here.
1428
395cf969 1429 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1430 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1431 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1432
1433 If you don't know what to do here, say N.
1434
f00ec48f
RK
1435config SMP_ON_UP
1436 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1437 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1438 default y
1439 help
1440 SMP kernels contain instructions which fail on non-SMP processors.
1441 Enabling this option allows the kernel to modify itself to make
1442 these instructions safe. Disabling it allows about 1K of space
1443 savings.
1444
1445 If you don't know what to do here, say Y.
1446
c9018aab
VG
1447config ARM_CPU_TOPOLOGY
1448 bool "Support cpu topology definition"
1449 depends on SMP && CPU_V7
1450 default y
1451 help
1452 Support ARM cpu topology definition. The MPIDR register defines
1453 affinity between processors which is then used to describe the cpu
1454 topology of an ARM System.
1455
1456config SCHED_MC
1457 bool "Multi-core scheduler support"
1458 depends on ARM_CPU_TOPOLOGY
1459 help
1460 Multi-core scheduler support improves the CPU scheduler's decision
1461 making when dealing with multi-core CPU chips at a cost of slightly
1462 increased overhead in some places. If unsure say N here.
1463
1464config SCHED_SMT
1465 bool "SMT scheduler support"
1466 depends on ARM_CPU_TOPOLOGY
1467 help
1468 Improves the CPU scheduler's decision making when dealing with
1469 MultiThreading at a cost of slightly increased overhead in some
1470 places. If unsure say N here.
1471
a8cbcd92
RK
1472config HAVE_ARM_SCU
1473 bool
a8cbcd92
RK
1474 help
1475 This option enables support for the ARM system coherency unit
1476
8a4da6e3 1477config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1478 bool "Architected timer support"
1479 depends on CPU_V7
8a4da6e3 1480 select ARM_ARCH_TIMER
022c03a2
MZ
1481 help
1482 This option enables support for the ARM architected timer
1483
f32f4ce2
RK
1484config HAVE_ARM_TWD
1485 bool
1486 depends on SMP
da4a686a 1487 select CLKSRC_OF if OF
f32f4ce2
RK
1488 help
1489 This options enables support for the ARM timer and watchdog unit
1490
e8db288e
NP
1491config MCPM
1492 bool "Multi-Cluster Power Management"
1493 depends on CPU_V7 && SMP
1494 help
1495 This option provides the common power management infrastructure
1496 for (multi-)cluster based systems, such as big.LITTLE based
1497 systems.
1498
8d5796d2
LB
1499choice
1500 prompt "Memory split"
1501 default VMSPLIT_3G
1502 help
1503 Select the desired split between kernel and user memory.
1504
1505 If you are not absolutely sure what you are doing, leave this
1506 option alone!
1507
1508 config VMSPLIT_3G
1509 bool "3G/1G user/kernel split"
1510 config VMSPLIT_2G
1511 bool "2G/2G user/kernel split"
1512 config VMSPLIT_1G
1513 bool "1G/3G user/kernel split"
1514endchoice
1515
1516config PAGE_OFFSET
1517 hex
1518 default 0x40000000 if VMSPLIT_1G
1519 default 0x80000000 if VMSPLIT_2G
1520 default 0xC0000000
1521
1da177e4
LT
1522config NR_CPUS
1523 int "Maximum number of CPUs (2-32)"
1524 range 2 32
1525 depends on SMP
1526 default "4"
1527
a054a811 1528config HOTPLUG_CPU
00b7dede
RK
1529 bool "Support for hot-pluggable CPUs"
1530 depends on SMP && HOTPLUG
a054a811
RK
1531 help
1532 Say Y here to experiment with turning CPUs off and on. CPUs
1533 can be controlled through /sys/devices/system/cpu.
1534
2bdd424f
WD
1535config ARM_PSCI
1536 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1537 depends on CPU_V7
1538 help
1539 Say Y here if you want Linux to communicate with system firmware
1540 implementing the PSCI specification for CPU-centric power
1541 management operations described in ARM document number ARM DEN
1542 0022A ("Power State Coordination Interface System Software on
1543 ARM processors").
1544
37ee16ae
RK
1545config LOCAL_TIMERS
1546 bool "Use local timer interrupts"
971acb9b 1547 depends on SMP
37ee16ae
RK
1548 default y
1549 help
1550 Enable support for local timers on SMP platforms, rather then the
1551 legacy IPI broadcast method. Local timers allows the system
1552 accounting to be spread across the timer interval, preventing a
1553 "thundering herd" at every timer tick.
1554
2a6ad871
MR
1555# The GPIO number here must be sorted by descending number. In case of
1556# a multiplatform kernel, we just want the highest value required by the
1557# selected platforms.
44986ab0
PDSN
1558config ARCH_NR_GPIO
1559 int
3dea19e8 1560 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1561 default 512 if SOC_OMAP5
06b851e5 1562 default 392 if ARCH_U8500
01bb914c
TP
1563 default 352 if ARCH_VT8500
1564 default 288 if ARCH_SUNXI
2a6ad871 1565 default 264 if MACH_H4700
44986ab0
PDSN
1566 default 0
1567 help
1568 Maximum number of GPIOs in the system.
1569
1570 If unsure, leave the default value.
1571
d45a398f 1572source kernel/Kconfig.preempt
1da177e4 1573
f8065813
RK
1574config HZ
1575 int
b130d5c2 1576 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1577 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1578 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1579 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1580 default 100
1581
b28748fb
RK
1582config SCHED_HRTICK
1583 def_bool HIGH_RES_TIMERS
1584
16c79651 1585config THUMB2_KERNEL
bc7dea00 1586 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
00b7dede 1587 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
bc7dea00 1588 default y if CPU_THUMBONLY
16c79651
CM
1589 select AEABI
1590 select ARM_ASM_UNIFIED
89bace65 1591 select ARM_UNWIND
16c79651
CM
1592 help
1593 By enabling this option, the kernel will be compiled in
1594 Thumb-2 mode. A compiler/assembler that understand the unified
1595 ARM-Thumb syntax is needed.
1596
1597 If unsure, say N.
1598
6f685c5c
DM
1599config THUMB2_AVOID_R_ARM_THM_JUMP11
1600 bool "Work around buggy Thumb-2 short branch relocations in gas"
1601 depends on THUMB2_KERNEL && MODULES
1602 default y
1603 help
1604 Various binutils versions can resolve Thumb-2 branches to
1605 locally-defined, preemptible global symbols as short-range "b.n"
1606 branch instructions.
1607
1608 This is a problem, because there's no guarantee the final
1609 destination of the symbol, or any candidate locations for a
1610 trampoline, are within range of the branch. For this reason, the
1611 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1612 relocation in modules at all, and it makes little sense to add
1613 support.
1614
1615 The symptom is that the kernel fails with an "unsupported
1616 relocation" error when loading some modules.
1617
1618 Until fixed tools are available, passing
1619 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1620 code which hits this problem, at the cost of a bit of extra runtime
1621 stack usage in some cases.
1622
1623 The problem is described in more detail at:
1624 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1625
1626 Only Thumb-2 kernels are affected.
1627
1628 Unless you are sure your tools don't have this problem, say Y.
1629
0becb088
CM
1630config ARM_ASM_UNIFIED
1631 bool
1632
704bdda0
NP
1633config AEABI
1634 bool "Use the ARM EABI to compile the kernel"
1635 help
1636 This option allows for the kernel to be compiled using the latest
1637 ARM ABI (aka EABI). This is only useful if you are using a user
1638 space environment that is also compiled with EABI.
1639
1640 Since there are major incompatibilities between the legacy ABI and
1641 EABI, especially with regard to structure member alignment, this
1642 option also changes the kernel syscall calling convention to
1643 disambiguate both ABIs and allow for backward compatibility support
1644 (selected with CONFIG_OABI_COMPAT).
1645
1646 To use this you need GCC version 4.0.0 or later.
1647
6c90c872 1648config OABI_COMPAT
a73a3ff1 1649 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1650 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1651 default y
1652 help
1653 This option preserves the old syscall interface along with the
1654 new (ARM EABI) one. It also provides a compatibility layer to
1655 intercept syscalls that have structure arguments which layout
1656 in memory differs between the legacy ABI and the new ARM EABI
1657 (only for non "thumb" binaries). This option adds a tiny
1658 overhead to all syscalls and produces a slightly larger kernel.
1659 If you know you'll be using only pure EABI user space then you
1660 can say N here. If this option is not selected and you attempt
1661 to execute a legacy ABI binary then the result will be
1662 UNPREDICTABLE (in fact it can be predicted that it won't work
1663 at all). If in doubt say Y.
1664
eb33575c 1665config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1666 bool
e80d6a24 1667
05944d74
RK
1668config ARCH_SPARSEMEM_ENABLE
1669 bool
1670
07a2f737
RK
1671config ARCH_SPARSEMEM_DEFAULT
1672 def_bool ARCH_SPARSEMEM_ENABLE
1673
05944d74 1674config ARCH_SELECT_MEMORY_MODEL
be370302 1675 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1676
7b7bf499
WD
1677config HAVE_ARCH_PFN_VALID
1678 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1679
053a96ca 1680config HIGHMEM
e8db89a2
RK
1681 bool "High Memory Support"
1682 depends on MMU
053a96ca
NP
1683 help
1684 The address space of ARM processors is only 4 Gigabytes large
1685 and it has to accommodate user address space, kernel address
1686 space as well as some memory mapped IO. That means that, if you
1687 have a large amount of physical memory and/or IO, not all of the
1688 memory can be "permanently mapped" by the kernel. The physical
1689 memory that is not permanently mapped is called "high memory".
1690
1691 Depending on the selected kernel/user memory split, minimum
1692 vmalloc space and actual amount of RAM, you may not need this
1693 option which should result in a slightly faster kernel.
1694
1695 If unsure, say n.
1696
65cec8e3
RK
1697config HIGHPTE
1698 bool "Allocate 2nd-level pagetables from highmem"
1699 depends on HIGHMEM
65cec8e3 1700
1b8873a0
JI
1701config HW_PERF_EVENTS
1702 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1703 depends on PERF_EVENTS
1b8873a0
JI
1704 default y
1705 help
1706 Enable hardware performance counter support for perf events. If
1707 disabled, perf events will use software events only.
1708
3f22ab27
DH
1709source "mm/Kconfig"
1710
c1b2d970
MD
1711config FORCE_MAX_ZONEORDER
1712 int "Maximum zone order" if ARCH_SHMOBILE
1713 range 11 64 if ARCH_SHMOBILE
898f08e1 1714 default "12" if SOC_AM33XX
c1b2d970
MD
1715 default "9" if SA1111
1716 default "11"
1717 help
1718 The kernel memory allocator divides physically contiguous memory
1719 blocks into "zones", where each zone is a power of two number of
1720 pages. This option selects the largest power of two that the kernel
1721 keeps in the memory allocator. If you need to allocate very large
1722 blocks of physically contiguous memory, then you may need to
1723 increase this value.
1724
1725 This config option is actually maximum order plus one. For example,
1726 a value of 11 means that the largest free memory block is 2^10 pages.
1727
1da177e4
LT
1728config ALIGNMENT_TRAP
1729 bool
f12d0d7c 1730 depends on CPU_CP15_MMU
1da177e4 1731 default y if !ARCH_EBSA110
e119bfff 1732 select HAVE_PROC_CPU if PROC_FS
1da177e4 1733 help
84eb8d06 1734 ARM processors cannot fetch/store information which is not
1da177e4
LT
1735 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1736 address divisible by 4. On 32-bit ARM processors, these non-aligned
1737 fetch/store instructions will be emulated in software if you say
1738 here, which has a severe performance impact. This is necessary for
1739 correct operation of some network protocols. With an IP-only
1740 configuration it is safe to say N, otherwise say Y.
1741
39ec58f3 1742config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1743 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1744 depends on MMU
39ec58f3
LB
1745 default y if CPU_FEROCEON
1746 help
1747 Implement faster copy_to_user and clear_user methods for CPU
1748 cores where a 8-word STM instruction give significantly higher
1749 memory write throughput than a sequence of individual 32bit stores.
1750
1751 A possible side effect is a slight increase in scheduling latency
1752 between threads sharing the same address space if they invoke
1753 such copy operations with large buffers.
1754
1755 However, if the CPU data cache is using a write-allocate mode,
1756 this option is unlikely to provide any performance gain.
1757
70c70d97
NP
1758config SECCOMP
1759 bool
1760 prompt "Enable seccomp to safely compute untrusted bytecode"
1761 ---help---
1762 This kernel feature is useful for number crunching applications
1763 that may need to compute untrusted bytecode during their
1764 execution. By using pipes or other transports made available to
1765 the process as file descriptors supporting the read/write
1766 syscalls, it's possible to isolate those applications in
1767 their own address space using seccomp. Once seccomp is
1768 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1769 and the task is only allowed to execute a few safe syscalls
1770 defined by each seccomp mode.
1771
c743f380
NP
1772config CC_STACKPROTECTOR
1773 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1774 help
1775 This option turns on the -fstack-protector GCC feature. This
1776 feature puts, at the beginning of functions, a canary value on
1777 the stack just before the return address, and validates
1778 the value just before actually returning. Stack based buffer
1779 overflows (that need to overwrite this return address) now also
1780 overwrite the canary, which gets detected and the attack is then
1781 neutralized via a kernel panic.
1782 This feature requires gcc version 4.2 or above.
1783
eff8d644
SS
1784config XEN_DOM0
1785 def_bool y
1786 depends on XEN
1787
1788config XEN
1789 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1790 depends on ARM && AEABI && OF
f880b67d 1791 depends on CPU_V7 && !CPU_V6
85323a99 1792 depends on !GENERIC_ATOMIC64
17b7ab80 1793 select ARM_PSCI
eff8d644
SS
1794 help
1795 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1796
1da177e4
LT
1797endmenu
1798
1799menu "Boot options"
1800
9eb8f674
GL
1801config USE_OF
1802 bool "Flattened Device Tree support"
b1b3f49c 1803 select IRQ_DOMAIN
9eb8f674
GL
1804 select OF
1805 select OF_EARLY_FLATTREE
1806 help
1807 Include support for flattened device tree machine descriptions.
1808
bd51e2f5
NP
1809config ATAGS
1810 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1811 default y
1812 help
1813 This is the traditional way of passing data to the kernel at boot
1814 time. If you are solely relying on the flattened device tree (or
1815 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1816 to remove ATAGS support from your kernel binary. If unsure,
1817 leave this to y.
1818
1819config DEPRECATED_PARAM_STRUCT
1820 bool "Provide old way to pass kernel parameters"
1821 depends on ATAGS
1822 help
1823 This was deprecated in 2001 and announced to live on for 5 years.
1824 Some old boot loaders still use this way.
1825
1da177e4
LT
1826# Compressed boot loader in ROM. Yes, we really want to ask about
1827# TEXT and BSS so we preserve their values in the config files.
1828config ZBOOT_ROM_TEXT
1829 hex "Compressed ROM boot loader base address"
1830 default "0"
1831 help
1832 The physical address at which the ROM-able zImage is to be
1833 placed in the target. Platforms which normally make use of
1834 ROM-able zImage formats normally set this to a suitable
1835 value in their defconfig file.
1836
1837 If ZBOOT_ROM is not enabled, this has no effect.
1838
1839config ZBOOT_ROM_BSS
1840 hex "Compressed ROM boot loader BSS address"
1841 default "0"
1842 help
f8c440b2
DF
1843 The base address of an area of read/write memory in the target
1844 for the ROM-able zImage which must be available while the
1845 decompressor is running. It must be large enough to hold the
1846 entire decompressed kernel plus an additional 128 KiB.
1847 Platforms which normally make use of ROM-able zImage formats
1848 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1849
1850 If ZBOOT_ROM is not enabled, this has no effect.
1851
1852config ZBOOT_ROM
1853 bool "Compressed boot loader in ROM/flash"
1854 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1855 help
1856 Say Y here if you intend to execute your compressed kernel image
1857 (zImage) directly from ROM or flash. If unsure, say N.
1858
090ab3ff
SH
1859choice
1860 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1861 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1862 default ZBOOT_ROM_NONE
1863 help
1864 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1865 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1866 kernel image to an MMC or SD card and boot the kernel straight
1867 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1868 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1869 rest the kernel image to RAM.
1870
1871config ZBOOT_ROM_NONE
1872 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1873 help
1874 Do not load image from SD or MMC
1875
f45b1149
SH
1876config ZBOOT_ROM_MMCIF
1877 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1878 help
090ab3ff
SH
1879 Load image from MMCIF hardware block.
1880
1881config ZBOOT_ROM_SH_MOBILE_SDHI
1882 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1883 help
1884 Load image from SDHI hardware block
1885
1886endchoice
f45b1149 1887
e2a6a3aa
JB
1888config ARM_APPENDED_DTB
1889 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1890 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1891 help
1892 With this option, the boot code will look for a device tree binary
1893 (DTB) appended to zImage
1894 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1895
1896 This is meant as a backward compatibility convenience for those
1897 systems with a bootloader that can't be upgraded to accommodate
1898 the documented boot protocol using a device tree.
1899
1900 Beware that there is very little in terms of protection against
1901 this option being confused by leftover garbage in memory that might
1902 look like a DTB header after a reboot if no actual DTB is appended
1903 to zImage. Do not leave this option active in a production kernel
1904 if you don't intend to always append a DTB. Proper passing of the
1905 location into r2 of a bootloader provided DTB is always preferable
1906 to this option.
1907
b90b9a38
NP
1908config ARM_ATAG_DTB_COMPAT
1909 bool "Supplement the appended DTB with traditional ATAG information"
1910 depends on ARM_APPENDED_DTB
1911 help
1912 Some old bootloaders can't be updated to a DTB capable one, yet
1913 they provide ATAGs with memory configuration, the ramdisk address,
1914 the kernel cmdline string, etc. Such information is dynamically
1915 provided by the bootloader and can't always be stored in a static
1916 DTB. To allow a device tree enabled kernel to be used with such
1917 bootloaders, this option allows zImage to extract the information
1918 from the ATAG list and store it at run time into the appended DTB.
1919
d0f34a11
GR
1920choice
1921 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1922 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1923
1924config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1925 bool "Use bootloader kernel arguments if available"
1926 help
1927 Uses the command-line options passed by the boot loader instead of
1928 the device tree bootargs property. If the boot loader doesn't provide
1929 any, the device tree bootargs property will be used.
1930
1931config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1932 bool "Extend with bootloader kernel arguments"
1933 help
1934 The command-line arguments provided by the boot loader will be
1935 appended to the the device tree bootargs property.
1936
1937endchoice
1938
1da177e4
LT
1939config CMDLINE
1940 string "Default kernel command string"
1941 default ""
1942 help
1943 On some architectures (EBSA110 and CATS), there is currently no way
1944 for the boot loader to pass arguments to the kernel. For these
1945 architectures, you should supply some command-line options at build
1946 time by entering them here. As a minimum, you should specify the
1947 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1948
4394c124
VB
1949choice
1950 prompt "Kernel command line type" if CMDLINE != ""
1951 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1952 depends on ATAGS
4394c124
VB
1953
1954config CMDLINE_FROM_BOOTLOADER
1955 bool "Use bootloader kernel arguments if available"
1956 help
1957 Uses the command-line options passed by the boot loader. If
1958 the boot loader doesn't provide any, the default kernel command
1959 string provided in CMDLINE will be used.
1960
1961config CMDLINE_EXTEND
1962 bool "Extend bootloader kernel arguments"
1963 help
1964 The command-line arguments provided by the boot loader will be
1965 appended to the default kernel command string.
1966
92d2040d
AH
1967config CMDLINE_FORCE
1968 bool "Always use the default kernel command string"
92d2040d
AH
1969 help
1970 Always use the default kernel command string, even if the boot
1971 loader passes other arguments to the kernel.
1972 This is useful if you cannot or don't want to change the
1973 command-line options your boot loader passes to the kernel.
4394c124 1974endchoice
92d2040d 1975
1da177e4
LT
1976config XIP_KERNEL
1977 bool "Kernel Execute-In-Place from ROM"
387798b3 1978 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1979 help
1980 Execute-In-Place allows the kernel to run from non-volatile storage
1981 directly addressable by the CPU, such as NOR flash. This saves RAM
1982 space since the text section of the kernel is not loaded from flash
1983 to RAM. Read-write sections, such as the data section and stack,
1984 are still copied to RAM. The XIP kernel is not compressed since
1985 it has to run directly from flash, so it will take more space to
1986 store it. The flash address used to link the kernel object files,
1987 and for storing it, is configuration dependent. Therefore, if you
1988 say Y here, you must know the proper physical address where to
1989 store the kernel image depending on your own flash memory usage.
1990
1991 Also note that the make target becomes "make xipImage" rather than
1992 "make zImage" or "make Image". The final kernel binary to put in
1993 ROM memory will be arch/arm/boot/xipImage.
1994
1995 If unsure, say N.
1996
1997config XIP_PHYS_ADDR
1998 hex "XIP Kernel Physical Location"
1999 depends on XIP_KERNEL
2000 default "0x00080000"
2001 help
2002 This is the physical address in your flash memory the kernel will
2003 be linked for and stored to. This address is dependent on your
2004 own flash usage.
2005
c587e4a6
RP
2006config KEXEC
2007 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 2008 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2009 help
2010 kexec is a system call that implements the ability to shutdown your
2011 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2012 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2013 you can start any kernel with it, not just Linux.
2014
2015 It is an ongoing process to be certain the hardware in a machine
2016 is properly shutdown, so do not be surprised if this code does not
2017 initially work for you. It may help to enable device hotplugging
2018 support.
2019
4cd9d6f7
RP
2020config ATAGS_PROC
2021 bool "Export atags in procfs"
bd51e2f5 2022 depends on ATAGS && KEXEC
b98d7291 2023 default y
4cd9d6f7
RP
2024 help
2025 Should the atags used to boot the kernel be exported in an "atags"
2026 file in procfs. Useful with kexec.
2027
cb5d39b3
MW
2028config CRASH_DUMP
2029 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2030 help
2031 Generate crash dump after being started by kexec. This should
2032 be normally only set in special crash dump kernels which are
2033 loaded in the main kernel with kexec-tools into a specially
2034 reserved region and then later executed after a crash by
2035 kdump/kexec. The crash dump kernel must be compiled to a
2036 memory address not used by the main kernel
2037
2038 For more details see Documentation/kdump/kdump.txt
2039
e69edc79
EM
2040config AUTO_ZRELADDR
2041 bool "Auto calculation of the decompressed kernel image address"
2042 depends on !ZBOOT_ROM && !ARCH_U300
2043 help
2044 ZRELADDR is the physical address where the decompressed kernel
2045 image will be placed. If AUTO_ZRELADDR is selected, the address
2046 will be determined at run-time by masking the current IP with
2047 0xf8000000. This assumes the zImage being placed in the first 128MB
2048 from start of memory.
2049
1da177e4
LT
2050endmenu
2051
ac9d7efc 2052menu "CPU Power Management"
1da177e4 2053
89c52ed4 2054if ARCH_HAS_CPUFREQ
1da177e4
LT
2055source "drivers/cpufreq/Kconfig"
2056
9d56c02a
BD
2057config CPU_FREQ_S3C
2058 bool
2059 help
2060 Internal configuration node for common cpufreq on Samsung SoC
2061
2062config CPU_FREQ_S3C24XX
4a50bfe3 2063 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2064 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2065 select CPU_FREQ_S3C
2066 help
2067 This enables the CPUfreq driver for the Samsung S3C24XX family
2068 of CPUs.
2069
2070 For details, take a look at <file:Documentation/cpu-freq>.
2071
2072 If in doubt, say N.
2073
2074config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2075 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2076 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2077 help
2078 Compile in support for changing the PLL frequency from the
2079 S3C24XX series CPUfreq driver. The PLL takes time to settle
2080 after a frequency change, so by default it is not enabled.
2081
2082 This also means that the PLL tables for the selected CPU(s) will
2083 be built which may increase the size of the kernel image.
2084
2085config CPU_FREQ_S3C24XX_DEBUG
2086 bool "Debug CPUfreq Samsung driver core"
2087 depends on CPU_FREQ_S3C24XX
2088 help
2089 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2090
2091config CPU_FREQ_S3C24XX_IODEBUG
2092 bool "Debug CPUfreq Samsung driver IO timing"
2093 depends on CPU_FREQ_S3C24XX
2094 help
2095 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2096
e6d197a6
BD
2097config CPU_FREQ_S3C24XX_DEBUGFS
2098 bool "Export debugfs for CPUFreq"
2099 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2100 help
2101 Export status information via debugfs.
2102
1da177e4
LT
2103endif
2104
ac9d7efc
RK
2105source "drivers/cpuidle/Kconfig"
2106
2107endmenu
2108
1da177e4
LT
2109menu "Floating point emulation"
2110
2111comment "At least one emulation must be selected"
2112
2113config FPE_NWFPE
2114 bool "NWFPE math emulation"
593c252a 2115 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2116 ---help---
2117 Say Y to include the NWFPE floating point emulator in the kernel.
2118 This is necessary to run most binaries. Linux does not currently
2119 support floating point hardware so you need to say Y here even if
2120 your machine has an FPA or floating point co-processor podule.
2121
2122 You may say N here if you are going to load the Acorn FPEmulator
2123 early in the bootup.
2124
2125config FPE_NWFPE_XP
2126 bool "Support extended precision"
bedf142b 2127 depends on FPE_NWFPE
1da177e4
LT
2128 help
2129 Say Y to include 80-bit support in the kernel floating-point
2130 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2131 Note that gcc does not generate 80-bit operations by default,
2132 so in most cases this option only enlarges the size of the
2133 floating point emulator without any good reason.
2134
2135 You almost surely want to say N here.
2136
2137config FPE_FASTFPE
2138 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2139 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2140 ---help---
2141 Say Y here to include the FAST floating point emulator in the kernel.
2142 This is an experimental much faster emulator which now also has full
2143 precision for the mantissa. It does not support any exceptions.
2144 It is very simple, and approximately 3-6 times faster than NWFPE.
2145
2146 It should be sufficient for most programs. It may be not suitable
2147 for scientific calculations, but you have to check this for yourself.
2148 If you do not feel you need a faster FP emulation you should better
2149 choose NWFPE.
2150
2151config VFP
2152 bool "VFP-format floating point maths"
e399b1a4 2153 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2154 help
2155 Say Y to include VFP support code in the kernel. This is needed
2156 if your hardware includes a VFP unit.
2157
2158 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2159 release notes and additional status information.
2160
2161 Say N if your target does not have VFP hardware.
2162
25ebee02
CM
2163config VFPv3
2164 bool
2165 depends on VFP
2166 default y if CPU_V7
2167
b5872db4
CM
2168config NEON
2169 bool "Advanced SIMD (NEON) Extension support"
2170 depends on VFPv3 && CPU_V7
2171 help
2172 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2173 Extension.
2174
1da177e4
LT
2175endmenu
2176
2177menu "Userspace binary formats"
2178
2179source "fs/Kconfig.binfmt"
2180
2181config ARTHUR
2182 tristate "RISC OS personality"
704bdda0 2183 depends on !AEABI
1da177e4
LT
2184 help
2185 Say Y here to include the kernel code necessary if you want to run
2186 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2187 experimental; if this sounds frightening, say N and sleep in peace.
2188 You can also say M here to compile this support as a module (which
2189 will be called arthur).
2190
2191endmenu
2192
2193menu "Power management options"
2194
eceab4ac 2195source "kernel/power/Kconfig"
1da177e4 2196
f4cb5700 2197config ARCH_SUSPEND_POSSIBLE
4b1082ca 2198 depends on !ARCH_S5PC100
6a786182 2199 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2200 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2201 def_bool y
2202
15e0d9e3
AB
2203config ARM_CPU_SUSPEND
2204 def_bool PM_SLEEP
2205
1da177e4
LT
2206endmenu
2207
d5950b43
SR
2208source "net/Kconfig"
2209
ac25150f 2210source "drivers/Kconfig"
1da177e4
LT
2211
2212source "fs/Kconfig"
2213
1da177e4
LT
2214source "arch/arm/Kconfig.debug"
2215
2216source "security/Kconfig"
2217
2218source "crypto/Kconfig"
2219
2220source "lib/Kconfig"
749cf76c
CD
2221
2222source "arch/arm/kvm/Kconfig"