]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
ARM: get rid of asm/irq.h in asm/prom.h
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
d0ee9f40 6 select HAVE_IDE if PCI || ISA || PCMCIA
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
856bc356 13 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 19 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 20 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
21 select HAVE_KERNEL_GZIP
22 select HAVE_KERNEL_LZO
6e8699f7 23 select HAVE_KERNEL_LZMA
a7f464f3 24 select HAVE_KERNEL_XZ
e360adbe 25 select HAVE_IRQ_WORK
7ada189f
JI
26 select HAVE_PERF_EVENTS
27 select PERF_USE_VMALLOC
e513f8bf 28 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 29 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 30 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
31 select HAVE_GENERIC_HARDIRQS
32 select HAVE_SPARSE_IRQ
25a5662a 33 select GENERIC_IRQ_SHOW
1fb90263 34 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 35 select GENERIC_PCI_IOMAP
1da177e4
LT
36 help
37 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 38 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 39 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 40 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
41 Europe. There is an ARM Linux project with a web page at
42 <http://www.arm.linux.org.uk/>.
43
74facffe
RK
44config ARM_HAS_SG_CHAIN
45 bool
46
1a189b97
RK
47config HAVE_PWM
48 bool
49
0b05da72
HUK
50config MIGHT_HAVE_PCI
51 bool
52
75e7153a
RB
53config SYS_SUPPORTS_APM_EMULATION
54 bool
55
112f38a4
RK
56config HAVE_SCHED_CLOCK
57 bool
58
0a938b97
DB
59config GENERIC_GPIO
60 bool
0a938b97 61
5cfc8ee0
JS
62config ARCH_USES_GETTIMEOFFSET
63 bool
64 default n
746140c7 65
0567a0c0
KH
66config GENERIC_CLOCKEVENTS
67 bool
0567a0c0 68
a8655e83
CM
69config GENERIC_CLOCKEVENTS_BROADCAST
70 bool
71 depends on GENERIC_CLOCKEVENTS
5388a6b2 72 default y if SMP
a8655e83 73
bf9dd360
RH
74config KTIME_SCALAR
75 bool
76 default y
77
bc581770
LW
78config HAVE_TCM
79 bool
80 select GENERIC_ALLOCATOR
81
e119bfff
RK
82config HAVE_PROC_CPU
83 bool
84
5ea81769
AV
85config NO_IOPORT
86 bool
5ea81769 87
1da177e4
LT
88config EISA
89 bool
90 ---help---
91 The Extended Industry Standard Architecture (EISA) bus was
92 developed as an open alternative to the IBM MicroChannel bus.
93
94 The EISA bus provided some of the features of the IBM MicroChannel
95 bus while maintaining backward compatibility with cards made for
96 the older ISA bus. The EISA bus saw limited use between 1988 and
97 1995 when it was made obsolete by the PCI bus.
98
99 Say Y here if you are building a kernel for an EISA-based machine.
100
101 Otherwise, say N.
102
103config SBUS
104 bool
105
106config MCA
107 bool
108 help
109 MicroChannel Architecture is found in some IBM PS/2 machines and
110 laptops. It is a bus system similar to PCI or ISA. See
111 <file:Documentation/mca.txt> (and especially the web page given
112 there) before attempting to build an MCA bus kernel.
113
f16fb1ec
RK
114config STACKTRACE_SUPPORT
115 bool
116 default y
117
f76e9154
NP
118config HAVE_LATENCYTOP_SUPPORT
119 bool
120 depends on !SMP
121 default y
122
f16fb1ec
RK
123config LOCKDEP_SUPPORT
124 bool
125 default y
126
7ad1bcb2
RK
127config TRACE_IRQFLAGS_SUPPORT
128 bool
129 default y
130
4a2581a0
TG
131config HARDIRQS_SW_RESEND
132 bool
133 default y
134
135config GENERIC_IRQ_PROBE
136 bool
137 default y
138
95c354fe
NP
139config GENERIC_LOCKBREAK
140 bool
141 default y
142 depends on SMP && PREEMPT
143
1da177e4
LT
144config RWSEM_GENERIC_SPINLOCK
145 bool
146 default y
147
148config RWSEM_XCHGADD_ALGORITHM
149 bool
150
f0d1b0b3
DH
151config ARCH_HAS_ILOG2_U32
152 bool
f0d1b0b3
DH
153
154config ARCH_HAS_ILOG2_U64
155 bool
f0d1b0b3 156
89c52ed4
BD
157config ARCH_HAS_CPUFREQ
158 bool
159 help
160 Internal node to signify that the ARCH has CPUFREQ support
161 and that the relevant menu configurations are displayed for
162 it.
163
c7b0aff4
KH
164config ARCH_HAS_CPU_IDLE_WAIT
165 def_bool y
166
b89c3b16
AM
167config GENERIC_HWEIGHT
168 bool
169 default y
170
1da177e4
LT
171config GENERIC_CALIBRATE_DELAY
172 bool
173 default y
174
a08b6b79
AV
175config ARCH_MAY_HAVE_PC_FDC
176 bool
177
5ac6da66
CL
178config ZONE_DMA
179 bool
5ac6da66 180
ccd7ab7f
FT
181config NEED_DMA_MAP_STATE
182 def_bool y
183
1da177e4
LT
184config GENERIC_ISA_DMA
185 bool
186
1da177e4
LT
187config FIQ
188 bool
189
034d2f5a
AV
190config ARCH_MTD_XIP
191 bool
192
c760fc19
HC
193config VECTORS_BASE
194 hex
6afd6fae 195 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
196 default DRAM_BASE if REMAP_VECTORS_TO_RAM
197 default 0x00000000
198 help
199 The base address of exception vectors.
200
dc21af99 201config ARM_PATCH_PHYS_VIRT
c1becedc
RK
202 bool "Patch physical to virtual translations at runtime" if EMBEDDED
203 default y
b511d75d 204 depends on !XIP_KERNEL && MMU
dc21af99
RK
205 depends on !ARCH_REALVIEW || !SPARSEMEM
206 help
111e9a5c
RK
207 Patch phys-to-virt and virt-to-phys translation functions at
208 boot and module load time according to the position of the
209 kernel in system memory.
dc21af99 210
111e9a5c 211 This can only be used with non-XIP MMU kernels where the base
daece596 212 of physical memory is at a 16MB boundary.
dc21af99 213
c1becedc
RK
214 Only disable this option if you know that you do not require
215 this feature (eg, building a kernel for a single machine) and
216 you need to shrink the kernel to the minimal size.
dc21af99 217
0cdc8b92 218config NEED_MACH_MEMORY_H
1b9f95f8
NP
219 bool
220 help
0cdc8b92
NP
221 Select this when mach/memory.h is required to provide special
222 definitions for this platform. The need for mach/memory.h should
223 be avoided when possible.
dc21af99 224
1b9f95f8 225config PHYS_OFFSET
974c0724 226 hex "Physical address of main memory" if MMU
0cdc8b92 227 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 228 default DRAM_BASE if !MMU
111e9a5c 229 help
1b9f95f8
NP
230 Please provide the physical address corresponding to the
231 location of main memory in your system.
cada3c08 232
87e040b6
SG
233config GENERIC_BUG
234 def_bool y
235 depends on BUG
236
1da177e4
LT
237source "init/Kconfig"
238
dc52ddc0
MH
239source "kernel/Kconfig.freezer"
240
1da177e4
LT
241menu "System Type"
242
3c427975
HC
243config MMU
244 bool "MMU-based Paged Memory Management Support"
245 default y
246 help
247 Select if you want MMU-based virtualised addressing space
248 support by paged memory management. If unsure, say 'Y'.
249
ccf50e23
RK
250#
251# The "ARM system type" choice list is ordered alphabetically by option
252# text. Please add new entries in the option alphabetic order.
253#
1da177e4
LT
254choice
255 prompt "ARM system type"
6a0e2430 256 default ARCH_VERSATILE
1da177e4 257
4af6fee1
DS
258config ARCH_INTEGRATOR
259 bool "ARM Ltd. Integrator family"
260 select ARM_AMBA
89c52ed4 261 select ARCH_HAS_CPUFREQ
6d803ba7 262 select CLKDEV_LOOKUP
aa3831cf 263 select HAVE_MACH_CLKDEV
9904f793 264 select HAVE_TCM
c5a0adb5 265 select ICST
13edd86d 266 select GENERIC_CLOCKEVENTS
f4b8b319 267 select PLAT_VERSATILE
c41b16f8 268 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 269 select NEED_MACH_MEMORY_H
4af6fee1
DS
270 help
271 Support for ARM's Integrator platform.
272
273config ARCH_REALVIEW
274 bool "ARM Ltd. RealView family"
275 select ARM_AMBA
6d803ba7 276 select CLKDEV_LOOKUP
aa3831cf 277 select HAVE_MACH_CLKDEV
c5a0adb5 278 select ICST
ae30ceac 279 select GENERIC_CLOCKEVENTS
eb7fffa3 280 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 281 select PLAT_VERSATILE
3cb5ee49 282 select PLAT_VERSATILE_CLCD
e3887714 283 select ARM_TIMER_SP804
b56ba8aa 284 select GPIO_PL061 if GPIOLIB
0cdc8b92 285 select NEED_MACH_MEMORY_H
4af6fee1
DS
286 help
287 This enables support for ARM Ltd RealView boards.
288
289config ARCH_VERSATILE
290 bool "ARM Ltd. Versatile family"
291 select ARM_AMBA
292 select ARM_VIC
6d803ba7 293 select CLKDEV_LOOKUP
aa3831cf 294 select HAVE_MACH_CLKDEV
c5a0adb5 295 select ICST
89df1272 296 select GENERIC_CLOCKEVENTS
bbeddc43 297 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 298 select PLAT_VERSATILE
3414ba8c 299 select PLAT_VERSATILE_CLCD
c41b16f8 300 select PLAT_VERSATILE_FPGA_IRQ
e3887714 301 select ARM_TIMER_SP804
4af6fee1
DS
302 help
303 This enables support for ARM Ltd Versatile board.
304
ceade897
RK
305config ARCH_VEXPRESS
306 bool "ARM Ltd. Versatile Express family"
307 select ARCH_WANT_OPTIONAL_GPIOLIB
308 select ARM_AMBA
309 select ARM_TIMER_SP804
6d803ba7 310 select CLKDEV_LOOKUP
aa3831cf 311 select HAVE_MACH_CLKDEV
ceade897 312 select GENERIC_CLOCKEVENTS
ceade897 313 select HAVE_CLK
95c34f83 314 select HAVE_PATA_PLATFORM
ceade897
RK
315 select ICST
316 select PLAT_VERSATILE
0fb44b91 317 select PLAT_VERSATILE_CLCD
ceade897
RK
318 help
319 This enables support for the ARM Ltd Versatile Express boards.
320
8fc5ffa0
AV
321config ARCH_AT91
322 bool "Atmel AT91"
f373e8c0 323 select ARCH_REQUIRE_GPIOLIB
93686ae8 324 select HAVE_CLK
bd602995 325 select CLKDEV_LOOKUP
4af6fee1 326 help
2b3b3516
AV
327 This enables support for systems based on the Atmel AT91RM9200,
328 AT91SAM9 and AT91CAP9 processors.
4af6fee1 329
ccf50e23
RK
330config ARCH_BCMRING
331 bool "Broadcom BCMRING"
332 depends on MMU
333 select CPU_V6
334 select ARM_AMBA
82d63734 335 select ARM_TIMER_SP804
6d803ba7 336 select CLKDEV_LOOKUP
ccf50e23
RK
337 select GENERIC_CLOCKEVENTS
338 select ARCH_WANT_OPTIONAL_GPIOLIB
339 help
340 Support for Broadcom's BCMRing platform.
341
220e6cf7
RH
342config ARCH_HIGHBANK
343 bool "Calxeda Highbank-based"
344 select ARCH_WANT_OPTIONAL_GPIOLIB
345 select ARM_AMBA
346 select ARM_GIC
347 select ARM_TIMER_SP804
22d80379 348 select CACHE_L2X0
220e6cf7
RH
349 select CLKDEV_LOOKUP
350 select CPU_V7
351 select GENERIC_CLOCKEVENTS
352 select HAVE_ARM_SCU
3b55658a 353 select HAVE_SMP
220e6cf7
RH
354 select USE_OF
355 help
356 Support for the Calxeda Highbank SoC based boards.
357
1da177e4 358config ARCH_CLPS711X
4af6fee1 359 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 360 select CPU_ARM720T
5cfc8ee0 361 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 362 select NEED_MACH_MEMORY_H
f999b8bd
MM
363 help
364 Support for Cirrus Logic 711x/721x based boards.
1da177e4 365
d94f944e
AV
366config ARCH_CNS3XXX
367 bool "Cavium Networks CNS3XXX family"
00d2711d 368 select CPU_V6K
d94f944e
AV
369 select GENERIC_CLOCKEVENTS
370 select ARM_GIC
ce5ea9f3 371 select MIGHT_HAVE_CACHE_L2X0
0b05da72 372 select MIGHT_HAVE_PCI
5f32f7a0 373 select PCI_DOMAINS if PCI
d94f944e
AV
374 help
375 Support for Cavium Networks CNS3XXX platform.
376
788c9700
RK
377config ARCH_GEMINI
378 bool "Cortina Systems Gemini"
379 select CPU_FA526
788c9700 380 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 381 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
382 help
383 Support for the Cortina Systems Gemini family SoCs
384
3a6cb8ce
AB
385config ARCH_PRIMA2
386 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
387 select CPU_V7
3a6cb8ce
AB
388 select NO_IOPORT
389 select GENERIC_CLOCKEVENTS
390 select CLKDEV_LOOKUP
391 select GENERIC_IRQ_CHIP
ce5ea9f3 392 select MIGHT_HAVE_CACHE_L2X0
3a6cb8ce
AB
393 select USE_OF
394 select ZONE_DMA
395 help
396 Support for CSR SiRFSoC ARM Cortex A9 Platform
397
1da177e4
LT
398config ARCH_EBSA110
399 bool "EBSA-110"
c750815e 400 select CPU_SA110
f7e68bbf 401 select ISA
c5eb2a2b 402 select NO_IOPORT
5cfc8ee0 403 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 404 select NEED_MACH_MEMORY_H
1da177e4
LT
405 help
406 This is an evaluation board for the StrongARM processor available
f6c8965a 407 from Digital. It has limited hardware on-board, including an
1da177e4
LT
408 Ethernet interface, two PCMCIA sockets, two serial ports and a
409 parallel port.
410
e7736d47
LB
411config ARCH_EP93XX
412 bool "EP93xx-based"
c750815e 413 select CPU_ARM920T
e7736d47
LB
414 select ARM_AMBA
415 select ARM_VIC
6d803ba7 416 select CLKDEV_LOOKUP
7444a72e 417 select ARCH_REQUIRE_GPIOLIB
eb33575c 418 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 419 select ARCH_USES_GETTIMEOFFSET
5725aeae 420 select NEED_MACH_MEMORY_H
e7736d47
LB
421 help
422 This enables support for the Cirrus EP93xx series of CPUs.
423
1da177e4
LT
424config ARCH_FOOTBRIDGE
425 bool "FootBridge"
c750815e 426 select CPU_SA110
1da177e4 427 select FOOTBRIDGE
4e8d7637 428 select GENERIC_CLOCKEVENTS
d0ee9f40 429 select HAVE_IDE
0cdc8b92 430 select NEED_MACH_MEMORY_H
f999b8bd
MM
431 help
432 Support for systems based on the DC21285 companion chip
433 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 434
788c9700
RK
435config ARCH_MXC
436 bool "Freescale MXC/iMX-based"
788c9700 437 select GENERIC_CLOCKEVENTS
788c9700 438 select ARCH_REQUIRE_GPIOLIB
6d803ba7 439 select CLKDEV_LOOKUP
234b6ced 440 select CLKSRC_MMIO
8b6c44f1 441 select GENERIC_IRQ_CHIP
c124befc 442 select HAVE_SCHED_CLOCK
ffa2ea3f 443 select MULTI_IRQ_HANDLER
788c9700
RK
444 help
445 Support for Freescale MXC/iMX-based family of processors
446
1d3f33d5
SG
447config ARCH_MXS
448 bool "Freescale MXS-based"
449 select GENERIC_CLOCKEVENTS
450 select ARCH_REQUIRE_GPIOLIB
b9214b97 451 select CLKDEV_LOOKUP
5c61ddcf 452 select CLKSRC_MMIO
6abda3e1 453 select HAVE_CLK_PREPARE
1d3f33d5
SG
454 help
455 Support for Freescale MXS-based family of processors
456
4af6fee1
DS
457config ARCH_NETX
458 bool "Hilscher NetX based"
234b6ced 459 select CLKSRC_MMIO
c750815e 460 select CPU_ARM926T
4af6fee1 461 select ARM_VIC
2fcfe6b8 462 select GENERIC_CLOCKEVENTS
f999b8bd 463 help
4af6fee1
DS
464 This enables support for systems based on the Hilscher NetX Soc
465
466config ARCH_H720X
467 bool "Hynix HMS720x-based"
c750815e 468 select CPU_ARM720T
4af6fee1 469 select ISA_DMA_API
5cfc8ee0 470 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
471 help
472 This enables support for systems based on the Hynix HMS720x
473
3b938be6
RK
474config ARCH_IOP13XX
475 bool "IOP13xx-based"
476 depends on MMU
c750815e 477 select CPU_XSC3
3b938be6
RK
478 select PLAT_IOP
479 select PCI
480 select ARCH_SUPPORTS_MSI
8d5796d2 481 select VMSPLIT_1G
0cdc8b92 482 select NEED_MACH_MEMORY_H
3b938be6
RK
483 help
484 Support for Intel's IOP13XX (XScale) family of processors.
485
3f7e5815
LB
486config ARCH_IOP32X
487 bool "IOP32x-based"
a4f7e763 488 depends on MMU
c750815e 489 select CPU_XSCALE
7ae1f7ec 490 select PLAT_IOP
f7e68bbf 491 select PCI
bb2b180c 492 select ARCH_REQUIRE_GPIOLIB
f999b8bd 493 help
3f7e5815
LB
494 Support for Intel's 80219 and IOP32X (XScale) family of
495 processors.
496
497config ARCH_IOP33X
498 bool "IOP33x-based"
499 depends on MMU
c750815e 500 select CPU_XSCALE
7ae1f7ec 501 select PLAT_IOP
3f7e5815 502 select PCI
bb2b180c 503 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
504 help
505 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 506
3b938be6
RK
507config ARCH_IXP23XX
508 bool "IXP23XX-based"
a4f7e763 509 depends on MMU
c750815e 510 select CPU_XSC3
3b938be6 511 select PCI
5cfc8ee0 512 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 513 select NEED_MACH_MEMORY_H
f999b8bd 514 help
3b938be6 515 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
516
517config ARCH_IXP2000
518 bool "IXP2400/2800-based"
a4f7e763 519 depends on MMU
c750815e 520 select CPU_XSCALE
f7e68bbf 521 select PCI
5cfc8ee0 522 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 523 select NEED_MACH_MEMORY_H
f999b8bd
MM
524 help
525 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 526
3b938be6
RK
527config ARCH_IXP4XX
528 bool "IXP4xx-based"
a4f7e763 529 depends on MMU
234b6ced 530 select CLKSRC_MMIO
c750815e 531 select CPU_XSCALE
8858e9af 532 select GENERIC_GPIO
3b938be6 533 select GENERIC_CLOCKEVENTS
5b0d495c 534 select HAVE_SCHED_CLOCK
0b05da72 535 select MIGHT_HAVE_PCI
485bdde7 536 select DMABOUNCE if PCI
c4713074 537 help
3b938be6 538 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 539
edabd38e
SB
540config ARCH_DOVE
541 bool "Marvell Dove"
7b769bb3 542 select CPU_V7
edabd38e 543 select PCI
edabd38e 544 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
545 select GENERIC_CLOCKEVENTS
546 select PLAT_ORION
547 help
548 Support for the Marvell Dove SoC 88AP510
549
651c74c7
SB
550config ARCH_KIRKWOOD
551 bool "Marvell Kirkwood"
c750815e 552 select CPU_FEROCEON
651c74c7 553 select PCI
a8865655 554 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
555 select GENERIC_CLOCKEVENTS
556 select PLAT_ORION
557 help
558 Support for the following Marvell Kirkwood series SoCs:
559 88F6180, 88F6192 and 88F6281.
560
40805949
KW
561config ARCH_LPC32XX
562 bool "NXP LPC32XX"
234b6ced 563 select CLKSRC_MMIO
40805949
KW
564 select CPU_ARM926T
565 select ARCH_REQUIRE_GPIOLIB
566 select HAVE_IDE
567 select ARM_AMBA
568 select USB_ARCH_HAS_OHCI
6d803ba7 569 select CLKDEV_LOOKUP
40805949
KW
570 select GENERIC_CLOCKEVENTS
571 help
572 Support for the NXP LPC32XX family of processors
573
794d15b2
SS
574config ARCH_MV78XX0
575 bool "Marvell MV78xx0"
c750815e 576 select CPU_FEROCEON
794d15b2 577 select PCI
a8865655 578 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
579 select GENERIC_CLOCKEVENTS
580 select PLAT_ORION
581 help
582 Support for the following Marvell MV78xx0 series SoCs:
583 MV781x0, MV782x0.
584
9dd0b194 585config ARCH_ORION5X
585cf175
TP
586 bool "Marvell Orion"
587 depends on MMU
c750815e 588 select CPU_FEROCEON
038ee083 589 select PCI
a8865655 590 select ARCH_REQUIRE_GPIOLIB
51cbff1d 591 select GENERIC_CLOCKEVENTS
69b02f6a 592 select PLAT_ORION
585cf175 593 help
9dd0b194 594 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 595 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 596 Orion-2 (5281), Orion-1-90 (6183).
585cf175 597
788c9700 598config ARCH_MMP
2f7e8fae 599 bool "Marvell PXA168/910/MMP2"
788c9700 600 depends on MMU
788c9700 601 select ARCH_REQUIRE_GPIOLIB
6d803ba7 602 select CLKDEV_LOOKUP
788c9700 603 select GENERIC_CLOCKEVENTS
157d2644 604 select GPIO_PXA
28bb7bc6 605 select HAVE_SCHED_CLOCK
788c9700
RK
606 select TICK_ONESHOT
607 select PLAT_PXA
0bd86961 608 select SPARSE_IRQ
3c7241bd 609 select GENERIC_ALLOCATOR
788c9700 610 help
2f7e8fae 611 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
612
613config ARCH_KS8695
614 bool "Micrel/Kendin KS8695"
615 select CPU_ARM922T
98830bc9 616 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 617 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 618 select NEED_MACH_MEMORY_H
788c9700
RK
619 help
620 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
621 System-on-Chip devices.
622
788c9700
RK
623config ARCH_W90X900
624 bool "Nuvoton W90X900 CPU"
625 select CPU_ARM926T
c52d3d68 626 select ARCH_REQUIRE_GPIOLIB
6d803ba7 627 select CLKDEV_LOOKUP
6fa5d5f7 628 select CLKSRC_MMIO
58b5369e 629 select GENERIC_CLOCKEVENTS
788c9700 630 help
a8bc4ead 631 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
632 At present, the w90x900 has been renamed nuc900, regarding
633 the ARM series product line, you can login the following
634 link address to know more.
635
636 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
637 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 638
c5f80065
EG
639config ARCH_TEGRA
640 bool "NVIDIA Tegra"
4073723a 641 select CLKDEV_LOOKUP
234b6ced 642 select CLKSRC_MMIO
c5f80065
EG
643 select GENERIC_CLOCKEVENTS
644 select GENERIC_GPIO
645 select HAVE_CLK
e3f4c0ab 646 select HAVE_SCHED_CLOCK
3b55658a 647 select HAVE_SMP
ce5ea9f3 648 select MIGHT_HAVE_CACHE_L2X0
7056d423 649 select ARCH_HAS_CPUFREQ
c5f80065
EG
650 help
651 This enables support for NVIDIA Tegra based systems (Tegra APX,
652 Tegra 6xx and Tegra 2 series).
653
af75655c
JI
654config ARCH_PICOXCELL
655 bool "Picochip picoXcell"
656 select ARCH_REQUIRE_GPIOLIB
657 select ARM_PATCH_PHYS_VIRT
658 select ARM_VIC
659 select CPU_V6K
660 select DW_APB_TIMER
661 select GENERIC_CLOCKEVENTS
662 select GENERIC_GPIO
663 select HAVE_SCHED_CLOCK
664 select HAVE_TCM
665 select NO_IOPORT
98e27a5c 666 select SPARSE_IRQ
af75655c
JI
667 select USE_OF
668 help
669 This enables support for systems based on the Picochip picoXcell
670 family of Femtocell devices. The picoxcell support requires device tree
671 for all boards.
672
4af6fee1
DS
673config ARCH_PNX4008
674 bool "Philips Nexperia PNX4008 Mobile"
c750815e 675 select CPU_ARM926T
6d803ba7 676 select CLKDEV_LOOKUP
5cfc8ee0 677 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
678 help
679 This enables support for Philips PNX4008 mobile platform.
680
1da177e4 681config ARCH_PXA
2c8086a5 682 bool "PXA2xx/PXA3xx-based"
a4f7e763 683 depends on MMU
034d2f5a 684 select ARCH_MTD_XIP
89c52ed4 685 select ARCH_HAS_CPUFREQ
6d803ba7 686 select CLKDEV_LOOKUP
234b6ced 687 select CLKSRC_MMIO
7444a72e 688 select ARCH_REQUIRE_GPIOLIB
981d0f39 689 select GENERIC_CLOCKEVENTS
157d2644 690 select GPIO_PXA
7ce83018 691 select HAVE_SCHED_CLOCK
a88264c2 692 select TICK_ONESHOT
bd5ce433 693 select PLAT_PXA
6ac6b817 694 select SPARSE_IRQ
4e234cc0 695 select AUTO_ZRELADDR
8a97ae2f 696 select MULTI_IRQ_HANDLER
15e0d9e3 697 select ARM_CPU_SUSPEND if PM
d0ee9f40 698 select HAVE_IDE
f999b8bd 699 help
2c8086a5 700 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 701
788c9700
RK
702config ARCH_MSM
703 bool "Qualcomm MSM"
4b536b8d 704 select HAVE_CLK
49cbe786 705 select GENERIC_CLOCKEVENTS
923a081c 706 select ARCH_REQUIRE_GPIOLIB
bd32344a 707 select CLKDEV_LOOKUP
49cbe786 708 help
4b53eb4f
DW
709 Support for Qualcomm MSM/QSD based systems. This runs on the
710 apps processor of the MSM/QSD and depends on a shared memory
711 interface to the modem processor which runs the baseband
712 stack and controls some vital subsystems
713 (clock and power control, etc).
49cbe786 714
c793c1b0 715config ARCH_SHMOBILE
6d72ad35
PM
716 bool "Renesas SH-Mobile / R-Mobile"
717 select HAVE_CLK
5e93c6b4 718 select CLKDEV_LOOKUP
aa3831cf 719 select HAVE_MACH_CLKDEV
3b55658a 720 select HAVE_SMP
6d72ad35 721 select GENERIC_CLOCKEVENTS
ce5ea9f3 722 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
723 select NO_IOPORT
724 select SPARSE_IRQ
60f1435c 725 select MULTI_IRQ_HANDLER
e3e01091 726 select PM_GENERIC_DOMAINS if PM
0cdc8b92 727 select NEED_MACH_MEMORY_H
c793c1b0 728 help
6d72ad35 729 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 730
1da177e4
LT
731config ARCH_RPC
732 bool "RiscPC"
733 select ARCH_ACORN
734 select FIQ
735 select TIMER_ACORN
a08b6b79 736 select ARCH_MAY_HAVE_PC_FDC
341eb781 737 select HAVE_PATA_PLATFORM
065909b9 738 select ISA_DMA_API
5ea81769 739 select NO_IOPORT
07f841b7 740 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 741 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 742 select HAVE_IDE
0cdc8b92 743 select NEED_MACH_MEMORY_H
1da177e4
LT
744 help
745 On the Acorn Risc-PC, Linux can support the internal IDE disk and
746 CD-ROM interface, serial and parallel port, and the floppy drive.
747
748config ARCH_SA1100
749 bool "SA1100-based"
234b6ced 750 select CLKSRC_MMIO
c750815e 751 select CPU_SA1100
f7e68bbf 752 select ISA
05944d74 753 select ARCH_SPARSEMEM_ENABLE
034d2f5a 754 select ARCH_MTD_XIP
89c52ed4 755 select ARCH_HAS_CPUFREQ
1937f5b9 756 select CPU_FREQ
3e238be2 757 select GENERIC_CLOCKEVENTS
edf3ff5b 758 select CLKDEV_LOOKUP
5094b92f 759 select HAVE_SCHED_CLOCK
3e238be2 760 select TICK_ONESHOT
7444a72e 761 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 762 select HAVE_IDE
0cdc8b92 763 select NEED_MACH_MEMORY_H
f999b8bd
MM
764 help
765 Support for StrongARM 11x0 based boards.
1da177e4
LT
766
767config ARCH_S3C2410
63b1f51b 768 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 769 select GENERIC_GPIO
9d56c02a 770 select ARCH_HAS_CPUFREQ
9483a578 771 select HAVE_CLK
e83626f2 772 select CLKDEV_LOOKUP
5cfc8ee0 773 select ARCH_USES_GETTIMEOFFSET
20676c15 774 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
775 help
776 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
777 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 778 the Samsung SMDK2410 development board (and derivatives).
1da177e4 779
63b1f51b 780 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 781 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
782 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
783
a08ab637
BD
784config ARCH_S3C64XX
785 bool "Samsung S3C64XX"
89f1fa08 786 select PLAT_SAMSUNG
89f0ce72 787 select CPU_V6
89f0ce72 788 select ARM_VIC
a08ab637 789 select HAVE_CLK
6700397a 790 select HAVE_TCM
226e85f4 791 select CLKDEV_LOOKUP
89f0ce72 792 select NO_IOPORT
5cfc8ee0 793 select ARCH_USES_GETTIMEOFFSET
89c52ed4 794 select ARCH_HAS_CPUFREQ
89f0ce72
BD
795 select ARCH_REQUIRE_GPIOLIB
796 select SAMSUNG_CLKSRC
797 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 798 select S3C_GPIO_TRACK
89f0ce72
BD
799 select S3C_DEV_NAND
800 select USB_ARCH_HAS_OHCI
801 select SAMSUNG_GPIOLIB_4BIT
20676c15 802 select HAVE_S3C2410_I2C if I2C
c39d8d55 803 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
804 help
805 Samsung S3C64XX series based systems
806
49b7a491
KK
807config ARCH_S5P64X0
808 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
809 select CPU_V6
810 select GENERIC_GPIO
811 select HAVE_CLK
d8b22d25 812 select CLKDEV_LOOKUP
0665ccc4 813 select CLKSRC_MMIO
c39d8d55 814 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
815 select GENERIC_CLOCKEVENTS
816 select HAVE_SCHED_CLOCK
20676c15 817 select HAVE_S3C2410_I2C if I2C
754961a8 818 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 819 help
49b7a491
KK
820 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
821 SMDK6450.
c4ffccdd 822
acc84707
MS
823config ARCH_S5PC100
824 bool "Samsung S5PC100"
5a7652f2
BM
825 select GENERIC_GPIO
826 select HAVE_CLK
29e8eb0f 827 select CLKDEV_LOOKUP
5a7652f2 828 select CPU_V7
d6d502fa 829 select ARM_L1_CACHE_SHIFT_6
925c68cd 830 select ARCH_USES_GETTIMEOFFSET
20676c15 831 select HAVE_S3C2410_I2C if I2C
754961a8 832 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 833 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 834 help
acc84707 835 Samsung S5PC100 series based systems
5a7652f2 836
170f4e42
KK
837config ARCH_S5PV210
838 bool "Samsung S5PV210/S5PC110"
839 select CPU_V7
eecb6a84 840 select ARCH_SPARSEMEM_ENABLE
0f75a96b 841 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
842 select GENERIC_GPIO
843 select HAVE_CLK
b2a9dd46 844 select CLKDEV_LOOKUP
0665ccc4 845 select CLKSRC_MMIO
170f4e42 846 select ARM_L1_CACHE_SHIFT_6
d8144aea 847 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
848 select GENERIC_CLOCKEVENTS
849 select HAVE_SCHED_CLOCK
20676c15 850 select HAVE_S3C2410_I2C if I2C
754961a8 851 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 852 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 853 select NEED_MACH_MEMORY_H
170f4e42
KK
854 help
855 Samsung S5PV210/S5PC110 series based systems
856
83014579
KK
857config ARCH_EXYNOS
858 bool "SAMSUNG EXYNOS"
cc0e72b8 859 select CPU_V7
f567fa6f 860 select ARCH_SPARSEMEM_ENABLE
0f75a96b 861 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
862 select GENERIC_GPIO
863 select HAVE_CLK
badc4f2d 864 select CLKDEV_LOOKUP
b333fb16 865 select ARCH_HAS_CPUFREQ
cc0e72b8 866 select GENERIC_CLOCKEVENTS
754961a8 867 select HAVE_S3C_RTC if RTC_CLASS
20676c15 868 select HAVE_S3C2410_I2C if I2C
c39d8d55 869 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 870 select NEED_MACH_MEMORY_H
cc0e72b8 871 help
83014579 872 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 873
1da177e4
LT
874config ARCH_SHARK
875 bool "Shark"
c750815e 876 select CPU_SA110
f7e68bbf
RK
877 select ISA
878 select ISA_DMA
3bca103a 879 select ZONE_DMA
f7e68bbf 880 select PCI
5cfc8ee0 881 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 882 select NEED_MACH_MEMORY_H
f999b8bd
MM
883 help
884 Support for the StrongARM based Digital DNARD machine, also known
885 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 886
d98aac75
LW
887config ARCH_U300
888 bool "ST-Ericsson U300 Series"
889 depends on MMU
234b6ced 890 select CLKSRC_MMIO
d98aac75 891 select CPU_ARM926T
5c21b7ca 892 select HAVE_SCHED_CLOCK
bc581770 893 select HAVE_TCM
d98aac75 894 select ARM_AMBA
5485c1e0 895 select ARM_PATCH_PHYS_VIRT
d98aac75 896 select ARM_VIC
d98aac75 897 select GENERIC_CLOCKEVENTS
6d803ba7 898 select CLKDEV_LOOKUP
aa3831cf 899 select HAVE_MACH_CLKDEV
d98aac75 900 select GENERIC_GPIO
cc890cd7 901 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
902 help
903 Support for ST-Ericsson U300 series mobile platforms.
904
ccf50e23
RK
905config ARCH_U8500
906 bool "ST-Ericsson U8500 Series"
907 select CPU_V7
908 select ARM_AMBA
ccf50e23 909 select GENERIC_CLOCKEVENTS
6d803ba7 910 select CLKDEV_LOOKUP
94bdc0e2 911 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 912 select ARCH_HAS_CPUFREQ
3b55658a 913 select HAVE_SMP
ce5ea9f3 914 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
915 help
916 Support for ST-Ericsson's Ux500 architecture
917
918config ARCH_NOMADIK
919 bool "STMicroelectronics Nomadik"
920 select ARM_AMBA
921 select ARM_VIC
922 select CPU_ARM926T
6d803ba7 923 select CLKDEV_LOOKUP
ccf50e23 924 select GENERIC_CLOCKEVENTS
ce5ea9f3 925 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
926 select ARCH_REQUIRE_GPIOLIB
927 help
928 Support for the Nomadik platform by ST-Ericsson
929
7c6337e2
KH
930config ARCH_DAVINCI
931 bool "TI DaVinci"
7c6337e2 932 select GENERIC_CLOCKEVENTS
dce1115b 933 select ARCH_REQUIRE_GPIOLIB
3bca103a 934 select ZONE_DMA
9232fcc9 935 select HAVE_IDE
6d803ba7 936 select CLKDEV_LOOKUP
20e9969b 937 select GENERIC_ALLOCATOR
dc7ad3b3 938 select GENERIC_IRQ_CHIP
ae88e05a 939 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
940 help
941 Support for TI's DaVinci platform.
942
3b938be6
RK
943config ARCH_OMAP
944 bool "TI OMAP"
9483a578 945 select HAVE_CLK
7444a72e 946 select ARCH_REQUIRE_GPIOLIB
89c52ed4 947 select ARCH_HAS_CPUFREQ
354a183f 948 select CLKSRC_MMIO
06cad098 949 select GENERIC_CLOCKEVENTS
dc548fbb 950 select HAVE_SCHED_CLOCK
9af915da 951 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 952 help
6e457bb0 953 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 954
cee37e50
VK
955config PLAT_SPEAR
956 bool "ST SPEAr"
957 select ARM_AMBA
958 select ARCH_REQUIRE_GPIOLIB
6d803ba7 959 select CLKDEV_LOOKUP
d6e15d78 960 select CLKSRC_MMIO
cee37e50 961 select GENERIC_CLOCKEVENTS
cee37e50
VK
962 select HAVE_CLK
963 help
964 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
965
21f47fbc
AC
966config ARCH_VT8500
967 bool "VIA/WonderMedia 85xx"
968 select CPU_ARM926T
969 select GENERIC_GPIO
970 select ARCH_HAS_CPUFREQ
971 select GENERIC_CLOCKEVENTS
972 select ARCH_REQUIRE_GPIOLIB
973 select HAVE_PWM
974 help
975 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 976
b85a3ef4
JL
977config ARCH_ZYNQ
978 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 979 select CPU_V7
02c981c0
BD
980 select GENERIC_CLOCKEVENTS
981 select CLKDEV_LOOKUP
b85a3ef4
JL
982 select ARM_GIC
983 select ARM_AMBA
984 select ICST
ce5ea9f3 985 select MIGHT_HAVE_CACHE_L2X0
02c981c0 986 select USE_OF
02c981c0 987 help
b85a3ef4 988 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
989endchoice
990
ccf50e23
RK
991#
992# This is sorted alphabetically by mach-* pathname. However, plat-*
993# Kconfigs may be included either alphabetically (according to the
994# plat- suffix) or along side the corresponding mach-* source.
995#
95b8f20f
RK
996source "arch/arm/mach-at91/Kconfig"
997
998source "arch/arm/mach-bcmring/Kconfig"
999
1da177e4
LT
1000source "arch/arm/mach-clps711x/Kconfig"
1001
d94f944e
AV
1002source "arch/arm/mach-cns3xxx/Kconfig"
1003
95b8f20f
RK
1004source "arch/arm/mach-davinci/Kconfig"
1005
1006source "arch/arm/mach-dove/Kconfig"
1007
e7736d47
LB
1008source "arch/arm/mach-ep93xx/Kconfig"
1009
1da177e4
LT
1010source "arch/arm/mach-footbridge/Kconfig"
1011
59d3a193
PZ
1012source "arch/arm/mach-gemini/Kconfig"
1013
95b8f20f
RK
1014source "arch/arm/mach-h720x/Kconfig"
1015
1da177e4
LT
1016source "arch/arm/mach-integrator/Kconfig"
1017
3f7e5815
LB
1018source "arch/arm/mach-iop32x/Kconfig"
1019
1020source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1021
285f5fa7
DW
1022source "arch/arm/mach-iop13xx/Kconfig"
1023
1da177e4
LT
1024source "arch/arm/mach-ixp4xx/Kconfig"
1025
1026source "arch/arm/mach-ixp2000/Kconfig"
1027
c4713074
LB
1028source "arch/arm/mach-ixp23xx/Kconfig"
1029
95b8f20f
RK
1030source "arch/arm/mach-kirkwood/Kconfig"
1031
1032source "arch/arm/mach-ks8695/Kconfig"
1033
40805949
KW
1034source "arch/arm/mach-lpc32xx/Kconfig"
1035
95b8f20f
RK
1036source "arch/arm/mach-msm/Kconfig"
1037
794d15b2
SS
1038source "arch/arm/mach-mv78xx0/Kconfig"
1039
95b8f20f 1040source "arch/arm/plat-mxc/Kconfig"
1da177e4 1041
1d3f33d5
SG
1042source "arch/arm/mach-mxs/Kconfig"
1043
95b8f20f 1044source "arch/arm/mach-netx/Kconfig"
49cbe786 1045
95b8f20f
RK
1046source "arch/arm/mach-nomadik/Kconfig"
1047source "arch/arm/plat-nomadik/Kconfig"
1048
d48af15e
TL
1049source "arch/arm/plat-omap/Kconfig"
1050
1051source "arch/arm/mach-omap1/Kconfig"
1da177e4 1052
1dbae815
TL
1053source "arch/arm/mach-omap2/Kconfig"
1054
9dd0b194 1055source "arch/arm/mach-orion5x/Kconfig"
585cf175 1056
95b8f20f
RK
1057source "arch/arm/mach-pxa/Kconfig"
1058source "arch/arm/plat-pxa/Kconfig"
585cf175 1059
95b8f20f
RK
1060source "arch/arm/mach-mmp/Kconfig"
1061
1062source "arch/arm/mach-realview/Kconfig"
1063
1064source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1065
cf383678 1066source "arch/arm/plat-samsung/Kconfig"
a21765a7 1067source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 1068source "arch/arm/plat-s5p/Kconfig"
a21765a7 1069
cee37e50 1070source "arch/arm/plat-spear/Kconfig"
a21765a7
BD
1071
1072if ARCH_S3C2410
1da177e4 1073source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 1074source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 1075source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 1076source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 1077source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 1078endif
1da177e4 1079
a08ab637 1080if ARCH_S3C64XX
431107ea 1081source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1082endif
1083
49b7a491 1084source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1085
5a7652f2 1086source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1087
170f4e42
KK
1088source "arch/arm/mach-s5pv210/Kconfig"
1089
83014579 1090source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1091
882d01f9 1092source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1093
c5f80065
EG
1094source "arch/arm/mach-tegra/Kconfig"
1095
95b8f20f 1096source "arch/arm/mach-u300/Kconfig"
1da177e4 1097
95b8f20f 1098source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1099
1100source "arch/arm/mach-versatile/Kconfig"
1101
ceade897 1102source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1103source "arch/arm/plat-versatile/Kconfig"
ceade897 1104
21f47fbc
AC
1105source "arch/arm/mach-vt8500/Kconfig"
1106
7ec80ddf 1107source "arch/arm/mach-w90x900/Kconfig"
1108
1da177e4
LT
1109# Definitions to make life easier
1110config ARCH_ACORN
1111 bool
1112
7ae1f7ec
LB
1113config PLAT_IOP
1114 bool
469d3044 1115 select GENERIC_CLOCKEVENTS
08f26b1e 1116 select HAVE_SCHED_CLOCK
7ae1f7ec 1117
69b02f6a
LB
1118config PLAT_ORION
1119 bool
bfe45e0b 1120 select CLKSRC_MMIO
dc7ad3b3 1121 select GENERIC_IRQ_CHIP
f06a1624 1122 select HAVE_SCHED_CLOCK
69b02f6a 1123
bd5ce433
EM
1124config PLAT_PXA
1125 bool
1126
f4b8b319
RK
1127config PLAT_VERSATILE
1128 bool
1129
e3887714
RK
1130config ARM_TIMER_SP804
1131 bool
bfe45e0b 1132 select CLKSRC_MMIO
e3887714 1133
1da177e4
LT
1134source arch/arm/mm/Kconfig
1135
958cab0f
RK
1136config ARM_NR_BANKS
1137 int
1138 default 16 if ARCH_EP93XX
1139 default 8
1140
afe4b25e
LB
1141config IWMMXT
1142 bool "Enable iWMMXt support"
ef6c8445
HZ
1143 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1144 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1145 help
1146 Enable support for iWMMXt context switching at run time if
1147 running on a CPU that supports it.
1148
1da177e4
LT
1149config XSCALE_PMU
1150 bool
bfc994b5 1151 depends on CPU_XSCALE
1da177e4
LT
1152 default y
1153
0f4f0672 1154config CPU_HAS_PMU
e399b1a4 1155 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1156 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1157 default y
1158 bool
1159
52108641 1160config MULTI_IRQ_HANDLER
1161 bool
1162 help
1163 Allow each machine to specify it's own IRQ handler at run time.
1164
3b93e7b0
HC
1165if !MMU
1166source "arch/arm/Kconfig-nommu"
1167endif
1168
9cba3ccc
CM
1169config ARM_ERRATA_411920
1170 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1171 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1172 help
1173 Invalidation of the Instruction Cache operation can
1174 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1175 It does not affect the MPCore. This option enables the ARM Ltd.
1176 recommended workaround.
1177
7ce236fc
CM
1178config ARM_ERRATA_430973
1179 bool "ARM errata: Stale prediction on replaced interworking branch"
1180 depends on CPU_V7
1181 help
1182 This option enables the workaround for the 430973 Cortex-A8
1183 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1184 interworking branch is replaced with another code sequence at the
1185 same virtual address, whether due to self-modifying code or virtual
1186 to physical address re-mapping, Cortex-A8 does not recover from the
1187 stale interworking branch prediction. This results in Cortex-A8
1188 executing the new code sequence in the incorrect ARM or Thumb state.
1189 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1190 and also flushes the branch target cache at every context switch.
1191 Note that setting specific bits in the ACTLR register may not be
1192 available in non-secure mode.
1193
855c551f
CM
1194config ARM_ERRATA_458693
1195 bool "ARM errata: Processor deadlock when a false hazard is created"
1196 depends on CPU_V7
1197 help
1198 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1199 erratum. For very specific sequences of memory operations, it is
1200 possible for a hazard condition intended for a cache line to instead
1201 be incorrectly associated with a different cache line. This false
1202 hazard might then cause a processor deadlock. The workaround enables
1203 the L1 caching of the NEON accesses and disables the PLD instruction
1204 in the ACTLR register. Note that setting specific bits in the ACTLR
1205 register may not be available in non-secure mode.
1206
0516e464
CM
1207config ARM_ERRATA_460075
1208 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1209 depends on CPU_V7
1210 help
1211 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1212 erratum. Any asynchronous access to the L2 cache may encounter a
1213 situation in which recent store transactions to the L2 cache are lost
1214 and overwritten with stale memory contents from external memory. The
1215 workaround disables the write-allocate mode for the L2 cache via the
1216 ACTLR register. Note that setting specific bits in the ACTLR register
1217 may not be available in non-secure mode.
1218
9f05027c
WD
1219config ARM_ERRATA_742230
1220 bool "ARM errata: DMB operation may be faulty"
1221 depends on CPU_V7 && SMP
1222 help
1223 This option enables the workaround for the 742230 Cortex-A9
1224 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1225 between two write operations may not ensure the correct visibility
1226 ordering of the two writes. This workaround sets a specific bit in
1227 the diagnostic register of the Cortex-A9 which causes the DMB
1228 instruction to behave as a DSB, ensuring the correct behaviour of
1229 the two writes.
1230
a672e99b
WD
1231config ARM_ERRATA_742231
1232 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1233 depends on CPU_V7 && SMP
1234 help
1235 This option enables the workaround for the 742231 Cortex-A9
1236 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1237 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1238 accessing some data located in the same cache line, may get corrupted
1239 data due to bad handling of the address hazard when the line gets
1240 replaced from one of the CPUs at the same time as another CPU is
1241 accessing it. This workaround sets specific bits in the diagnostic
1242 register of the Cortex-A9 which reduces the linefill issuing
1243 capabilities of the processor.
1244
9e65582a 1245config PL310_ERRATA_588369
fa0ce403 1246 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1247 depends on CACHE_L2X0
9e65582a
SS
1248 help
1249 The PL310 L2 cache controller implements three types of Clean &
1250 Invalidate maintenance operations: by Physical Address
1251 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1252 They are architecturally defined to behave as the execution of a
1253 clean operation followed immediately by an invalidate operation,
1254 both performing to the same memory location. This functionality
1255 is not correctly implemented in PL310 as clean lines are not
2839e06c 1256 invalidated as a result of these operations.
cdf357f1
WD
1257
1258config ARM_ERRATA_720789
1259 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1260 depends on CPU_V7
cdf357f1
WD
1261 help
1262 This option enables the workaround for the 720789 Cortex-A9 (prior to
1263 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1264 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1265 As a consequence of this erratum, some TLB entries which should be
1266 invalidated are not, resulting in an incoherency in the system page
1267 tables. The workaround changes the TLB flushing routines to invalidate
1268 entries regardless of the ASID.
475d92fc 1269
1f0090a1 1270config PL310_ERRATA_727915
fa0ce403 1271 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1272 depends on CACHE_L2X0
1273 help
1274 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1275 operation (offset 0x7FC). This operation runs in background so that
1276 PL310 can handle normal accesses while it is in progress. Under very
1277 rare circumstances, due to this erratum, write data can be lost when
1278 PL310 treats a cacheable write transaction during a Clean &
1279 Invalidate by Way operation.
1280
475d92fc
WD
1281config ARM_ERRATA_743622
1282 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1283 depends on CPU_V7
1284 help
1285 This option enables the workaround for the 743622 Cortex-A9
1286 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1287 optimisation in the Cortex-A9 Store Buffer may lead to data
1288 corruption. This workaround sets a specific bit in the diagnostic
1289 register of the Cortex-A9 which disables the Store Buffer
1290 optimisation, preventing the defect from occurring. This has no
1291 visible impact on the overall performance or power consumption of the
1292 processor.
1293
9a27c27c
WD
1294config ARM_ERRATA_751472
1295 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1296 depends on CPU_V7
9a27c27c
WD
1297 help
1298 This option enables the workaround for the 751472 Cortex-A9 (prior
1299 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1300 completion of a following broadcasted operation if the second
1301 operation is received by a CPU before the ICIALLUIS has completed,
1302 potentially leading to corrupted entries in the cache or TLB.
1303
fa0ce403
WD
1304config PL310_ERRATA_753970
1305 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1306 depends on CACHE_PL310
1307 help
1308 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1309
1310 Under some condition the effect of cache sync operation on
1311 the store buffer still remains when the operation completes.
1312 This means that the store buffer is always asked to drain and
1313 this prevents it from merging any further writes. The workaround
1314 is to replace the normal offset of cache sync operation (0x730)
1315 by another offset targeting an unmapped PL310 register 0x740.
1316 This has the same effect as the cache sync operation: store buffer
1317 drain and waiting for all buffers empty.
1318
fcbdc5fe
WD
1319config ARM_ERRATA_754322
1320 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1321 depends on CPU_V7
1322 help
1323 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1324 r3p*) erratum. A speculative memory access may cause a page table walk
1325 which starts prior to an ASID switch but completes afterwards. This
1326 can populate the micro-TLB with a stale entry which may be hit with
1327 the new ASID. This workaround places two dsb instructions in the mm
1328 switching code so that no page table walks can cross the ASID switch.
1329
5dab26af
WD
1330config ARM_ERRATA_754327
1331 bool "ARM errata: no automatic Store Buffer drain"
1332 depends on CPU_V7 && SMP
1333 help
1334 This option enables the workaround for the 754327 Cortex-A9 (prior to
1335 r2p0) erratum. The Store Buffer does not have any automatic draining
1336 mechanism and therefore a livelock may occur if an external agent
1337 continuously polls a memory location waiting to observe an update.
1338 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1339 written polling loops from denying visibility of updates to memory.
1340
145e10e1
CM
1341config ARM_ERRATA_364296
1342 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1343 depends on CPU_V6 && !SMP
1344 help
1345 This options enables the workaround for the 364296 ARM1136
1346 r0p2 erratum (possible cache data corruption with
1347 hit-under-miss enabled). It sets the undocumented bit 31 in
1348 the auxiliary control register and the FI bit in the control
1349 register, thus disabling hit-under-miss without putting the
1350 processor into full low interrupt latency mode. ARM11MPCore
1351 is not affected.
1352
f630c1bd
WD
1353config ARM_ERRATA_764369
1354 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1355 depends on CPU_V7 && SMP
1356 help
1357 This option enables the workaround for erratum 764369
1358 affecting Cortex-A9 MPCore with two or more processors (all
1359 current revisions). Under certain timing circumstances, a data
1360 cache line maintenance operation by MVA targeting an Inner
1361 Shareable memory region may fail to proceed up to either the
1362 Point of Coherency or to the Point of Unification of the
1363 system. This workaround adds a DSB instruction before the
1364 relevant cache maintenance functions and sets a specific bit
1365 in the diagnostic control register of the SCU.
1366
11ed0ba1
WD
1367config PL310_ERRATA_769419
1368 bool "PL310 errata: no automatic Store Buffer drain"
1369 depends on CACHE_L2X0
1370 help
1371 On revisions of the PL310 prior to r3p2, the Store Buffer does
1372 not automatically drain. This can cause normal, non-cacheable
1373 writes to be retained when the memory system is idle, leading
1374 to suboptimal I/O performance for drivers using coherent DMA.
1375 This option adds a write barrier to the cpu_idle loop so that,
1376 on systems with an outer cache, the store buffer is drained
1377 explicitly.
1378
1da177e4
LT
1379endmenu
1380
1381source "arch/arm/common/Kconfig"
1382
1da177e4
LT
1383menu "Bus support"
1384
1385config ARM_AMBA
1386 bool
1387
1388config ISA
1389 bool
1da177e4
LT
1390 help
1391 Find out whether you have ISA slots on your motherboard. ISA is the
1392 name of a bus system, i.e. the way the CPU talks to the other stuff
1393 inside your box. Other bus systems are PCI, EISA, MicroChannel
1394 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1395 newer boards don't support it. If you have ISA, say Y, otherwise N.
1396
065909b9 1397# Select ISA DMA controller support
1da177e4
LT
1398config ISA_DMA
1399 bool
065909b9 1400 select ISA_DMA_API
1da177e4 1401
065909b9 1402# Select ISA DMA interface
5cae841b
AV
1403config ISA_DMA_API
1404 bool
5cae841b 1405
1da177e4 1406config PCI
0b05da72 1407 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1408 help
1409 Find out whether you have a PCI motherboard. PCI is the name of a
1410 bus system, i.e. the way the CPU talks to the other stuff inside
1411 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1412 VESA. If you have PCI, say Y, otherwise N.
1413
52882173
AV
1414config PCI_DOMAINS
1415 bool
1416 depends on PCI
1417
b080ac8a
MRJ
1418config PCI_NANOENGINE
1419 bool "BSE nanoEngine PCI support"
1420 depends on SA1100_NANOENGINE
1421 help
1422 Enable PCI on the BSE nanoEngine board.
1423
36e23590
MW
1424config PCI_SYSCALL
1425 def_bool PCI
1426
1da177e4
LT
1427# Select the host bridge type
1428config PCI_HOST_VIA82C505
1429 bool
1430 depends on PCI && ARCH_SHARK
1431 default y
1432
a0113a99
MR
1433config PCI_HOST_ITE8152
1434 bool
1435 depends on PCI && MACH_ARMCORE
1436 default y
1437 select DMABOUNCE
1438
1da177e4
LT
1439source "drivers/pci/Kconfig"
1440
1441source "drivers/pcmcia/Kconfig"
1442
1443endmenu
1444
1445menu "Kernel Features"
1446
0567a0c0
KH
1447source "kernel/time/Kconfig"
1448
3b55658a
DM
1449config HAVE_SMP
1450 bool
1451 help
1452 This option should be selected by machines which have an SMP-
1453 capable CPU.
1454
1455 The only effect of this option is to make the SMP-related
1456 options available to the user for configuration.
1457
1da177e4 1458config SMP
bb2d8130 1459 bool "Symmetric Multi-Processing"
fbb4ddac 1460 depends on CPU_V6K || CPU_V7
bc28248e 1461 depends on GENERIC_CLOCKEVENTS
3b55658a 1462 depends on HAVE_SMP
9934ebb8 1463 depends on MMU
f6dd9fa5 1464 select USE_GENERIC_SMP_HELPERS
89c3dedf 1465 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1466 help
1467 This enables support for systems with more than one CPU. If you have
1468 a system with only one CPU, like most personal computers, say N. If
1469 you have a system with more than one CPU, say Y.
1470
1471 If you say N here, the kernel will run on single and multiprocessor
1472 machines, but will use only one CPU of a multiprocessor machine. If
1473 you say Y here, the kernel will run on many, but not all, single
1474 processor machines. On a single processor machine, the kernel will
1475 run faster if you say N here.
1476
395cf969 1477 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1478 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1479 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1480
1481 If you don't know what to do here, say N.
1482
f00ec48f
RK
1483config SMP_ON_UP
1484 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1485 depends on EXPERIMENTAL
4d2692a7 1486 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1487 default y
1488 help
1489 SMP kernels contain instructions which fail on non-SMP processors.
1490 Enabling this option allows the kernel to modify itself to make
1491 these instructions safe. Disabling it allows about 1K of space
1492 savings.
1493
1494 If you don't know what to do here, say Y.
1495
c9018aab
VG
1496config ARM_CPU_TOPOLOGY
1497 bool "Support cpu topology definition"
1498 depends on SMP && CPU_V7
1499 default y
1500 help
1501 Support ARM cpu topology definition. The MPIDR register defines
1502 affinity between processors which is then used to describe the cpu
1503 topology of an ARM System.
1504
1505config SCHED_MC
1506 bool "Multi-core scheduler support"
1507 depends on ARM_CPU_TOPOLOGY
1508 help
1509 Multi-core scheduler support improves the CPU scheduler's decision
1510 making when dealing with multi-core CPU chips at a cost of slightly
1511 increased overhead in some places. If unsure say N here.
1512
1513config SCHED_SMT
1514 bool "SMT scheduler support"
1515 depends on ARM_CPU_TOPOLOGY
1516 help
1517 Improves the CPU scheduler's decision making when dealing with
1518 MultiThreading at a cost of slightly increased overhead in some
1519 places. If unsure say N here.
1520
a8cbcd92
RK
1521config HAVE_ARM_SCU
1522 bool
a8cbcd92
RK
1523 help
1524 This option enables support for the ARM system coherency unit
1525
f32f4ce2
RK
1526config HAVE_ARM_TWD
1527 bool
1528 depends on SMP
15095bb0 1529 select TICK_ONESHOT
f32f4ce2
RK
1530 help
1531 This options enables support for the ARM timer and watchdog unit
1532
8d5796d2
LB
1533choice
1534 prompt "Memory split"
1535 default VMSPLIT_3G
1536 help
1537 Select the desired split between kernel and user memory.
1538
1539 If you are not absolutely sure what you are doing, leave this
1540 option alone!
1541
1542 config VMSPLIT_3G
1543 bool "3G/1G user/kernel split"
1544 config VMSPLIT_2G
1545 bool "2G/2G user/kernel split"
1546 config VMSPLIT_1G
1547 bool "1G/3G user/kernel split"
1548endchoice
1549
1550config PAGE_OFFSET
1551 hex
1552 default 0x40000000 if VMSPLIT_1G
1553 default 0x80000000 if VMSPLIT_2G
1554 default 0xC0000000
1555
1da177e4
LT
1556config NR_CPUS
1557 int "Maximum number of CPUs (2-32)"
1558 range 2 32
1559 depends on SMP
1560 default "4"
1561
a054a811
RK
1562config HOTPLUG_CPU
1563 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1564 depends on SMP && HOTPLUG && EXPERIMENTAL
1565 help
1566 Say Y here to experiment with turning CPUs off and on. CPUs
1567 can be controlled through /sys/devices/system/cpu.
1568
37ee16ae
RK
1569config LOCAL_TIMERS
1570 bool "Use local timer interrupts"
971acb9b 1571 depends on SMP
37ee16ae 1572 default y
30d8bead 1573 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1574 help
1575 Enable support for local timers on SMP platforms, rather then the
1576 legacy IPI broadcast method. Local timers allows the system
1577 accounting to be spread across the timer interval, preventing a
1578 "thundering herd" at every timer tick.
1579
44986ab0
PDSN
1580config ARCH_NR_GPIO
1581 int
3dea19e8 1582 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
4f3f2582 1583 default 350 if ARCH_U8500
44986ab0
PDSN
1584 default 0
1585 help
1586 Maximum number of GPIOs in the system.
1587
1588 If unsure, leave the default value.
1589
d45a398f 1590source kernel/Kconfig.preempt
1da177e4 1591
f8065813
RK
1592config HZ
1593 int
49b7a491 1594 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
a73ddc61 1595 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1596 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1597 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1598 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1599 default 100
1600
16c79651 1601config THUMB2_KERNEL
4a50bfe3 1602 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1603 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1604 select AEABI
1605 select ARM_ASM_UNIFIED
89bace65 1606 select ARM_UNWIND
16c79651
CM
1607 help
1608 By enabling this option, the kernel will be compiled in
1609 Thumb-2 mode. A compiler/assembler that understand the unified
1610 ARM-Thumb syntax is needed.
1611
1612 If unsure, say N.
1613
6f685c5c
DM
1614config THUMB2_AVOID_R_ARM_THM_JUMP11
1615 bool "Work around buggy Thumb-2 short branch relocations in gas"
1616 depends on THUMB2_KERNEL && MODULES
1617 default y
1618 help
1619 Various binutils versions can resolve Thumb-2 branches to
1620 locally-defined, preemptible global symbols as short-range "b.n"
1621 branch instructions.
1622
1623 This is a problem, because there's no guarantee the final
1624 destination of the symbol, or any candidate locations for a
1625 trampoline, are within range of the branch. For this reason, the
1626 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1627 relocation in modules at all, and it makes little sense to add
1628 support.
1629
1630 The symptom is that the kernel fails with an "unsupported
1631 relocation" error when loading some modules.
1632
1633 Until fixed tools are available, passing
1634 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1635 code which hits this problem, at the cost of a bit of extra runtime
1636 stack usage in some cases.
1637
1638 The problem is described in more detail at:
1639 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1640
1641 Only Thumb-2 kernels are affected.
1642
1643 Unless you are sure your tools don't have this problem, say Y.
1644
0becb088
CM
1645config ARM_ASM_UNIFIED
1646 bool
1647
704bdda0
NP
1648config AEABI
1649 bool "Use the ARM EABI to compile the kernel"
1650 help
1651 This option allows for the kernel to be compiled using the latest
1652 ARM ABI (aka EABI). This is only useful if you are using a user
1653 space environment that is also compiled with EABI.
1654
1655 Since there are major incompatibilities between the legacy ABI and
1656 EABI, especially with regard to structure member alignment, this
1657 option also changes the kernel syscall calling convention to
1658 disambiguate both ABIs and allow for backward compatibility support
1659 (selected with CONFIG_OABI_COMPAT).
1660
1661 To use this you need GCC version 4.0.0 or later.
1662
6c90c872 1663config OABI_COMPAT
a73a3ff1 1664 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1665 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1666 default y
1667 help
1668 This option preserves the old syscall interface along with the
1669 new (ARM EABI) one. It also provides a compatibility layer to
1670 intercept syscalls that have structure arguments which layout
1671 in memory differs between the legacy ABI and the new ARM EABI
1672 (only for non "thumb" binaries). This option adds a tiny
1673 overhead to all syscalls and produces a slightly larger kernel.
1674 If you know you'll be using only pure EABI user space then you
1675 can say N here. If this option is not selected and you attempt
1676 to execute a legacy ABI binary then the result will be
1677 UNPREDICTABLE (in fact it can be predicted that it won't work
1678 at all). If in doubt say Y.
1679
eb33575c 1680config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1681 bool
e80d6a24 1682
05944d74
RK
1683config ARCH_SPARSEMEM_ENABLE
1684 bool
1685
07a2f737
RK
1686config ARCH_SPARSEMEM_DEFAULT
1687 def_bool ARCH_SPARSEMEM_ENABLE
1688
05944d74 1689config ARCH_SELECT_MEMORY_MODEL
be370302 1690 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1691
7b7bf499
WD
1692config HAVE_ARCH_PFN_VALID
1693 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1694
053a96ca 1695config HIGHMEM
e8db89a2
RK
1696 bool "High Memory Support"
1697 depends on MMU
053a96ca
NP
1698 help
1699 The address space of ARM processors is only 4 Gigabytes large
1700 and it has to accommodate user address space, kernel address
1701 space as well as some memory mapped IO. That means that, if you
1702 have a large amount of physical memory and/or IO, not all of the
1703 memory can be "permanently mapped" by the kernel. The physical
1704 memory that is not permanently mapped is called "high memory".
1705
1706 Depending on the selected kernel/user memory split, minimum
1707 vmalloc space and actual amount of RAM, you may not need this
1708 option which should result in a slightly faster kernel.
1709
1710 If unsure, say n.
1711
65cec8e3
RK
1712config HIGHPTE
1713 bool "Allocate 2nd-level pagetables from highmem"
1714 depends on HIGHMEM
65cec8e3 1715
1b8873a0
JI
1716config HW_PERF_EVENTS
1717 bool "Enable hardware performance counter support for perf events"
fe166148 1718 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1719 default y
1720 help
1721 Enable hardware performance counter support for perf events. If
1722 disabled, perf events will use software events only.
1723
3f22ab27
DH
1724source "mm/Kconfig"
1725
c1b2d970
MD
1726config FORCE_MAX_ZONEORDER
1727 int "Maximum zone order" if ARCH_SHMOBILE
1728 range 11 64 if ARCH_SHMOBILE
1729 default "9" if SA1111
1730 default "11"
1731 help
1732 The kernel memory allocator divides physically contiguous memory
1733 blocks into "zones", where each zone is a power of two number of
1734 pages. This option selects the largest power of two that the kernel
1735 keeps in the memory allocator. If you need to allocate very large
1736 blocks of physically contiguous memory, then you may need to
1737 increase this value.
1738
1739 This config option is actually maximum order plus one. For example,
1740 a value of 11 means that the largest free memory block is 2^10 pages.
1741
1da177e4
LT
1742config LEDS
1743 bool "Timer and CPU usage LEDs"
e055d5bf 1744 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1745 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1746 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1747 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1748 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1749 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1750 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1751 help
1752 If you say Y here, the LEDs on your machine will be used
1753 to provide useful information about your current system status.
1754
1755 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1756 be able to select which LEDs are active using the options below. If
1757 you are compiling a kernel for the EBSA-110 or the LART however, the
1758 red LED will simply flash regularly to indicate that the system is
1759 still functional. It is safe to say Y here if you have a CATS
1760 system, but the driver will do nothing.
1761
1762config LEDS_TIMER
1763 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1764 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1765 || MACH_OMAP_PERSEUS2
1da177e4 1766 depends on LEDS
0567a0c0 1767 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1768 default y if ARCH_EBSA110
1769 help
1770 If you say Y here, one of the system LEDs (the green one on the
1771 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1772 will flash regularly to indicate that the system is still
1773 operational. This is mainly useful to kernel hackers who are
1774 debugging unstable kernels.
1775
1776 The LART uses the same LED for both Timer LED and CPU usage LED
1777 functions. You may choose to use both, but the Timer LED function
1778 will overrule the CPU usage LED.
1779
1780config LEDS_CPU
1781 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1782 !ARCH_OMAP) \
1783 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1784 || MACH_OMAP_PERSEUS2
1da177e4
LT
1785 depends on LEDS
1786 help
1787 If you say Y here, the red LED will be used to give a good real
1788 time indication of CPU usage, by lighting whenever the idle task
1789 is not currently executing.
1790
1791 The LART uses the same LED for both Timer LED and CPU usage LED
1792 functions. You may choose to use both, but the Timer LED function
1793 will overrule the CPU usage LED.
1794
1795config ALIGNMENT_TRAP
1796 bool
f12d0d7c 1797 depends on CPU_CP15_MMU
1da177e4 1798 default y if !ARCH_EBSA110
e119bfff 1799 select HAVE_PROC_CPU if PROC_FS
1da177e4 1800 help
84eb8d06 1801 ARM processors cannot fetch/store information which is not
1da177e4
LT
1802 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1803 address divisible by 4. On 32-bit ARM processors, these non-aligned
1804 fetch/store instructions will be emulated in software if you say
1805 here, which has a severe performance impact. This is necessary for
1806 correct operation of some network protocols. With an IP-only
1807 configuration it is safe to say N, otherwise say Y.
1808
39ec58f3
LB
1809config UACCESS_WITH_MEMCPY
1810 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1811 depends on MMU && EXPERIMENTAL
1812 default y if CPU_FEROCEON
1813 help
1814 Implement faster copy_to_user and clear_user methods for CPU
1815 cores where a 8-word STM instruction give significantly higher
1816 memory write throughput than a sequence of individual 32bit stores.
1817
1818 A possible side effect is a slight increase in scheduling latency
1819 between threads sharing the same address space if they invoke
1820 such copy operations with large buffers.
1821
1822 However, if the CPU data cache is using a write-allocate mode,
1823 this option is unlikely to provide any performance gain.
1824
70c70d97
NP
1825config SECCOMP
1826 bool
1827 prompt "Enable seccomp to safely compute untrusted bytecode"
1828 ---help---
1829 This kernel feature is useful for number crunching applications
1830 that may need to compute untrusted bytecode during their
1831 execution. By using pipes or other transports made available to
1832 the process as file descriptors supporting the read/write
1833 syscalls, it's possible to isolate those applications in
1834 their own address space using seccomp. Once seccomp is
1835 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1836 and the task is only allowed to execute a few safe syscalls
1837 defined by each seccomp mode.
1838
c743f380
NP
1839config CC_STACKPROTECTOR
1840 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1841 depends on EXPERIMENTAL
c743f380
NP
1842 help
1843 This option turns on the -fstack-protector GCC feature. This
1844 feature puts, at the beginning of functions, a canary value on
1845 the stack just before the return address, and validates
1846 the value just before actually returning. Stack based buffer
1847 overflows (that need to overwrite this return address) now also
1848 overwrite the canary, which gets detected and the attack is then
1849 neutralized via a kernel panic.
1850 This feature requires gcc version 4.2 or above.
1851
73a65b3f
UKK
1852config DEPRECATED_PARAM_STRUCT
1853 bool "Provide old way to pass kernel parameters"
1854 help
1855 This was deprecated in 2001 and announced to live on for 5 years.
1856 Some old boot loaders still use this way.
1857
1da177e4
LT
1858endmenu
1859
1860menu "Boot options"
1861
9eb8f674
GL
1862config USE_OF
1863 bool "Flattened Device Tree support"
1864 select OF
1865 select OF_EARLY_FLATTREE
08a543ad 1866 select IRQ_DOMAIN
9eb8f674
GL
1867 help
1868 Include support for flattened device tree machine descriptions.
1869
1da177e4
LT
1870# Compressed boot loader in ROM. Yes, we really want to ask about
1871# TEXT and BSS so we preserve their values in the config files.
1872config ZBOOT_ROM_TEXT
1873 hex "Compressed ROM boot loader base address"
1874 default "0"
1875 help
1876 The physical address at which the ROM-able zImage is to be
1877 placed in the target. Platforms which normally make use of
1878 ROM-able zImage formats normally set this to a suitable
1879 value in their defconfig file.
1880
1881 If ZBOOT_ROM is not enabled, this has no effect.
1882
1883config ZBOOT_ROM_BSS
1884 hex "Compressed ROM boot loader BSS address"
1885 default "0"
1886 help
f8c440b2
DF
1887 The base address of an area of read/write memory in the target
1888 for the ROM-able zImage which must be available while the
1889 decompressor is running. It must be large enough to hold the
1890 entire decompressed kernel plus an additional 128 KiB.
1891 Platforms which normally make use of ROM-able zImage formats
1892 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1893
1894 If ZBOOT_ROM is not enabled, this has no effect.
1895
1896config ZBOOT_ROM
1897 bool "Compressed boot loader in ROM/flash"
1898 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1899 help
1900 Say Y here if you intend to execute your compressed kernel image
1901 (zImage) directly from ROM or flash. If unsure, say N.
1902
090ab3ff
SH
1903choice
1904 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1905 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1906 default ZBOOT_ROM_NONE
1907 help
1908 Include experimental SD/MMC loading code in the ROM-able zImage.
1909 With this enabled it is possible to write the the ROM-able zImage
1910 kernel image to an MMC or SD card and boot the kernel straight
1911 from the reset vector. At reset the processor Mask ROM will load
1912 the first part of the the ROM-able zImage which in turn loads the
1913 rest the kernel image to RAM.
1914
1915config ZBOOT_ROM_NONE
1916 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1917 help
1918 Do not load image from SD or MMC
1919
f45b1149
SH
1920config ZBOOT_ROM_MMCIF
1921 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1922 help
090ab3ff
SH
1923 Load image from MMCIF hardware block.
1924
1925config ZBOOT_ROM_SH_MOBILE_SDHI
1926 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1927 help
1928 Load image from SDHI hardware block
1929
1930endchoice
f45b1149 1931
e2a6a3aa
JB
1932config ARM_APPENDED_DTB
1933 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1934 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1935 help
1936 With this option, the boot code will look for a device tree binary
1937 (DTB) appended to zImage
1938 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1939
1940 This is meant as a backward compatibility convenience for those
1941 systems with a bootloader that can't be upgraded to accommodate
1942 the documented boot protocol using a device tree.
1943
1944 Beware that there is very little in terms of protection against
1945 this option being confused by leftover garbage in memory that might
1946 look like a DTB header after a reboot if no actual DTB is appended
1947 to zImage. Do not leave this option active in a production kernel
1948 if you don't intend to always append a DTB. Proper passing of the
1949 location into r2 of a bootloader provided DTB is always preferable
1950 to this option.
1951
b90b9a38
NP
1952config ARM_ATAG_DTB_COMPAT
1953 bool "Supplement the appended DTB with traditional ATAG information"
1954 depends on ARM_APPENDED_DTB
1955 help
1956 Some old bootloaders can't be updated to a DTB capable one, yet
1957 they provide ATAGs with memory configuration, the ramdisk address,
1958 the kernel cmdline string, etc. Such information is dynamically
1959 provided by the bootloader and can't always be stored in a static
1960 DTB. To allow a device tree enabled kernel to be used with such
1961 bootloaders, this option allows zImage to extract the information
1962 from the ATAG list and store it at run time into the appended DTB.
1963
1da177e4
LT
1964config CMDLINE
1965 string "Default kernel command string"
1966 default ""
1967 help
1968 On some architectures (EBSA110 and CATS), there is currently no way
1969 for the boot loader to pass arguments to the kernel. For these
1970 architectures, you should supply some command-line options at build
1971 time by entering them here. As a minimum, you should specify the
1972 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1973
4394c124
VB
1974choice
1975 prompt "Kernel command line type" if CMDLINE != ""
1976 default CMDLINE_FROM_BOOTLOADER
1977
1978config CMDLINE_FROM_BOOTLOADER
1979 bool "Use bootloader kernel arguments if available"
1980 help
1981 Uses the command-line options passed by the boot loader. If
1982 the boot loader doesn't provide any, the default kernel command
1983 string provided in CMDLINE will be used.
1984
1985config CMDLINE_EXTEND
1986 bool "Extend bootloader kernel arguments"
1987 help
1988 The command-line arguments provided by the boot loader will be
1989 appended to the default kernel command string.
1990
92d2040d
AH
1991config CMDLINE_FORCE
1992 bool "Always use the default kernel command string"
92d2040d
AH
1993 help
1994 Always use the default kernel command string, even if the boot
1995 loader passes other arguments to the kernel.
1996 This is useful if you cannot or don't want to change the
1997 command-line options your boot loader passes to the kernel.
4394c124 1998endchoice
92d2040d 1999
1da177e4
LT
2000config XIP_KERNEL
2001 bool "Kernel Execute-In-Place from ROM"
497b7e94 2002 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2003 help
2004 Execute-In-Place allows the kernel to run from non-volatile storage
2005 directly addressable by the CPU, such as NOR flash. This saves RAM
2006 space since the text section of the kernel is not loaded from flash
2007 to RAM. Read-write sections, such as the data section and stack,
2008 are still copied to RAM. The XIP kernel is not compressed since
2009 it has to run directly from flash, so it will take more space to
2010 store it. The flash address used to link the kernel object files,
2011 and for storing it, is configuration dependent. Therefore, if you
2012 say Y here, you must know the proper physical address where to
2013 store the kernel image depending on your own flash memory usage.
2014
2015 Also note that the make target becomes "make xipImage" rather than
2016 "make zImage" or "make Image". The final kernel binary to put in
2017 ROM memory will be arch/arm/boot/xipImage.
2018
2019 If unsure, say N.
2020
2021config XIP_PHYS_ADDR
2022 hex "XIP Kernel Physical Location"
2023 depends on XIP_KERNEL
2024 default "0x00080000"
2025 help
2026 This is the physical address in your flash memory the kernel will
2027 be linked for and stored to. This address is dependent on your
2028 own flash usage.
2029
c587e4a6
RP
2030config KEXEC
2031 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2032 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2033 help
2034 kexec is a system call that implements the ability to shutdown your
2035 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2036 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2037 you can start any kernel with it, not just Linux.
2038
2039 It is an ongoing process to be certain the hardware in a machine
2040 is properly shutdown, so do not be surprised if this code does not
2041 initially work for you. It may help to enable device hotplugging
2042 support.
2043
4cd9d6f7
RP
2044config ATAGS_PROC
2045 bool "Export atags in procfs"
b98d7291
UL
2046 depends on KEXEC
2047 default y
4cd9d6f7
RP
2048 help
2049 Should the atags used to boot the kernel be exported in an "atags"
2050 file in procfs. Useful with kexec.
2051
cb5d39b3
MW
2052config CRASH_DUMP
2053 bool "Build kdump crash kernel (EXPERIMENTAL)"
2054 depends on EXPERIMENTAL
2055 help
2056 Generate crash dump after being started by kexec. This should
2057 be normally only set in special crash dump kernels which are
2058 loaded in the main kernel with kexec-tools into a specially
2059 reserved region and then later executed after a crash by
2060 kdump/kexec. The crash dump kernel must be compiled to a
2061 memory address not used by the main kernel
2062
2063 For more details see Documentation/kdump/kdump.txt
2064
e69edc79
EM
2065config AUTO_ZRELADDR
2066 bool "Auto calculation of the decompressed kernel image address"
2067 depends on !ZBOOT_ROM && !ARCH_U300
2068 help
2069 ZRELADDR is the physical address where the decompressed kernel
2070 image will be placed. If AUTO_ZRELADDR is selected, the address
2071 will be determined at run-time by masking the current IP with
2072 0xf8000000. This assumes the zImage being placed in the first 128MB
2073 from start of memory.
2074
1da177e4
LT
2075endmenu
2076
ac9d7efc 2077menu "CPU Power Management"
1da177e4 2078
89c52ed4 2079if ARCH_HAS_CPUFREQ
1da177e4
LT
2080
2081source "drivers/cpufreq/Kconfig"
2082
64f102b6
YS
2083config CPU_FREQ_IMX
2084 tristate "CPUfreq driver for i.MX CPUs"
2085 depends on ARCH_MXC && CPU_FREQ
2086 help
2087 This enables the CPUfreq driver for i.MX CPUs.
2088
1da177e4
LT
2089config CPU_FREQ_SA1100
2090 bool
1da177e4
LT
2091
2092config CPU_FREQ_SA1110
2093 bool
1da177e4
LT
2094
2095config CPU_FREQ_INTEGRATOR
2096 tristate "CPUfreq driver for ARM Integrator CPUs"
2097 depends on ARCH_INTEGRATOR && CPU_FREQ
2098 default y
2099 help
2100 This enables the CPUfreq driver for ARM Integrator CPUs.
2101
2102 For details, take a look at <file:Documentation/cpu-freq>.
2103
2104 If in doubt, say Y.
2105
9e2697ff
RK
2106config CPU_FREQ_PXA
2107 bool
2108 depends on CPU_FREQ && ARCH_PXA && PXA25x
2109 default y
ca7d156e 2110 select CPU_FREQ_TABLE
9e2697ff
RK
2111 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2112
9d56c02a
BD
2113config CPU_FREQ_S3C
2114 bool
2115 help
2116 Internal configuration node for common cpufreq on Samsung SoC
2117
2118config CPU_FREQ_S3C24XX
4a50bfe3 2119 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
2120 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
2121 select CPU_FREQ_S3C
2122 help
2123 This enables the CPUfreq driver for the Samsung S3C24XX family
2124 of CPUs.
2125
2126 For details, take a look at <file:Documentation/cpu-freq>.
2127
2128 If in doubt, say N.
2129
2130config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2131 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2132 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2133 help
2134 Compile in support for changing the PLL frequency from the
2135 S3C24XX series CPUfreq driver. The PLL takes time to settle
2136 after a frequency change, so by default it is not enabled.
2137
2138 This also means that the PLL tables for the selected CPU(s) will
2139 be built which may increase the size of the kernel image.
2140
2141config CPU_FREQ_S3C24XX_DEBUG
2142 bool "Debug CPUfreq Samsung driver core"
2143 depends on CPU_FREQ_S3C24XX
2144 help
2145 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2146
2147config CPU_FREQ_S3C24XX_IODEBUG
2148 bool "Debug CPUfreq Samsung driver IO timing"
2149 depends on CPU_FREQ_S3C24XX
2150 help
2151 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2152
e6d197a6
BD
2153config CPU_FREQ_S3C24XX_DEBUGFS
2154 bool "Export debugfs for CPUFreq"
2155 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2156 help
2157 Export status information via debugfs.
2158
1da177e4
LT
2159endif
2160
ac9d7efc
RK
2161source "drivers/cpuidle/Kconfig"
2162
2163endmenu
2164
1da177e4
LT
2165menu "Floating point emulation"
2166
2167comment "At least one emulation must be selected"
2168
2169config FPE_NWFPE
2170 bool "NWFPE math emulation"
593c252a 2171 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2172 ---help---
2173 Say Y to include the NWFPE floating point emulator in the kernel.
2174 This is necessary to run most binaries. Linux does not currently
2175 support floating point hardware so you need to say Y here even if
2176 your machine has an FPA or floating point co-processor podule.
2177
2178 You may say N here if you are going to load the Acorn FPEmulator
2179 early in the bootup.
2180
2181config FPE_NWFPE_XP
2182 bool "Support extended precision"
bedf142b 2183 depends on FPE_NWFPE
1da177e4
LT
2184 help
2185 Say Y to include 80-bit support in the kernel floating-point
2186 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2187 Note that gcc does not generate 80-bit operations by default,
2188 so in most cases this option only enlarges the size of the
2189 floating point emulator without any good reason.
2190
2191 You almost surely want to say N here.
2192
2193config FPE_FASTFPE
2194 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2195 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2196 ---help---
2197 Say Y here to include the FAST floating point emulator in the kernel.
2198 This is an experimental much faster emulator which now also has full
2199 precision for the mantissa. It does not support any exceptions.
2200 It is very simple, and approximately 3-6 times faster than NWFPE.
2201
2202 It should be sufficient for most programs. It may be not suitable
2203 for scientific calculations, but you have to check this for yourself.
2204 If you do not feel you need a faster FP emulation you should better
2205 choose NWFPE.
2206
2207config VFP
2208 bool "VFP-format floating point maths"
e399b1a4 2209 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2210 help
2211 Say Y to include VFP support code in the kernel. This is needed
2212 if your hardware includes a VFP unit.
2213
2214 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2215 release notes and additional status information.
2216
2217 Say N if your target does not have VFP hardware.
2218
25ebee02
CM
2219config VFPv3
2220 bool
2221 depends on VFP
2222 default y if CPU_V7
2223
b5872db4
CM
2224config NEON
2225 bool "Advanced SIMD (NEON) Extension support"
2226 depends on VFPv3 && CPU_V7
2227 help
2228 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2229 Extension.
2230
1da177e4
LT
2231endmenu
2232
2233menu "Userspace binary formats"
2234
2235source "fs/Kconfig.binfmt"
2236
2237config ARTHUR
2238 tristate "RISC OS personality"
704bdda0 2239 depends on !AEABI
1da177e4
LT
2240 help
2241 Say Y here to include the kernel code necessary if you want to run
2242 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2243 experimental; if this sounds frightening, say N and sleep in peace.
2244 You can also say M here to compile this support as a module (which
2245 will be called arthur).
2246
2247endmenu
2248
2249menu "Power management options"
2250
eceab4ac 2251source "kernel/power/Kconfig"
1da177e4 2252
f4cb5700 2253config ARCH_SUSPEND_POSSIBLE
6b6844dd 2254 depends on !ARCH_S5PC100
6a786182
RK
2255 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2256 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2257 def_bool y
2258
15e0d9e3
AB
2259config ARM_CPU_SUSPEND
2260 def_bool PM_SLEEP
2261
1da177e4
LT
2262endmenu
2263
d5950b43
SR
2264source "net/Kconfig"
2265
ac25150f 2266source "drivers/Kconfig"
1da177e4
LT
2267
2268source "fs/Kconfig"
2269
1da177e4
LT
2270source "arch/arm/Kconfig.debug"
2271
2272source "security/Kconfig"
2273
2274source "crypto/Kconfig"
2275
2276source "lib/Kconfig"