]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/Kconfig
SPEAr: Switch to common clock framework
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
d0ee9f40 6 select HAVE_IDE if PCI || ISA || PCMCIA
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 12 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 13 select HAVE_ARCH_KGDB
856bc356 14 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 15 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 16 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
17 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
18 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 19 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 20 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 21 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
22 select HAVE_KERNEL_GZIP
23 select HAVE_KERNEL_LZO
6e8699f7 24 select HAVE_KERNEL_LZMA
a7f464f3 25 select HAVE_KERNEL_XZ
e360adbe 26 select HAVE_IRQ_WORK
7ada189f
JI
27 select HAVE_PERF_EVENTS
28 select PERF_USE_VMALLOC
e513f8bf 29 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 30 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 31 select HAVE_C_RECORDMCOUNT
e2a93ecc 32 select HAVE_GENERIC_HARDIRQS
25a5662a 33 select GENERIC_IRQ_SHOW
1fb90263 34 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 35 select GENERIC_PCI_IOMAP
fada8dcf 36 select HAVE_BPF_JIT if NET
1da177e4
LT
37 help
38 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 39 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 40 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 41 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
42 Europe. There is an ARM Linux project with a web page at
43 <http://www.arm.linux.org.uk/>.
44
74facffe
RK
45config ARM_HAS_SG_CHAIN
46 bool
47
1a189b97
RK
48config HAVE_PWM
49 bool
50
0b05da72
HUK
51config MIGHT_HAVE_PCI
52 bool
53
75e7153a
RB
54config SYS_SUPPORTS_APM_EMULATION
55 bool
56
0a938b97
DB
57config GENERIC_GPIO
58 bool
0a938b97 59
5cfc8ee0
JS
60config ARCH_USES_GETTIMEOFFSET
61 bool
62 default n
746140c7 63
0567a0c0
KH
64config GENERIC_CLOCKEVENTS
65 bool
0567a0c0 66
a8655e83
CM
67config GENERIC_CLOCKEVENTS_BROADCAST
68 bool
69 depends on GENERIC_CLOCKEVENTS
5388a6b2 70 default y if SMP
a8655e83 71
bf9dd360
RH
72config KTIME_SCALAR
73 bool
74 default y
75
bc581770
LW
76config HAVE_TCM
77 bool
78 select GENERIC_ALLOCATOR
79
e119bfff
RK
80config HAVE_PROC_CPU
81 bool
82
5ea81769
AV
83config NO_IOPORT
84 bool
5ea81769 85
1da177e4
LT
86config EISA
87 bool
88 ---help---
89 The Extended Industry Standard Architecture (EISA) bus was
90 developed as an open alternative to the IBM MicroChannel bus.
91
92 The EISA bus provided some of the features of the IBM MicroChannel
93 bus while maintaining backward compatibility with cards made for
94 the older ISA bus. The EISA bus saw limited use between 1988 and
95 1995 when it was made obsolete by the PCI bus.
96
97 Say Y here if you are building a kernel for an EISA-based machine.
98
99 Otherwise, say N.
100
101config SBUS
102 bool
103
104config MCA
105 bool
106 help
107 MicroChannel Architecture is found in some IBM PS/2 machines and
108 laptops. It is a bus system similar to PCI or ISA. See
109 <file:Documentation/mca.txt> (and especially the web page given
110 there) before attempting to build an MCA bus kernel.
111
f16fb1ec
RK
112config STACKTRACE_SUPPORT
113 bool
114 default y
115
f76e9154
NP
116config HAVE_LATENCYTOP_SUPPORT
117 bool
118 depends on !SMP
119 default y
120
f16fb1ec
RK
121config LOCKDEP_SUPPORT
122 bool
123 default y
124
7ad1bcb2
RK
125config TRACE_IRQFLAGS_SUPPORT
126 bool
127 default y
128
4a2581a0
TG
129config HARDIRQS_SW_RESEND
130 bool
131 default y
132
133config GENERIC_IRQ_PROBE
134 bool
135 default y
136
95c354fe
NP
137config GENERIC_LOCKBREAK
138 bool
139 default y
140 depends on SMP && PREEMPT
141
1da177e4
LT
142config RWSEM_GENERIC_SPINLOCK
143 bool
144 default y
145
146config RWSEM_XCHGADD_ALGORITHM
147 bool
148
f0d1b0b3
DH
149config ARCH_HAS_ILOG2_U32
150 bool
f0d1b0b3
DH
151
152config ARCH_HAS_ILOG2_U64
153 bool
f0d1b0b3 154
89c52ed4
BD
155config ARCH_HAS_CPUFREQ
156 bool
157 help
158 Internal node to signify that the ARCH has CPUFREQ support
159 and that the relevant menu configurations are displayed for
160 it.
161
c7b0aff4
KH
162config ARCH_HAS_CPU_IDLE_WAIT
163 def_bool y
164
b89c3b16
AM
165config GENERIC_HWEIGHT
166 bool
167 default y
168
1da177e4
LT
169config GENERIC_CALIBRATE_DELAY
170 bool
171 default y
172
a08b6b79
AV
173config ARCH_MAY_HAVE_PC_FDC
174 bool
175
5ac6da66
CL
176config ZONE_DMA
177 bool
5ac6da66 178
ccd7ab7f
FT
179config NEED_DMA_MAP_STATE
180 def_bool y
181
58af4a24
RH
182config ARCH_HAS_DMA_SET_COHERENT_MASK
183 bool
184
1da177e4
LT
185config GENERIC_ISA_DMA
186 bool
187
1da177e4
LT
188config FIQ
189 bool
190
13a5045d
RH
191config NEED_RET_TO_USER
192 bool
193
034d2f5a
AV
194config ARCH_MTD_XIP
195 bool
196
c760fc19
HC
197config VECTORS_BASE
198 hex
6afd6fae 199 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
200 default DRAM_BASE if REMAP_VECTORS_TO_RAM
201 default 0x00000000
202 help
203 The base address of exception vectors.
204
dc21af99 205config ARM_PATCH_PHYS_VIRT
c1becedc
RK
206 bool "Patch physical to virtual translations at runtime" if EMBEDDED
207 default y
b511d75d 208 depends on !XIP_KERNEL && MMU
dc21af99
RK
209 depends on !ARCH_REALVIEW || !SPARSEMEM
210 help
111e9a5c
RK
211 Patch phys-to-virt and virt-to-phys translation functions at
212 boot and module load time according to the position of the
213 kernel in system memory.
dc21af99 214
111e9a5c 215 This can only be used with non-XIP MMU kernels where the base
daece596 216 of physical memory is at a 16MB boundary.
dc21af99 217
c1becedc
RK
218 Only disable this option if you know that you do not require
219 this feature (eg, building a kernel for a single machine) and
220 you need to shrink the kernel to the minimal size.
dc21af99 221
c334bc15
RH
222config NEED_MACH_IO_H
223 bool
224 help
225 Select this when mach/io.h is required to provide special
226 definitions for this platform. The need for mach/io.h should
227 be avoided when possible.
228
0cdc8b92 229config NEED_MACH_MEMORY_H
1b9f95f8
NP
230 bool
231 help
0cdc8b92
NP
232 Select this when mach/memory.h is required to provide special
233 definitions for this platform. The need for mach/memory.h should
234 be avoided when possible.
dc21af99 235
1b9f95f8 236config PHYS_OFFSET
974c0724 237 hex "Physical address of main memory" if MMU
0cdc8b92 238 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 239 default DRAM_BASE if !MMU
111e9a5c 240 help
1b9f95f8
NP
241 Please provide the physical address corresponding to the
242 location of main memory in your system.
cada3c08 243
87e040b6
SG
244config GENERIC_BUG
245 def_bool y
246 depends on BUG
247
1da177e4
LT
248source "init/Kconfig"
249
dc52ddc0
MH
250source "kernel/Kconfig.freezer"
251
1da177e4
LT
252menu "System Type"
253
3c427975
HC
254config MMU
255 bool "MMU-based Paged Memory Management Support"
256 default y
257 help
258 Select if you want MMU-based virtualised addressing space
259 support by paged memory management. If unsure, say 'Y'.
260
ccf50e23
RK
261#
262# The "ARM system type" choice list is ordered alphabetically by option
263# text. Please add new entries in the option alphabetic order.
264#
1da177e4
LT
265choice
266 prompt "ARM system type"
6a0e2430 267 default ARCH_VERSATILE
1da177e4 268
4af6fee1
DS
269config ARCH_INTEGRATOR
270 bool "ARM Ltd. Integrator family"
271 select ARM_AMBA
89c52ed4 272 select ARCH_HAS_CPUFREQ
6d803ba7 273 select CLKDEV_LOOKUP
aa3831cf 274 select HAVE_MACH_CLKDEV
9904f793 275 select HAVE_TCM
c5a0adb5 276 select ICST
13edd86d 277 select GENERIC_CLOCKEVENTS
f4b8b319 278 select PLAT_VERSATILE
c41b16f8 279 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 280 select NEED_MACH_IO_H
0cdc8b92 281 select NEED_MACH_MEMORY_H
695436e3 282 select SPARSE_IRQ
4af6fee1
DS
283 help
284 Support for ARM's Integrator platform.
285
286config ARCH_REALVIEW
287 bool "ARM Ltd. RealView family"
288 select ARM_AMBA
6d803ba7 289 select CLKDEV_LOOKUP
aa3831cf 290 select HAVE_MACH_CLKDEV
c5a0adb5 291 select ICST
ae30ceac 292 select GENERIC_CLOCKEVENTS
eb7fffa3 293 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 294 select PLAT_VERSATILE
3cb5ee49 295 select PLAT_VERSATILE_CLCD
e3887714 296 select ARM_TIMER_SP804
b56ba8aa 297 select GPIO_PL061 if GPIOLIB
0cdc8b92 298 select NEED_MACH_MEMORY_H
4af6fee1
DS
299 help
300 This enables support for ARM Ltd RealView boards.
301
302config ARCH_VERSATILE
303 bool "ARM Ltd. Versatile family"
304 select ARM_AMBA
305 select ARM_VIC
6d803ba7 306 select CLKDEV_LOOKUP
aa3831cf 307 select HAVE_MACH_CLKDEV
c5a0adb5 308 select ICST
89df1272 309 select GENERIC_CLOCKEVENTS
bbeddc43 310 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 311 select PLAT_VERSATILE
3414ba8c 312 select PLAT_VERSATILE_CLCD
c41b16f8 313 select PLAT_VERSATILE_FPGA_IRQ
e3887714 314 select ARM_TIMER_SP804
4af6fee1
DS
315 help
316 This enables support for ARM Ltd Versatile board.
317
ceade897
RK
318config ARCH_VEXPRESS
319 bool "ARM Ltd. Versatile Express family"
320 select ARCH_WANT_OPTIONAL_GPIOLIB
321 select ARM_AMBA
322 select ARM_TIMER_SP804
6d803ba7 323 select CLKDEV_LOOKUP
aa3831cf 324 select HAVE_MACH_CLKDEV
ceade897 325 select GENERIC_CLOCKEVENTS
ceade897 326 select HAVE_CLK
95c34f83 327 select HAVE_PATA_PLATFORM
ceade897 328 select ICST
ba81f502 329 select NO_IOPORT
ceade897 330 select PLAT_VERSATILE
0fb44b91 331 select PLAT_VERSATILE_CLCD
ceade897
RK
332 help
333 This enables support for the ARM Ltd Versatile Express boards.
334
8fc5ffa0
AV
335config ARCH_AT91
336 bool "Atmel AT91"
f373e8c0 337 select ARCH_REQUIRE_GPIOLIB
93686ae8 338 select HAVE_CLK
bd602995 339 select CLKDEV_LOOKUP
e261501d 340 select IRQ_DOMAIN
1ac02d79 341 select NEED_MACH_IO_H if PCCARD
4af6fee1 342 help
2b3b3516 343 This enables support for systems based on the Atmel AT91RM9200,
9918ceaf 344 AT91SAM9 processors.
4af6fee1 345
ccf50e23
RK
346config ARCH_BCMRING
347 bool "Broadcom BCMRING"
348 depends on MMU
349 select CPU_V6
350 select ARM_AMBA
82d63734 351 select ARM_TIMER_SP804
6d803ba7 352 select CLKDEV_LOOKUP
ccf50e23
RK
353 select GENERIC_CLOCKEVENTS
354 select ARCH_WANT_OPTIONAL_GPIOLIB
355 help
356 Support for Broadcom's BCMRing platform.
357
220e6cf7
RH
358config ARCH_HIGHBANK
359 bool "Calxeda Highbank-based"
360 select ARCH_WANT_OPTIONAL_GPIOLIB
361 select ARM_AMBA
362 select ARM_GIC
363 select ARM_TIMER_SP804
22d80379 364 select CACHE_L2X0
220e6cf7
RH
365 select CLKDEV_LOOKUP
366 select CPU_V7
367 select GENERIC_CLOCKEVENTS
368 select HAVE_ARM_SCU
3b55658a 369 select HAVE_SMP
fdfa64a4 370 select SPARSE_IRQ
220e6cf7
RH
371 select USE_OF
372 help
373 Support for the Calxeda Highbank SoC based boards.
374
1da177e4 375config ARCH_CLPS711X
4af6fee1 376 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 377 select CPU_ARM720T
5cfc8ee0 378 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 379 select NEED_MACH_MEMORY_H
f999b8bd
MM
380 help
381 Support for Cirrus Logic 711x/721x based boards.
1da177e4 382
d94f944e
AV
383config ARCH_CNS3XXX
384 bool "Cavium Networks CNS3XXX family"
00d2711d 385 select CPU_V6K
d94f944e
AV
386 select GENERIC_CLOCKEVENTS
387 select ARM_GIC
ce5ea9f3 388 select MIGHT_HAVE_CACHE_L2X0
0b05da72 389 select MIGHT_HAVE_PCI
5f32f7a0 390 select PCI_DOMAINS if PCI
d94f944e
AV
391 help
392 Support for Cavium Networks CNS3XXX platform.
393
788c9700
RK
394config ARCH_GEMINI
395 bool "Cortina Systems Gemini"
396 select CPU_FA526
788c9700 397 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 398 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
399 help
400 Support for the Cortina Systems Gemini family SoCs
401
3a6cb8ce
AB
402config ARCH_PRIMA2
403 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
404 select CPU_V7
3a6cb8ce
AB
405 select NO_IOPORT
406 select GENERIC_CLOCKEVENTS
407 select CLKDEV_LOOKUP
408 select GENERIC_IRQ_CHIP
ce5ea9f3 409 select MIGHT_HAVE_CACHE_L2X0
3a6cb8ce
AB
410 select USE_OF
411 select ZONE_DMA
412 help
413 Support for CSR SiRFSoC ARM Cortex A9 Platform
414
1da177e4
LT
415config ARCH_EBSA110
416 bool "EBSA-110"
c750815e 417 select CPU_SA110
f7e68bbf 418 select ISA
c5eb2a2b 419 select NO_IOPORT
5cfc8ee0 420 select ARCH_USES_GETTIMEOFFSET
c334bc15 421 select NEED_MACH_IO_H
0cdc8b92 422 select NEED_MACH_MEMORY_H
1da177e4
LT
423 help
424 This is an evaluation board for the StrongARM processor available
f6c8965a 425 from Digital. It has limited hardware on-board, including an
1da177e4
LT
426 Ethernet interface, two PCMCIA sockets, two serial ports and a
427 parallel port.
428
e7736d47
LB
429config ARCH_EP93XX
430 bool "EP93xx-based"
c750815e 431 select CPU_ARM920T
e7736d47
LB
432 select ARM_AMBA
433 select ARM_VIC
6d803ba7 434 select CLKDEV_LOOKUP
7444a72e 435 select ARCH_REQUIRE_GPIOLIB
eb33575c 436 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 437 select ARCH_USES_GETTIMEOFFSET
5725aeae 438 select NEED_MACH_MEMORY_H
e7736d47
LB
439 help
440 This enables support for the Cirrus EP93xx series of CPUs.
441
1da177e4
LT
442config ARCH_FOOTBRIDGE
443 bool "FootBridge"
c750815e 444 select CPU_SA110
1da177e4 445 select FOOTBRIDGE
4e8d7637 446 select GENERIC_CLOCKEVENTS
d0ee9f40 447 select HAVE_IDE
c334bc15 448 select NEED_MACH_IO_H
0cdc8b92 449 select NEED_MACH_MEMORY_H
f999b8bd
MM
450 help
451 Support for systems based on the DC21285 companion chip
452 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 453
788c9700
RK
454config ARCH_MXC
455 bool "Freescale MXC/iMX-based"
788c9700 456 select GENERIC_CLOCKEVENTS
788c9700 457 select ARCH_REQUIRE_GPIOLIB
6d803ba7 458 select CLKDEV_LOOKUP
234b6ced 459 select CLKSRC_MMIO
8b6c44f1 460 select GENERIC_IRQ_CHIP
ffa2ea3f 461 select MULTI_IRQ_HANDLER
788c9700
RK
462 help
463 Support for Freescale MXC/iMX-based family of processors
464
1d3f33d5
SG
465config ARCH_MXS
466 bool "Freescale MXS-based"
467 select GENERIC_CLOCKEVENTS
468 select ARCH_REQUIRE_GPIOLIB
b9214b97 469 select CLKDEV_LOOKUP
5c61ddcf 470 select CLKSRC_MMIO
6abda3e1 471 select HAVE_CLK_PREPARE
1d3f33d5
SG
472 help
473 Support for Freescale MXS-based family of processors
474
4af6fee1
DS
475config ARCH_NETX
476 bool "Hilscher NetX based"
234b6ced 477 select CLKSRC_MMIO
c750815e 478 select CPU_ARM926T
4af6fee1 479 select ARM_VIC
2fcfe6b8 480 select GENERIC_CLOCKEVENTS
f999b8bd 481 help
4af6fee1
DS
482 This enables support for systems based on the Hilscher NetX Soc
483
484config ARCH_H720X
485 bool "Hynix HMS720x-based"
c750815e 486 select CPU_ARM720T
4af6fee1 487 select ISA_DMA_API
5cfc8ee0 488 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
489 help
490 This enables support for systems based on the Hynix HMS720x
491
3b938be6
RK
492config ARCH_IOP13XX
493 bool "IOP13xx-based"
494 depends on MMU
c750815e 495 select CPU_XSC3
3b938be6
RK
496 select PLAT_IOP
497 select PCI
498 select ARCH_SUPPORTS_MSI
8d5796d2 499 select VMSPLIT_1G
c334bc15 500 select NEED_MACH_IO_H
0cdc8b92 501 select NEED_MACH_MEMORY_H
13a5045d 502 select NEED_RET_TO_USER
3b938be6
RK
503 help
504 Support for Intel's IOP13XX (XScale) family of processors.
505
3f7e5815
LB
506config ARCH_IOP32X
507 bool "IOP32x-based"
a4f7e763 508 depends on MMU
c750815e 509 select CPU_XSCALE
c334bc15 510 select NEED_MACH_IO_H
13a5045d 511 select NEED_RET_TO_USER
7ae1f7ec 512 select PLAT_IOP
f7e68bbf 513 select PCI
bb2b180c 514 select ARCH_REQUIRE_GPIOLIB
f999b8bd 515 help
3f7e5815
LB
516 Support for Intel's 80219 and IOP32X (XScale) family of
517 processors.
518
519config ARCH_IOP33X
520 bool "IOP33x-based"
521 depends on MMU
c750815e 522 select CPU_XSCALE
c334bc15 523 select NEED_MACH_IO_H
13a5045d 524 select NEED_RET_TO_USER
7ae1f7ec 525 select PLAT_IOP
3f7e5815 526 select PCI
bb2b180c 527 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
528 help
529 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 530
3b938be6
RK
531config ARCH_IXP23XX
532 bool "IXP23XX-based"
a4f7e763 533 depends on MMU
c750815e 534 select CPU_XSC3
3b938be6 535 select PCI
5cfc8ee0 536 select ARCH_USES_GETTIMEOFFSET
c334bc15 537 select NEED_MACH_IO_H
0cdc8b92 538 select NEED_MACH_MEMORY_H
f999b8bd 539 help
3b938be6 540 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
541
542config ARCH_IXP2000
543 bool "IXP2400/2800-based"
a4f7e763 544 depends on MMU
c750815e 545 select CPU_XSCALE
f7e68bbf 546 select PCI
5cfc8ee0 547 select ARCH_USES_GETTIMEOFFSET
c334bc15 548 select NEED_MACH_IO_H
0cdc8b92 549 select NEED_MACH_MEMORY_H
f999b8bd
MM
550 help
551 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 552
3b938be6
RK
553config ARCH_IXP4XX
554 bool "IXP4xx-based"
a4f7e763 555 depends on MMU
58af4a24 556 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 557 select CLKSRC_MMIO
c750815e 558 select CPU_XSCALE
8858e9af 559 select GENERIC_GPIO
3b938be6 560 select GENERIC_CLOCKEVENTS
0b05da72 561 select MIGHT_HAVE_PCI
c334bc15 562 select NEED_MACH_IO_H
485bdde7 563 select DMABOUNCE if PCI
c4713074 564 help
3b938be6 565 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 566
edabd38e
SB
567config ARCH_DOVE
568 bool "Marvell Dove"
7b769bb3 569 select CPU_V7
edabd38e 570 select PCI
edabd38e 571 select ARCH_REQUIRE_GPIOLIB
edabd38e 572 select GENERIC_CLOCKEVENTS
c334bc15 573 select NEED_MACH_IO_H
edabd38e
SB
574 select PLAT_ORION
575 help
576 Support for the Marvell Dove SoC 88AP510
577
651c74c7
SB
578config ARCH_KIRKWOOD
579 bool "Marvell Kirkwood"
c750815e 580 select CPU_FEROCEON
651c74c7 581 select PCI
a8865655 582 select ARCH_REQUIRE_GPIOLIB
651c74c7 583 select GENERIC_CLOCKEVENTS
c334bc15 584 select NEED_MACH_IO_H
651c74c7
SB
585 select PLAT_ORION
586 help
587 Support for the following Marvell Kirkwood series SoCs:
588 88F6180, 88F6192 and 88F6281.
589
40805949
KW
590config ARCH_LPC32XX
591 bool "NXP LPC32XX"
234b6ced 592 select CLKSRC_MMIO
40805949
KW
593 select CPU_ARM926T
594 select ARCH_REQUIRE_GPIOLIB
595 select HAVE_IDE
596 select ARM_AMBA
597 select USB_ARCH_HAS_OHCI
6d803ba7 598 select CLKDEV_LOOKUP
40805949
KW
599 select GENERIC_CLOCKEVENTS
600 help
601 Support for the NXP LPC32XX family of processors
602
794d15b2
SS
603config ARCH_MV78XX0
604 bool "Marvell MV78xx0"
c750815e 605 select CPU_FEROCEON
794d15b2 606 select PCI
a8865655 607 select ARCH_REQUIRE_GPIOLIB
794d15b2 608 select GENERIC_CLOCKEVENTS
c334bc15 609 select NEED_MACH_IO_H
794d15b2
SS
610 select PLAT_ORION
611 help
612 Support for the following Marvell MV78xx0 series SoCs:
613 MV781x0, MV782x0.
614
9dd0b194 615config ARCH_ORION5X
585cf175
TP
616 bool "Marvell Orion"
617 depends on MMU
c750815e 618 select CPU_FEROCEON
038ee083 619 select PCI
a8865655 620 select ARCH_REQUIRE_GPIOLIB
51cbff1d 621 select GENERIC_CLOCKEVENTS
69b02f6a 622 select PLAT_ORION
585cf175 623 help
9dd0b194 624 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 625 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 626 Orion-2 (5281), Orion-1-90 (6183).
585cf175 627
788c9700 628config ARCH_MMP
2f7e8fae 629 bool "Marvell PXA168/910/MMP2"
788c9700 630 depends on MMU
788c9700 631 select ARCH_REQUIRE_GPIOLIB
6d803ba7 632 select CLKDEV_LOOKUP
788c9700 633 select GENERIC_CLOCKEVENTS
157d2644 634 select GPIO_PXA
788c9700
RK
635 select TICK_ONESHOT
636 select PLAT_PXA
0bd86961 637 select SPARSE_IRQ
3c7241bd 638 select GENERIC_ALLOCATOR
788c9700 639 help
2f7e8fae 640 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
641
642config ARCH_KS8695
643 bool "Micrel/Kendin KS8695"
644 select CPU_ARM922T
98830bc9 645 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 646 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 647 select NEED_MACH_MEMORY_H
788c9700
RK
648 help
649 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
650 System-on-Chip devices.
651
788c9700
RK
652config ARCH_W90X900
653 bool "Nuvoton W90X900 CPU"
654 select CPU_ARM926T
c52d3d68 655 select ARCH_REQUIRE_GPIOLIB
6d803ba7 656 select CLKDEV_LOOKUP
6fa5d5f7 657 select CLKSRC_MMIO
58b5369e 658 select GENERIC_CLOCKEVENTS
788c9700 659 help
a8bc4ead 660 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
661 At present, the w90x900 has been renamed nuc900, regarding
662 the ARM series product line, you can login the following
663 link address to know more.
664
665 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
666 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 667
c5f80065
EG
668config ARCH_TEGRA
669 bool "NVIDIA Tegra"
4073723a 670 select CLKDEV_LOOKUP
234b6ced 671 select CLKSRC_MMIO
c5f80065
EG
672 select GENERIC_CLOCKEVENTS
673 select GENERIC_GPIO
674 select HAVE_CLK
3b55658a 675 select HAVE_SMP
ce5ea9f3 676 select MIGHT_HAVE_CACHE_L2X0
c334bc15 677 select NEED_MACH_IO_H if PCI
7056d423 678 select ARCH_HAS_CPUFREQ
c5f80065
EG
679 help
680 This enables support for NVIDIA Tegra based systems (Tegra APX,
681 Tegra 6xx and Tegra 2 series).
682
af75655c
JI
683config ARCH_PICOXCELL
684 bool "Picochip picoXcell"
685 select ARCH_REQUIRE_GPIOLIB
686 select ARM_PATCH_PHYS_VIRT
687 select ARM_VIC
688 select CPU_V6K
689 select DW_APB_TIMER
690 select GENERIC_CLOCKEVENTS
691 select GENERIC_GPIO
af75655c
JI
692 select HAVE_TCM
693 select NO_IOPORT
98e27a5c 694 select SPARSE_IRQ
af75655c
JI
695 select USE_OF
696 help
697 This enables support for systems based on the Picochip picoXcell
698 family of Femtocell devices. The picoxcell support requires device tree
699 for all boards.
700
4af6fee1
DS
701config ARCH_PNX4008
702 bool "Philips Nexperia PNX4008 Mobile"
c750815e 703 select CPU_ARM926T
6d803ba7 704 select CLKDEV_LOOKUP
5cfc8ee0 705 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
706 help
707 This enables support for Philips PNX4008 mobile platform.
708
1da177e4 709config ARCH_PXA
2c8086a5 710 bool "PXA2xx/PXA3xx-based"
a4f7e763 711 depends on MMU
034d2f5a 712 select ARCH_MTD_XIP
89c52ed4 713 select ARCH_HAS_CPUFREQ
6d803ba7 714 select CLKDEV_LOOKUP
234b6ced 715 select CLKSRC_MMIO
7444a72e 716 select ARCH_REQUIRE_GPIOLIB
981d0f39 717 select GENERIC_CLOCKEVENTS
157d2644 718 select GPIO_PXA
a88264c2 719 select TICK_ONESHOT
bd5ce433 720 select PLAT_PXA
6ac6b817 721 select SPARSE_IRQ
4e234cc0 722 select AUTO_ZRELADDR
8a97ae2f 723 select MULTI_IRQ_HANDLER
15e0d9e3 724 select ARM_CPU_SUSPEND if PM
d0ee9f40 725 select HAVE_IDE
f999b8bd 726 help
2c8086a5 727 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 728
788c9700
RK
729config ARCH_MSM
730 bool "Qualcomm MSM"
4b536b8d 731 select HAVE_CLK
49cbe786 732 select GENERIC_CLOCKEVENTS
923a081c 733 select ARCH_REQUIRE_GPIOLIB
bd32344a 734 select CLKDEV_LOOKUP
49cbe786 735 help
4b53eb4f
DW
736 Support for Qualcomm MSM/QSD based systems. This runs on the
737 apps processor of the MSM/QSD and depends on a shared memory
738 interface to the modem processor which runs the baseband
739 stack and controls some vital subsystems
740 (clock and power control, etc).
49cbe786 741
c793c1b0 742config ARCH_SHMOBILE
6d72ad35
PM
743 bool "Renesas SH-Mobile / R-Mobile"
744 select HAVE_CLK
5e93c6b4 745 select CLKDEV_LOOKUP
aa3831cf 746 select HAVE_MACH_CLKDEV
3b55658a 747 select HAVE_SMP
6d72ad35 748 select GENERIC_CLOCKEVENTS
ce5ea9f3 749 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
750 select NO_IOPORT
751 select SPARSE_IRQ
60f1435c 752 select MULTI_IRQ_HANDLER
e3e01091 753 select PM_GENERIC_DOMAINS if PM
0cdc8b92 754 select NEED_MACH_MEMORY_H
c793c1b0 755 help
6d72ad35 756 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 757
1da177e4
LT
758config ARCH_RPC
759 bool "RiscPC"
760 select ARCH_ACORN
761 select FIQ
a08b6b79 762 select ARCH_MAY_HAVE_PC_FDC
341eb781 763 select HAVE_PATA_PLATFORM
065909b9 764 select ISA_DMA_API
5ea81769 765 select NO_IOPORT
07f841b7 766 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 767 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 768 select HAVE_IDE
c334bc15 769 select NEED_MACH_IO_H
0cdc8b92 770 select NEED_MACH_MEMORY_H
1da177e4
LT
771 help
772 On the Acorn Risc-PC, Linux can support the internal IDE disk and
773 CD-ROM interface, serial and parallel port, and the floppy drive.
774
775config ARCH_SA1100
776 bool "SA1100-based"
234b6ced 777 select CLKSRC_MMIO
c750815e 778 select CPU_SA1100
f7e68bbf 779 select ISA
05944d74 780 select ARCH_SPARSEMEM_ENABLE
034d2f5a 781 select ARCH_MTD_XIP
89c52ed4 782 select ARCH_HAS_CPUFREQ
1937f5b9 783 select CPU_FREQ
3e238be2 784 select GENERIC_CLOCKEVENTS
4a8f8340 785 select CLKDEV_LOOKUP
3e238be2 786 select TICK_ONESHOT
7444a72e 787 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 788 select HAVE_IDE
0cdc8b92 789 select NEED_MACH_MEMORY_H
375dec92 790 select SPARSE_IRQ
f999b8bd
MM
791 help
792 Support for StrongARM 11x0 based boards.
1da177e4 793
b130d5c2
KK
794config ARCH_S3C24XX
795 bool "Samsung S3C24XX SoCs"
0a938b97 796 select GENERIC_GPIO
9d56c02a 797 select ARCH_HAS_CPUFREQ
9483a578 798 select HAVE_CLK
e83626f2 799 select CLKDEV_LOOKUP
5cfc8ee0 800 select ARCH_USES_GETTIMEOFFSET
20676c15 801 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
802 select HAVE_S3C_RTC if RTC_CLASS
803 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 804 select NEED_MACH_IO_H
1da177e4 805 help
b130d5c2
KK
806 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
807 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
808 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
809 Samsung SMDK2410 development board (and derivatives).
63b1f51b 810
a08ab637
BD
811config ARCH_S3C64XX
812 bool "Samsung S3C64XX"
89f1fa08 813 select PLAT_SAMSUNG
89f0ce72 814 select CPU_V6
89f0ce72 815 select ARM_VIC
a08ab637 816 select HAVE_CLK
6700397a 817 select HAVE_TCM
226e85f4 818 select CLKDEV_LOOKUP
89f0ce72 819 select NO_IOPORT
5cfc8ee0 820 select ARCH_USES_GETTIMEOFFSET
89c52ed4 821 select ARCH_HAS_CPUFREQ
89f0ce72
BD
822 select ARCH_REQUIRE_GPIOLIB
823 select SAMSUNG_CLKSRC
824 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 825 select S3C_GPIO_TRACK
89f0ce72
BD
826 select S3C_DEV_NAND
827 select USB_ARCH_HAS_OHCI
828 select SAMSUNG_GPIOLIB_4BIT
20676c15 829 select HAVE_S3C2410_I2C if I2C
c39d8d55 830 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
831 help
832 Samsung S3C64XX series based systems
833
49b7a491
KK
834config ARCH_S5P64X0
835 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
836 select CPU_V6
837 select GENERIC_GPIO
838 select HAVE_CLK
d8b22d25 839 select CLKDEV_LOOKUP
0665ccc4 840 select CLKSRC_MMIO
c39d8d55 841 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 842 select GENERIC_CLOCKEVENTS
20676c15 843 select HAVE_S3C2410_I2C if I2C
754961a8 844 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 845 help
49b7a491
KK
846 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
847 SMDK6450.
c4ffccdd 848
acc84707
MS
849config ARCH_S5PC100
850 bool "Samsung S5PC100"
5a7652f2
BM
851 select GENERIC_GPIO
852 select HAVE_CLK
29e8eb0f 853 select CLKDEV_LOOKUP
5a7652f2 854 select CPU_V7
925c68cd 855 select ARCH_USES_GETTIMEOFFSET
20676c15 856 select HAVE_S3C2410_I2C if I2C
754961a8 857 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 858 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 859 help
acc84707 860 Samsung S5PC100 series based systems
5a7652f2 861
170f4e42
KK
862config ARCH_S5PV210
863 bool "Samsung S5PV210/S5PC110"
864 select CPU_V7
eecb6a84 865 select ARCH_SPARSEMEM_ENABLE
0f75a96b 866 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
867 select GENERIC_GPIO
868 select HAVE_CLK
b2a9dd46 869 select CLKDEV_LOOKUP
0665ccc4 870 select CLKSRC_MMIO
d8144aea 871 select ARCH_HAS_CPUFREQ
9e65bbf2 872 select GENERIC_CLOCKEVENTS
20676c15 873 select HAVE_S3C2410_I2C if I2C
754961a8 874 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 875 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 876 select NEED_MACH_MEMORY_H
170f4e42
KK
877 help
878 Samsung S5PV210/S5PC110 series based systems
879
83014579
KK
880config ARCH_EXYNOS
881 bool "SAMSUNG EXYNOS"
cc0e72b8 882 select CPU_V7
f567fa6f 883 select ARCH_SPARSEMEM_ENABLE
0f75a96b 884 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
885 select GENERIC_GPIO
886 select HAVE_CLK
badc4f2d 887 select CLKDEV_LOOKUP
b333fb16 888 select ARCH_HAS_CPUFREQ
cc0e72b8 889 select GENERIC_CLOCKEVENTS
754961a8 890 select HAVE_S3C_RTC if RTC_CLASS
20676c15 891 select HAVE_S3C2410_I2C if I2C
c39d8d55 892 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 893 select NEED_MACH_MEMORY_H
cc0e72b8 894 help
83014579 895 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 896
1da177e4
LT
897config ARCH_SHARK
898 bool "Shark"
c750815e 899 select CPU_SA110
f7e68bbf
RK
900 select ISA
901 select ISA_DMA
3bca103a 902 select ZONE_DMA
f7e68bbf 903 select PCI
5cfc8ee0 904 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 905 select NEED_MACH_MEMORY_H
c334bc15 906 select NEED_MACH_IO_H
f999b8bd
MM
907 help
908 Support for the StrongARM based Digital DNARD machine, also known
909 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 910
d98aac75
LW
911config ARCH_U300
912 bool "ST-Ericsson U300 Series"
913 depends on MMU
234b6ced 914 select CLKSRC_MMIO
d98aac75 915 select CPU_ARM926T
bc581770 916 select HAVE_TCM
d98aac75 917 select ARM_AMBA
5485c1e0 918 select ARM_PATCH_PHYS_VIRT
d98aac75 919 select ARM_VIC
d98aac75 920 select GENERIC_CLOCKEVENTS
6d803ba7 921 select CLKDEV_LOOKUP
aa3831cf 922 select HAVE_MACH_CLKDEV
d98aac75 923 select GENERIC_GPIO
cc890cd7 924 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
925 help
926 Support for ST-Ericsson U300 series mobile platforms.
927
ccf50e23
RK
928config ARCH_U8500
929 bool "ST-Ericsson U8500 Series"
67ae14fc 930 depends on MMU
ccf50e23
RK
931 select CPU_V7
932 select ARM_AMBA
ccf50e23 933 select GENERIC_CLOCKEVENTS
6d803ba7 934 select CLKDEV_LOOKUP
94bdc0e2 935 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 936 select ARCH_HAS_CPUFREQ
3b55658a 937 select HAVE_SMP
ce5ea9f3 938 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
939 help
940 Support for ST-Ericsson's Ux500 architecture
941
942config ARCH_NOMADIK
943 bool "STMicroelectronics Nomadik"
944 select ARM_AMBA
945 select ARM_VIC
946 select CPU_ARM926T
6d803ba7 947 select CLKDEV_LOOKUP
ccf50e23 948 select GENERIC_CLOCKEVENTS
ce5ea9f3 949 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
950 select ARCH_REQUIRE_GPIOLIB
951 help
952 Support for the Nomadik platform by ST-Ericsson
953
7c6337e2
KH
954config ARCH_DAVINCI
955 bool "TI DaVinci"
7c6337e2 956 select GENERIC_CLOCKEVENTS
dce1115b 957 select ARCH_REQUIRE_GPIOLIB
3bca103a 958 select ZONE_DMA
9232fcc9 959 select HAVE_IDE
6d803ba7 960 select CLKDEV_LOOKUP
20e9969b 961 select GENERIC_ALLOCATOR
dc7ad3b3 962 select GENERIC_IRQ_CHIP
ae88e05a 963 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
964 help
965 Support for TI's DaVinci platform.
966
3b938be6
RK
967config ARCH_OMAP
968 bool "TI OMAP"
9483a578 969 select HAVE_CLK
7444a72e 970 select ARCH_REQUIRE_GPIOLIB
89c52ed4 971 select ARCH_HAS_CPUFREQ
354a183f 972 select CLKSRC_MMIO
06cad098 973 select GENERIC_CLOCKEVENTS
9af915da 974 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 975 help
6e457bb0 976 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 977
cee37e50
VK
978config PLAT_SPEAR
979 bool "ST SPEAr"
980 select ARM_AMBA
981 select ARCH_REQUIRE_GPIOLIB
6d803ba7 982 select CLKDEV_LOOKUP
5df33a62 983 select COMMON_CLK
d6e15d78 984 select CLKSRC_MMIO
cee37e50 985 select GENERIC_CLOCKEVENTS
cee37e50
VK
986 select HAVE_CLK
987 help
988 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
989
21f47fbc
AC
990config ARCH_VT8500
991 bool "VIA/WonderMedia 85xx"
992 select CPU_ARM926T
993 select GENERIC_GPIO
994 select ARCH_HAS_CPUFREQ
995 select GENERIC_CLOCKEVENTS
996 select ARCH_REQUIRE_GPIOLIB
997 select HAVE_PWM
998 help
999 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1000
b85a3ef4
JL
1001config ARCH_ZYNQ
1002 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1003 select CPU_V7
02c981c0
BD
1004 select GENERIC_CLOCKEVENTS
1005 select CLKDEV_LOOKUP
b85a3ef4
JL
1006 select ARM_GIC
1007 select ARM_AMBA
1008 select ICST
ce5ea9f3 1009 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1010 select USE_OF
02c981c0 1011 help
b85a3ef4 1012 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1013endchoice
1014
ccf50e23
RK
1015#
1016# This is sorted alphabetically by mach-* pathname. However, plat-*
1017# Kconfigs may be included either alphabetically (according to the
1018# plat- suffix) or along side the corresponding mach-* source.
1019#
95b8f20f
RK
1020source "arch/arm/mach-at91/Kconfig"
1021
1022source "arch/arm/mach-bcmring/Kconfig"
1023
1da177e4
LT
1024source "arch/arm/mach-clps711x/Kconfig"
1025
d94f944e
AV
1026source "arch/arm/mach-cns3xxx/Kconfig"
1027
95b8f20f
RK
1028source "arch/arm/mach-davinci/Kconfig"
1029
1030source "arch/arm/mach-dove/Kconfig"
1031
e7736d47
LB
1032source "arch/arm/mach-ep93xx/Kconfig"
1033
1da177e4
LT
1034source "arch/arm/mach-footbridge/Kconfig"
1035
59d3a193
PZ
1036source "arch/arm/mach-gemini/Kconfig"
1037
95b8f20f
RK
1038source "arch/arm/mach-h720x/Kconfig"
1039
1da177e4
LT
1040source "arch/arm/mach-integrator/Kconfig"
1041
3f7e5815
LB
1042source "arch/arm/mach-iop32x/Kconfig"
1043
1044source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1045
285f5fa7
DW
1046source "arch/arm/mach-iop13xx/Kconfig"
1047
1da177e4
LT
1048source "arch/arm/mach-ixp4xx/Kconfig"
1049
1050source "arch/arm/mach-ixp2000/Kconfig"
1051
c4713074
LB
1052source "arch/arm/mach-ixp23xx/Kconfig"
1053
95b8f20f
RK
1054source "arch/arm/mach-kirkwood/Kconfig"
1055
1056source "arch/arm/mach-ks8695/Kconfig"
1057
40805949
KW
1058source "arch/arm/mach-lpc32xx/Kconfig"
1059
95b8f20f
RK
1060source "arch/arm/mach-msm/Kconfig"
1061
794d15b2
SS
1062source "arch/arm/mach-mv78xx0/Kconfig"
1063
95b8f20f 1064source "arch/arm/plat-mxc/Kconfig"
1da177e4 1065
1d3f33d5
SG
1066source "arch/arm/mach-mxs/Kconfig"
1067
95b8f20f 1068source "arch/arm/mach-netx/Kconfig"
49cbe786 1069
95b8f20f
RK
1070source "arch/arm/mach-nomadik/Kconfig"
1071source "arch/arm/plat-nomadik/Kconfig"
1072
d48af15e
TL
1073source "arch/arm/plat-omap/Kconfig"
1074
1075source "arch/arm/mach-omap1/Kconfig"
1da177e4 1076
1dbae815
TL
1077source "arch/arm/mach-omap2/Kconfig"
1078
9dd0b194 1079source "arch/arm/mach-orion5x/Kconfig"
585cf175 1080
95b8f20f
RK
1081source "arch/arm/mach-pxa/Kconfig"
1082source "arch/arm/plat-pxa/Kconfig"
585cf175 1083
95b8f20f
RK
1084source "arch/arm/mach-mmp/Kconfig"
1085
1086source "arch/arm/mach-realview/Kconfig"
1087
1088source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1089
cf383678 1090source "arch/arm/plat-samsung/Kconfig"
a21765a7 1091source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 1092source "arch/arm/plat-s5p/Kconfig"
a21765a7 1093
cee37e50 1094source "arch/arm/plat-spear/Kconfig"
a21765a7 1095
85fd6d63 1096source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1097if ARCH_S3C24XX
a21765a7
BD
1098source "arch/arm/mach-s3c2412/Kconfig"
1099source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1100endif
1da177e4 1101
a08ab637 1102if ARCH_S3C64XX
431107ea 1103source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1104endif
1105
49b7a491 1106source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1107
5a7652f2 1108source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1109
170f4e42
KK
1110source "arch/arm/mach-s5pv210/Kconfig"
1111
83014579 1112source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1113
882d01f9 1114source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1115
c5f80065
EG
1116source "arch/arm/mach-tegra/Kconfig"
1117
95b8f20f 1118source "arch/arm/mach-u300/Kconfig"
1da177e4 1119
95b8f20f 1120source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1121
1122source "arch/arm/mach-versatile/Kconfig"
1123
ceade897 1124source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1125source "arch/arm/plat-versatile/Kconfig"
ceade897 1126
21f47fbc
AC
1127source "arch/arm/mach-vt8500/Kconfig"
1128
7ec80ddf 1129source "arch/arm/mach-w90x900/Kconfig"
1130
1da177e4
LT
1131# Definitions to make life easier
1132config ARCH_ACORN
1133 bool
1134
7ae1f7ec
LB
1135config PLAT_IOP
1136 bool
469d3044 1137 select GENERIC_CLOCKEVENTS
7ae1f7ec 1138
69b02f6a
LB
1139config PLAT_ORION
1140 bool
bfe45e0b 1141 select CLKSRC_MMIO
dc7ad3b3 1142 select GENERIC_IRQ_CHIP
69b02f6a 1143
bd5ce433
EM
1144config PLAT_PXA
1145 bool
1146
f4b8b319
RK
1147config PLAT_VERSATILE
1148 bool
1149
e3887714
RK
1150config ARM_TIMER_SP804
1151 bool
bfe45e0b 1152 select CLKSRC_MMIO
a7bf6162 1153 select HAVE_SCHED_CLOCK
e3887714 1154
1da177e4
LT
1155source arch/arm/mm/Kconfig
1156
958cab0f
RK
1157config ARM_NR_BANKS
1158 int
1159 default 16 if ARCH_EP93XX
1160 default 8
1161
afe4b25e
LB
1162config IWMMXT
1163 bool "Enable iWMMXt support"
ef6c8445
HZ
1164 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1165 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1166 help
1167 Enable support for iWMMXt context switching at run time if
1168 running on a CPU that supports it.
1169
1da177e4
LT
1170config XSCALE_PMU
1171 bool
bfc994b5 1172 depends on CPU_XSCALE
1da177e4
LT
1173 default y
1174
0f4f0672 1175config CPU_HAS_PMU
e399b1a4 1176 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1177 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1178 default y
1179 bool
1180
52108641 1181config MULTI_IRQ_HANDLER
1182 bool
1183 help
1184 Allow each machine to specify it's own IRQ handler at run time.
1185
3b93e7b0
HC
1186if !MMU
1187source "arch/arm/Kconfig-nommu"
1188endif
1189
9cba3ccc
CM
1190config ARM_ERRATA_411920
1191 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1192 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1193 help
1194 Invalidation of the Instruction Cache operation can
1195 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1196 It does not affect the MPCore. This option enables the ARM Ltd.
1197 recommended workaround.
1198
7ce236fc
CM
1199config ARM_ERRATA_430973
1200 bool "ARM errata: Stale prediction on replaced interworking branch"
1201 depends on CPU_V7
1202 help
1203 This option enables the workaround for the 430973 Cortex-A8
1204 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1205 interworking branch is replaced with another code sequence at the
1206 same virtual address, whether due to self-modifying code or virtual
1207 to physical address re-mapping, Cortex-A8 does not recover from the
1208 stale interworking branch prediction. This results in Cortex-A8
1209 executing the new code sequence in the incorrect ARM or Thumb state.
1210 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1211 and also flushes the branch target cache at every context switch.
1212 Note that setting specific bits in the ACTLR register may not be
1213 available in non-secure mode.
1214
855c551f
CM
1215config ARM_ERRATA_458693
1216 bool "ARM errata: Processor deadlock when a false hazard is created"
1217 depends on CPU_V7
1218 help
1219 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1220 erratum. For very specific sequences of memory operations, it is
1221 possible for a hazard condition intended for a cache line to instead
1222 be incorrectly associated with a different cache line. This false
1223 hazard might then cause a processor deadlock. The workaround enables
1224 the L1 caching of the NEON accesses and disables the PLD instruction
1225 in the ACTLR register. Note that setting specific bits in the ACTLR
1226 register may not be available in non-secure mode.
1227
0516e464
CM
1228config ARM_ERRATA_460075
1229 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1230 depends on CPU_V7
1231 help
1232 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1233 erratum. Any asynchronous access to the L2 cache may encounter a
1234 situation in which recent store transactions to the L2 cache are lost
1235 and overwritten with stale memory contents from external memory. The
1236 workaround disables the write-allocate mode for the L2 cache via the
1237 ACTLR register. Note that setting specific bits in the ACTLR register
1238 may not be available in non-secure mode.
1239
9f05027c
WD
1240config ARM_ERRATA_742230
1241 bool "ARM errata: DMB operation may be faulty"
1242 depends on CPU_V7 && SMP
1243 help
1244 This option enables the workaround for the 742230 Cortex-A9
1245 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1246 between two write operations may not ensure the correct visibility
1247 ordering of the two writes. This workaround sets a specific bit in
1248 the diagnostic register of the Cortex-A9 which causes the DMB
1249 instruction to behave as a DSB, ensuring the correct behaviour of
1250 the two writes.
1251
a672e99b
WD
1252config ARM_ERRATA_742231
1253 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1254 depends on CPU_V7 && SMP
1255 help
1256 This option enables the workaround for the 742231 Cortex-A9
1257 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1258 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1259 accessing some data located in the same cache line, may get corrupted
1260 data due to bad handling of the address hazard when the line gets
1261 replaced from one of the CPUs at the same time as another CPU is
1262 accessing it. This workaround sets specific bits in the diagnostic
1263 register of the Cortex-A9 which reduces the linefill issuing
1264 capabilities of the processor.
1265
9e65582a 1266config PL310_ERRATA_588369
fa0ce403 1267 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1268 depends on CACHE_L2X0
9e65582a
SS
1269 help
1270 The PL310 L2 cache controller implements three types of Clean &
1271 Invalidate maintenance operations: by Physical Address
1272 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1273 They are architecturally defined to behave as the execution of a
1274 clean operation followed immediately by an invalidate operation,
1275 both performing to the same memory location. This functionality
1276 is not correctly implemented in PL310 as clean lines are not
2839e06c 1277 invalidated as a result of these operations.
cdf357f1
WD
1278
1279config ARM_ERRATA_720789
1280 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1281 depends on CPU_V7
cdf357f1
WD
1282 help
1283 This option enables the workaround for the 720789 Cortex-A9 (prior to
1284 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1285 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1286 As a consequence of this erratum, some TLB entries which should be
1287 invalidated are not, resulting in an incoherency in the system page
1288 tables. The workaround changes the TLB flushing routines to invalidate
1289 entries regardless of the ASID.
475d92fc 1290
1f0090a1 1291config PL310_ERRATA_727915
fa0ce403 1292 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1293 depends on CACHE_L2X0
1294 help
1295 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1296 operation (offset 0x7FC). This operation runs in background so that
1297 PL310 can handle normal accesses while it is in progress. Under very
1298 rare circumstances, due to this erratum, write data can be lost when
1299 PL310 treats a cacheable write transaction during a Clean &
1300 Invalidate by Way operation.
1301
475d92fc
WD
1302config ARM_ERRATA_743622
1303 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1304 depends on CPU_V7
1305 help
1306 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1307 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1308 optimisation in the Cortex-A9 Store Buffer may lead to data
1309 corruption. This workaround sets a specific bit in the diagnostic
1310 register of the Cortex-A9 which disables the Store Buffer
1311 optimisation, preventing the defect from occurring. This has no
1312 visible impact on the overall performance or power consumption of the
1313 processor.
1314
9a27c27c
WD
1315config ARM_ERRATA_751472
1316 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1317 depends on CPU_V7
9a27c27c
WD
1318 help
1319 This option enables the workaround for the 751472 Cortex-A9 (prior
1320 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1321 completion of a following broadcasted operation if the second
1322 operation is received by a CPU before the ICIALLUIS has completed,
1323 potentially leading to corrupted entries in the cache or TLB.
1324
fa0ce403
WD
1325config PL310_ERRATA_753970
1326 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1327 depends on CACHE_PL310
1328 help
1329 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1330
1331 Under some condition the effect of cache sync operation on
1332 the store buffer still remains when the operation completes.
1333 This means that the store buffer is always asked to drain and
1334 this prevents it from merging any further writes. The workaround
1335 is to replace the normal offset of cache sync operation (0x730)
1336 by another offset targeting an unmapped PL310 register 0x740.
1337 This has the same effect as the cache sync operation: store buffer
1338 drain and waiting for all buffers empty.
1339
fcbdc5fe
WD
1340config ARM_ERRATA_754322
1341 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1342 depends on CPU_V7
1343 help
1344 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1345 r3p*) erratum. A speculative memory access may cause a page table walk
1346 which starts prior to an ASID switch but completes afterwards. This
1347 can populate the micro-TLB with a stale entry which may be hit with
1348 the new ASID. This workaround places two dsb instructions in the mm
1349 switching code so that no page table walks can cross the ASID switch.
1350
5dab26af
WD
1351config ARM_ERRATA_754327
1352 bool "ARM errata: no automatic Store Buffer drain"
1353 depends on CPU_V7 && SMP
1354 help
1355 This option enables the workaround for the 754327 Cortex-A9 (prior to
1356 r2p0) erratum. The Store Buffer does not have any automatic draining
1357 mechanism and therefore a livelock may occur if an external agent
1358 continuously polls a memory location waiting to observe an update.
1359 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1360 written polling loops from denying visibility of updates to memory.
1361
145e10e1
CM
1362config ARM_ERRATA_364296
1363 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1364 depends on CPU_V6 && !SMP
1365 help
1366 This options enables the workaround for the 364296 ARM1136
1367 r0p2 erratum (possible cache data corruption with
1368 hit-under-miss enabled). It sets the undocumented bit 31 in
1369 the auxiliary control register and the FI bit in the control
1370 register, thus disabling hit-under-miss without putting the
1371 processor into full low interrupt latency mode. ARM11MPCore
1372 is not affected.
1373
f630c1bd
WD
1374config ARM_ERRATA_764369
1375 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1376 depends on CPU_V7 && SMP
1377 help
1378 This option enables the workaround for erratum 764369
1379 affecting Cortex-A9 MPCore with two or more processors (all
1380 current revisions). Under certain timing circumstances, a data
1381 cache line maintenance operation by MVA targeting an Inner
1382 Shareable memory region may fail to proceed up to either the
1383 Point of Coherency or to the Point of Unification of the
1384 system. This workaround adds a DSB instruction before the
1385 relevant cache maintenance functions and sets a specific bit
1386 in the diagnostic control register of the SCU.
1387
11ed0ba1
WD
1388config PL310_ERRATA_769419
1389 bool "PL310 errata: no automatic Store Buffer drain"
1390 depends on CACHE_L2X0
1391 help
1392 On revisions of the PL310 prior to r3p2, the Store Buffer does
1393 not automatically drain. This can cause normal, non-cacheable
1394 writes to be retained when the memory system is idle, leading
1395 to suboptimal I/O performance for drivers using coherent DMA.
1396 This option adds a write barrier to the cpu_idle loop so that,
1397 on systems with an outer cache, the store buffer is drained
1398 explicitly.
1399
1da177e4
LT
1400endmenu
1401
1402source "arch/arm/common/Kconfig"
1403
1da177e4
LT
1404menu "Bus support"
1405
1406config ARM_AMBA
1407 bool
1408
1409config ISA
1410 bool
1da177e4
LT
1411 help
1412 Find out whether you have ISA slots on your motherboard. ISA is the
1413 name of a bus system, i.e. the way the CPU talks to the other stuff
1414 inside your box. Other bus systems are PCI, EISA, MicroChannel
1415 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1416 newer boards don't support it. If you have ISA, say Y, otherwise N.
1417
065909b9 1418# Select ISA DMA controller support
1da177e4
LT
1419config ISA_DMA
1420 bool
065909b9 1421 select ISA_DMA_API
1da177e4 1422
065909b9 1423# Select ISA DMA interface
5cae841b
AV
1424config ISA_DMA_API
1425 bool
5cae841b 1426
1da177e4 1427config PCI
0b05da72 1428 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1429 help
1430 Find out whether you have a PCI motherboard. PCI is the name of a
1431 bus system, i.e. the way the CPU talks to the other stuff inside
1432 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1433 VESA. If you have PCI, say Y, otherwise N.
1434
52882173
AV
1435config PCI_DOMAINS
1436 bool
1437 depends on PCI
1438
b080ac8a
MRJ
1439config PCI_NANOENGINE
1440 bool "BSE nanoEngine PCI support"
1441 depends on SA1100_NANOENGINE
1442 help
1443 Enable PCI on the BSE nanoEngine board.
1444
36e23590
MW
1445config PCI_SYSCALL
1446 def_bool PCI
1447
1da177e4
LT
1448# Select the host bridge type
1449config PCI_HOST_VIA82C505
1450 bool
1451 depends on PCI && ARCH_SHARK
1452 default y
1453
a0113a99
MR
1454config PCI_HOST_ITE8152
1455 bool
1456 depends on PCI && MACH_ARMCORE
1457 default y
1458 select DMABOUNCE
1459
1da177e4
LT
1460source "drivers/pci/Kconfig"
1461
1462source "drivers/pcmcia/Kconfig"
1463
1464endmenu
1465
1466menu "Kernel Features"
1467
0567a0c0
KH
1468source "kernel/time/Kconfig"
1469
3b55658a
DM
1470config HAVE_SMP
1471 bool
1472 help
1473 This option should be selected by machines which have an SMP-
1474 capable CPU.
1475
1476 The only effect of this option is to make the SMP-related
1477 options available to the user for configuration.
1478
1da177e4 1479config SMP
bb2d8130 1480 bool "Symmetric Multi-Processing"
fbb4ddac 1481 depends on CPU_V6K || CPU_V7
bc28248e 1482 depends on GENERIC_CLOCKEVENTS
3b55658a 1483 depends on HAVE_SMP
9934ebb8 1484 depends on MMU
f6dd9fa5 1485 select USE_GENERIC_SMP_HELPERS
89c3dedf 1486 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1487 help
1488 This enables support for systems with more than one CPU. If you have
1489 a system with only one CPU, like most personal computers, say N. If
1490 you have a system with more than one CPU, say Y.
1491
1492 If you say N here, the kernel will run on single and multiprocessor
1493 machines, but will use only one CPU of a multiprocessor machine. If
1494 you say Y here, the kernel will run on many, but not all, single
1495 processor machines. On a single processor machine, the kernel will
1496 run faster if you say N here.
1497
395cf969 1498 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1499 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1500 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1501
1502 If you don't know what to do here, say N.
1503
f00ec48f
RK
1504config SMP_ON_UP
1505 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1506 depends on EXPERIMENTAL
4d2692a7 1507 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1508 default y
1509 help
1510 SMP kernels contain instructions which fail on non-SMP processors.
1511 Enabling this option allows the kernel to modify itself to make
1512 these instructions safe. Disabling it allows about 1K of space
1513 savings.
1514
1515 If you don't know what to do here, say Y.
1516
c9018aab
VG
1517config ARM_CPU_TOPOLOGY
1518 bool "Support cpu topology definition"
1519 depends on SMP && CPU_V7
1520 default y
1521 help
1522 Support ARM cpu topology definition. The MPIDR register defines
1523 affinity between processors which is then used to describe the cpu
1524 topology of an ARM System.
1525
1526config SCHED_MC
1527 bool "Multi-core scheduler support"
1528 depends on ARM_CPU_TOPOLOGY
1529 help
1530 Multi-core scheduler support improves the CPU scheduler's decision
1531 making when dealing with multi-core CPU chips at a cost of slightly
1532 increased overhead in some places. If unsure say N here.
1533
1534config SCHED_SMT
1535 bool "SMT scheduler support"
1536 depends on ARM_CPU_TOPOLOGY
1537 help
1538 Improves the CPU scheduler's decision making when dealing with
1539 MultiThreading at a cost of slightly increased overhead in some
1540 places. If unsure say N here.
1541
a8cbcd92
RK
1542config HAVE_ARM_SCU
1543 bool
a8cbcd92
RK
1544 help
1545 This option enables support for the ARM system coherency unit
1546
f32f4ce2
RK
1547config HAVE_ARM_TWD
1548 bool
1549 depends on SMP
15095bb0 1550 select TICK_ONESHOT
f32f4ce2
RK
1551 help
1552 This options enables support for the ARM timer and watchdog unit
1553
8d5796d2
LB
1554choice
1555 prompt "Memory split"
1556 default VMSPLIT_3G
1557 help
1558 Select the desired split between kernel and user memory.
1559
1560 If you are not absolutely sure what you are doing, leave this
1561 option alone!
1562
1563 config VMSPLIT_3G
1564 bool "3G/1G user/kernel split"
1565 config VMSPLIT_2G
1566 bool "2G/2G user/kernel split"
1567 config VMSPLIT_1G
1568 bool "1G/3G user/kernel split"
1569endchoice
1570
1571config PAGE_OFFSET
1572 hex
1573 default 0x40000000 if VMSPLIT_1G
1574 default 0x80000000 if VMSPLIT_2G
1575 default 0xC0000000
1576
1da177e4
LT
1577config NR_CPUS
1578 int "Maximum number of CPUs (2-32)"
1579 range 2 32
1580 depends on SMP
1581 default "4"
1582
a054a811
RK
1583config HOTPLUG_CPU
1584 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1585 depends on SMP && HOTPLUG && EXPERIMENTAL
1586 help
1587 Say Y here to experiment with turning CPUs off and on. CPUs
1588 can be controlled through /sys/devices/system/cpu.
1589
37ee16ae
RK
1590config LOCAL_TIMERS
1591 bool "Use local timer interrupts"
971acb9b 1592 depends on SMP
37ee16ae 1593 default y
30d8bead 1594 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1595 help
1596 Enable support for local timers on SMP platforms, rather then the
1597 legacy IPI broadcast method. Local timers allows the system
1598 accounting to be spread across the timer interval, preventing a
1599 "thundering herd" at every timer tick.
1600
44986ab0
PDSN
1601config ARCH_NR_GPIO
1602 int
3dea19e8 1603 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1604 default 355 if ARCH_U8500
9a01ec30 1605 default 264 if MACH_H4700
44986ab0
PDSN
1606 default 0
1607 help
1608 Maximum number of GPIOs in the system.
1609
1610 If unsure, leave the default value.
1611
d45a398f 1612source kernel/Kconfig.preempt
1da177e4 1613
f8065813
RK
1614config HZ
1615 int
b130d5c2 1616 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1617 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1618 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1619 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1620 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1621 default 100
1622
16c79651 1623config THUMB2_KERNEL
4a50bfe3 1624 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1625 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1626 select AEABI
1627 select ARM_ASM_UNIFIED
89bace65 1628 select ARM_UNWIND
16c79651
CM
1629 help
1630 By enabling this option, the kernel will be compiled in
1631 Thumb-2 mode. A compiler/assembler that understand the unified
1632 ARM-Thumb syntax is needed.
1633
1634 If unsure, say N.
1635
6f685c5c
DM
1636config THUMB2_AVOID_R_ARM_THM_JUMP11
1637 bool "Work around buggy Thumb-2 short branch relocations in gas"
1638 depends on THUMB2_KERNEL && MODULES
1639 default y
1640 help
1641 Various binutils versions can resolve Thumb-2 branches to
1642 locally-defined, preemptible global symbols as short-range "b.n"
1643 branch instructions.
1644
1645 This is a problem, because there's no guarantee the final
1646 destination of the symbol, or any candidate locations for a
1647 trampoline, are within range of the branch. For this reason, the
1648 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1649 relocation in modules at all, and it makes little sense to add
1650 support.
1651
1652 The symptom is that the kernel fails with an "unsupported
1653 relocation" error when loading some modules.
1654
1655 Until fixed tools are available, passing
1656 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1657 code which hits this problem, at the cost of a bit of extra runtime
1658 stack usage in some cases.
1659
1660 The problem is described in more detail at:
1661 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1662
1663 Only Thumb-2 kernels are affected.
1664
1665 Unless you are sure your tools don't have this problem, say Y.
1666
0becb088
CM
1667config ARM_ASM_UNIFIED
1668 bool
1669
704bdda0
NP
1670config AEABI
1671 bool "Use the ARM EABI to compile the kernel"
1672 help
1673 This option allows for the kernel to be compiled using the latest
1674 ARM ABI (aka EABI). This is only useful if you are using a user
1675 space environment that is also compiled with EABI.
1676
1677 Since there are major incompatibilities between the legacy ABI and
1678 EABI, especially with regard to structure member alignment, this
1679 option also changes the kernel syscall calling convention to
1680 disambiguate both ABIs and allow for backward compatibility support
1681 (selected with CONFIG_OABI_COMPAT).
1682
1683 To use this you need GCC version 4.0.0 or later.
1684
6c90c872 1685config OABI_COMPAT
a73a3ff1 1686 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1687 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1688 default y
1689 help
1690 This option preserves the old syscall interface along with the
1691 new (ARM EABI) one. It also provides a compatibility layer to
1692 intercept syscalls that have structure arguments which layout
1693 in memory differs between the legacy ABI and the new ARM EABI
1694 (only for non "thumb" binaries). This option adds a tiny
1695 overhead to all syscalls and produces a slightly larger kernel.
1696 If you know you'll be using only pure EABI user space then you
1697 can say N here. If this option is not selected and you attempt
1698 to execute a legacy ABI binary then the result will be
1699 UNPREDICTABLE (in fact it can be predicted that it won't work
1700 at all). If in doubt say Y.
1701
eb33575c 1702config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1703 bool
e80d6a24 1704
05944d74
RK
1705config ARCH_SPARSEMEM_ENABLE
1706 bool
1707
07a2f737
RK
1708config ARCH_SPARSEMEM_DEFAULT
1709 def_bool ARCH_SPARSEMEM_ENABLE
1710
05944d74 1711config ARCH_SELECT_MEMORY_MODEL
be370302 1712 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1713
7b7bf499
WD
1714config HAVE_ARCH_PFN_VALID
1715 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1716
053a96ca 1717config HIGHMEM
e8db89a2
RK
1718 bool "High Memory Support"
1719 depends on MMU
053a96ca
NP
1720 help
1721 The address space of ARM processors is only 4 Gigabytes large
1722 and it has to accommodate user address space, kernel address
1723 space as well as some memory mapped IO. That means that, if you
1724 have a large amount of physical memory and/or IO, not all of the
1725 memory can be "permanently mapped" by the kernel. The physical
1726 memory that is not permanently mapped is called "high memory".
1727
1728 Depending on the selected kernel/user memory split, minimum
1729 vmalloc space and actual amount of RAM, you may not need this
1730 option which should result in a slightly faster kernel.
1731
1732 If unsure, say n.
1733
65cec8e3
RK
1734config HIGHPTE
1735 bool "Allocate 2nd-level pagetables from highmem"
1736 depends on HIGHMEM
65cec8e3 1737
1b8873a0
JI
1738config HW_PERF_EVENTS
1739 bool "Enable hardware performance counter support for perf events"
fe166148 1740 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1741 default y
1742 help
1743 Enable hardware performance counter support for perf events. If
1744 disabled, perf events will use software events only.
1745
3f22ab27
DH
1746source "mm/Kconfig"
1747
c1b2d970
MD
1748config FORCE_MAX_ZONEORDER
1749 int "Maximum zone order" if ARCH_SHMOBILE
1750 range 11 64 if ARCH_SHMOBILE
1751 default "9" if SA1111
1752 default "11"
1753 help
1754 The kernel memory allocator divides physically contiguous memory
1755 blocks into "zones", where each zone is a power of two number of
1756 pages. This option selects the largest power of two that the kernel
1757 keeps in the memory allocator. If you need to allocate very large
1758 blocks of physically contiguous memory, then you may need to
1759 increase this value.
1760
1761 This config option is actually maximum order plus one. For example,
1762 a value of 11 means that the largest free memory block is 2^10 pages.
1763
1da177e4
LT
1764config LEDS
1765 bool "Timer and CPU usage LEDs"
e055d5bf 1766 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1767 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1768 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1769 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1770 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1771 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1772 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1773 help
1774 If you say Y here, the LEDs on your machine will be used
1775 to provide useful information about your current system status.
1776
1777 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1778 be able to select which LEDs are active using the options below. If
1779 you are compiling a kernel for the EBSA-110 or the LART however, the
1780 red LED will simply flash regularly to indicate that the system is
1781 still functional. It is safe to say Y here if you have a CATS
1782 system, but the driver will do nothing.
1783
1784config LEDS_TIMER
1785 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1786 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1787 || MACH_OMAP_PERSEUS2
1da177e4 1788 depends on LEDS
0567a0c0 1789 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1790 default y if ARCH_EBSA110
1791 help
1792 If you say Y here, one of the system LEDs (the green one on the
1793 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1794 will flash regularly to indicate that the system is still
1795 operational. This is mainly useful to kernel hackers who are
1796 debugging unstable kernels.
1797
1798 The LART uses the same LED for both Timer LED and CPU usage LED
1799 functions. You may choose to use both, but the Timer LED function
1800 will overrule the CPU usage LED.
1801
1802config LEDS_CPU
1803 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1804 !ARCH_OMAP) \
1805 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1806 || MACH_OMAP_PERSEUS2
1da177e4
LT
1807 depends on LEDS
1808 help
1809 If you say Y here, the red LED will be used to give a good real
1810 time indication of CPU usage, by lighting whenever the idle task
1811 is not currently executing.
1812
1813 The LART uses the same LED for both Timer LED and CPU usage LED
1814 functions. You may choose to use both, but the Timer LED function
1815 will overrule the CPU usage LED.
1816
1817config ALIGNMENT_TRAP
1818 bool
f12d0d7c 1819 depends on CPU_CP15_MMU
1da177e4 1820 default y if !ARCH_EBSA110
e119bfff 1821 select HAVE_PROC_CPU if PROC_FS
1da177e4 1822 help
84eb8d06 1823 ARM processors cannot fetch/store information which is not
1da177e4
LT
1824 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1825 address divisible by 4. On 32-bit ARM processors, these non-aligned
1826 fetch/store instructions will be emulated in software if you say
1827 here, which has a severe performance impact. This is necessary for
1828 correct operation of some network protocols. With an IP-only
1829 configuration it is safe to say N, otherwise say Y.
1830
39ec58f3
LB
1831config UACCESS_WITH_MEMCPY
1832 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1833 depends on MMU && EXPERIMENTAL
1834 default y if CPU_FEROCEON
1835 help
1836 Implement faster copy_to_user and clear_user methods for CPU
1837 cores where a 8-word STM instruction give significantly higher
1838 memory write throughput than a sequence of individual 32bit stores.
1839
1840 A possible side effect is a slight increase in scheduling latency
1841 between threads sharing the same address space if they invoke
1842 such copy operations with large buffers.
1843
1844 However, if the CPU data cache is using a write-allocate mode,
1845 this option is unlikely to provide any performance gain.
1846
70c70d97
NP
1847config SECCOMP
1848 bool
1849 prompt "Enable seccomp to safely compute untrusted bytecode"
1850 ---help---
1851 This kernel feature is useful for number crunching applications
1852 that may need to compute untrusted bytecode during their
1853 execution. By using pipes or other transports made available to
1854 the process as file descriptors supporting the read/write
1855 syscalls, it's possible to isolate those applications in
1856 their own address space using seccomp. Once seccomp is
1857 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1858 and the task is only allowed to execute a few safe syscalls
1859 defined by each seccomp mode.
1860
c743f380
NP
1861config CC_STACKPROTECTOR
1862 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1863 depends on EXPERIMENTAL
c743f380
NP
1864 help
1865 This option turns on the -fstack-protector GCC feature. This
1866 feature puts, at the beginning of functions, a canary value on
1867 the stack just before the return address, and validates
1868 the value just before actually returning. Stack based buffer
1869 overflows (that need to overwrite this return address) now also
1870 overwrite the canary, which gets detected and the attack is then
1871 neutralized via a kernel panic.
1872 This feature requires gcc version 4.2 or above.
1873
73a65b3f
UKK
1874config DEPRECATED_PARAM_STRUCT
1875 bool "Provide old way to pass kernel parameters"
1876 help
1877 This was deprecated in 2001 and announced to live on for 5 years.
1878 Some old boot loaders still use this way.
1879
1da177e4
LT
1880endmenu
1881
1882menu "Boot options"
1883
9eb8f674
GL
1884config USE_OF
1885 bool "Flattened Device Tree support"
1886 select OF
1887 select OF_EARLY_FLATTREE
08a543ad 1888 select IRQ_DOMAIN
9eb8f674
GL
1889 help
1890 Include support for flattened device tree machine descriptions.
1891
1da177e4
LT
1892# Compressed boot loader in ROM. Yes, we really want to ask about
1893# TEXT and BSS so we preserve their values in the config files.
1894config ZBOOT_ROM_TEXT
1895 hex "Compressed ROM boot loader base address"
1896 default "0"
1897 help
1898 The physical address at which the ROM-able zImage is to be
1899 placed in the target. Platforms which normally make use of
1900 ROM-able zImage formats normally set this to a suitable
1901 value in their defconfig file.
1902
1903 If ZBOOT_ROM is not enabled, this has no effect.
1904
1905config ZBOOT_ROM_BSS
1906 hex "Compressed ROM boot loader BSS address"
1907 default "0"
1908 help
f8c440b2
DF
1909 The base address of an area of read/write memory in the target
1910 for the ROM-able zImage which must be available while the
1911 decompressor is running. It must be large enough to hold the
1912 entire decompressed kernel plus an additional 128 KiB.
1913 Platforms which normally make use of ROM-able zImage formats
1914 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1915
1916 If ZBOOT_ROM is not enabled, this has no effect.
1917
1918config ZBOOT_ROM
1919 bool "Compressed boot loader in ROM/flash"
1920 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1921 help
1922 Say Y here if you intend to execute your compressed kernel image
1923 (zImage) directly from ROM or flash. If unsure, say N.
1924
090ab3ff
SH
1925choice
1926 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1927 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1928 default ZBOOT_ROM_NONE
1929 help
1930 Include experimental SD/MMC loading code in the ROM-able zImage.
1931 With this enabled it is possible to write the the ROM-able zImage
1932 kernel image to an MMC or SD card and boot the kernel straight
1933 from the reset vector. At reset the processor Mask ROM will load
1934 the first part of the the ROM-able zImage which in turn loads the
1935 rest the kernel image to RAM.
1936
1937config ZBOOT_ROM_NONE
1938 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1939 help
1940 Do not load image from SD or MMC
1941
f45b1149
SH
1942config ZBOOT_ROM_MMCIF
1943 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1944 help
090ab3ff
SH
1945 Load image from MMCIF hardware block.
1946
1947config ZBOOT_ROM_SH_MOBILE_SDHI
1948 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1949 help
1950 Load image from SDHI hardware block
1951
1952endchoice
f45b1149 1953
e2a6a3aa
JB
1954config ARM_APPENDED_DTB
1955 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1956 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1957 help
1958 With this option, the boot code will look for a device tree binary
1959 (DTB) appended to zImage
1960 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1961
1962 This is meant as a backward compatibility convenience for those
1963 systems with a bootloader that can't be upgraded to accommodate
1964 the documented boot protocol using a device tree.
1965
1966 Beware that there is very little in terms of protection against
1967 this option being confused by leftover garbage in memory that might
1968 look like a DTB header after a reboot if no actual DTB is appended
1969 to zImage. Do not leave this option active in a production kernel
1970 if you don't intend to always append a DTB. Proper passing of the
1971 location into r2 of a bootloader provided DTB is always preferable
1972 to this option.
1973
b90b9a38
NP
1974config ARM_ATAG_DTB_COMPAT
1975 bool "Supplement the appended DTB with traditional ATAG information"
1976 depends on ARM_APPENDED_DTB
1977 help
1978 Some old bootloaders can't be updated to a DTB capable one, yet
1979 they provide ATAGs with memory configuration, the ramdisk address,
1980 the kernel cmdline string, etc. Such information is dynamically
1981 provided by the bootloader and can't always be stored in a static
1982 DTB. To allow a device tree enabled kernel to be used with such
1983 bootloaders, this option allows zImage to extract the information
1984 from the ATAG list and store it at run time into the appended DTB.
1985
1da177e4
LT
1986config CMDLINE
1987 string "Default kernel command string"
1988 default ""
1989 help
1990 On some architectures (EBSA110 and CATS), there is currently no way
1991 for the boot loader to pass arguments to the kernel. For these
1992 architectures, you should supply some command-line options at build
1993 time by entering them here. As a minimum, you should specify the
1994 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1995
4394c124
VB
1996choice
1997 prompt "Kernel command line type" if CMDLINE != ""
1998 default CMDLINE_FROM_BOOTLOADER
1999
2000config CMDLINE_FROM_BOOTLOADER
2001 bool "Use bootloader kernel arguments if available"
2002 help
2003 Uses the command-line options passed by the boot loader. If
2004 the boot loader doesn't provide any, the default kernel command
2005 string provided in CMDLINE will be used.
2006
2007config CMDLINE_EXTEND
2008 bool "Extend bootloader kernel arguments"
2009 help
2010 The command-line arguments provided by the boot loader will be
2011 appended to the default kernel command string.
2012
92d2040d
AH
2013config CMDLINE_FORCE
2014 bool "Always use the default kernel command string"
92d2040d
AH
2015 help
2016 Always use the default kernel command string, even if the boot
2017 loader passes other arguments to the kernel.
2018 This is useful if you cannot or don't want to change the
2019 command-line options your boot loader passes to the kernel.
4394c124 2020endchoice
92d2040d 2021
1da177e4
LT
2022config XIP_KERNEL
2023 bool "Kernel Execute-In-Place from ROM"
497b7e94 2024 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2025 help
2026 Execute-In-Place allows the kernel to run from non-volatile storage
2027 directly addressable by the CPU, such as NOR flash. This saves RAM
2028 space since the text section of the kernel is not loaded from flash
2029 to RAM. Read-write sections, such as the data section and stack,
2030 are still copied to RAM. The XIP kernel is not compressed since
2031 it has to run directly from flash, so it will take more space to
2032 store it. The flash address used to link the kernel object files,
2033 and for storing it, is configuration dependent. Therefore, if you
2034 say Y here, you must know the proper physical address where to
2035 store the kernel image depending on your own flash memory usage.
2036
2037 Also note that the make target becomes "make xipImage" rather than
2038 "make zImage" or "make Image". The final kernel binary to put in
2039 ROM memory will be arch/arm/boot/xipImage.
2040
2041 If unsure, say N.
2042
2043config XIP_PHYS_ADDR
2044 hex "XIP Kernel Physical Location"
2045 depends on XIP_KERNEL
2046 default "0x00080000"
2047 help
2048 This is the physical address in your flash memory the kernel will
2049 be linked for and stored to. This address is dependent on your
2050 own flash usage.
2051
c587e4a6
RP
2052config KEXEC
2053 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2054 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2055 help
2056 kexec is a system call that implements the ability to shutdown your
2057 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2058 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2059 you can start any kernel with it, not just Linux.
2060
2061 It is an ongoing process to be certain the hardware in a machine
2062 is properly shutdown, so do not be surprised if this code does not
2063 initially work for you. It may help to enable device hotplugging
2064 support.
2065
4cd9d6f7
RP
2066config ATAGS_PROC
2067 bool "Export atags in procfs"
b98d7291
UL
2068 depends on KEXEC
2069 default y
4cd9d6f7
RP
2070 help
2071 Should the atags used to boot the kernel be exported in an "atags"
2072 file in procfs. Useful with kexec.
2073
cb5d39b3
MW
2074config CRASH_DUMP
2075 bool "Build kdump crash kernel (EXPERIMENTAL)"
2076 depends on EXPERIMENTAL
2077 help
2078 Generate crash dump after being started by kexec. This should
2079 be normally only set in special crash dump kernels which are
2080 loaded in the main kernel with kexec-tools into a specially
2081 reserved region and then later executed after a crash by
2082 kdump/kexec. The crash dump kernel must be compiled to a
2083 memory address not used by the main kernel
2084
2085 For more details see Documentation/kdump/kdump.txt
2086
e69edc79
EM
2087config AUTO_ZRELADDR
2088 bool "Auto calculation of the decompressed kernel image address"
2089 depends on !ZBOOT_ROM && !ARCH_U300
2090 help
2091 ZRELADDR is the physical address where the decompressed kernel
2092 image will be placed. If AUTO_ZRELADDR is selected, the address
2093 will be determined at run-time by masking the current IP with
2094 0xf8000000. This assumes the zImage being placed in the first 128MB
2095 from start of memory.
2096
1da177e4
LT
2097endmenu
2098
ac9d7efc 2099menu "CPU Power Management"
1da177e4 2100
89c52ed4 2101if ARCH_HAS_CPUFREQ
1da177e4
LT
2102
2103source "drivers/cpufreq/Kconfig"
2104
64f102b6
YS
2105config CPU_FREQ_IMX
2106 tristate "CPUfreq driver for i.MX CPUs"
2107 depends on ARCH_MXC && CPU_FREQ
2108 help
2109 This enables the CPUfreq driver for i.MX CPUs.
2110
1da177e4
LT
2111config CPU_FREQ_SA1100
2112 bool
1da177e4
LT
2113
2114config CPU_FREQ_SA1110
2115 bool
1da177e4
LT
2116
2117config CPU_FREQ_INTEGRATOR
2118 tristate "CPUfreq driver for ARM Integrator CPUs"
2119 depends on ARCH_INTEGRATOR && CPU_FREQ
2120 default y
2121 help
2122 This enables the CPUfreq driver for ARM Integrator CPUs.
2123
2124 For details, take a look at <file:Documentation/cpu-freq>.
2125
2126 If in doubt, say Y.
2127
9e2697ff
RK
2128config CPU_FREQ_PXA
2129 bool
2130 depends on CPU_FREQ && ARCH_PXA && PXA25x
2131 default y
ca7d156e 2132 select CPU_FREQ_TABLE
9e2697ff
RK
2133 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2134
9d56c02a
BD
2135config CPU_FREQ_S3C
2136 bool
2137 help
2138 Internal configuration node for common cpufreq on Samsung SoC
2139
2140config CPU_FREQ_S3C24XX
4a50bfe3 2141 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2142 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2143 select CPU_FREQ_S3C
2144 help
2145 This enables the CPUfreq driver for the Samsung S3C24XX family
2146 of CPUs.
2147
2148 For details, take a look at <file:Documentation/cpu-freq>.
2149
2150 If in doubt, say N.
2151
2152config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2153 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2154 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2155 help
2156 Compile in support for changing the PLL frequency from the
2157 S3C24XX series CPUfreq driver. The PLL takes time to settle
2158 after a frequency change, so by default it is not enabled.
2159
2160 This also means that the PLL tables for the selected CPU(s) will
2161 be built which may increase the size of the kernel image.
2162
2163config CPU_FREQ_S3C24XX_DEBUG
2164 bool "Debug CPUfreq Samsung driver core"
2165 depends on CPU_FREQ_S3C24XX
2166 help
2167 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2168
2169config CPU_FREQ_S3C24XX_IODEBUG
2170 bool "Debug CPUfreq Samsung driver IO timing"
2171 depends on CPU_FREQ_S3C24XX
2172 help
2173 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2174
e6d197a6
BD
2175config CPU_FREQ_S3C24XX_DEBUGFS
2176 bool "Export debugfs for CPUFreq"
2177 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2178 help
2179 Export status information via debugfs.
2180
1da177e4
LT
2181endif
2182
ac9d7efc
RK
2183source "drivers/cpuidle/Kconfig"
2184
2185endmenu
2186
1da177e4
LT
2187menu "Floating point emulation"
2188
2189comment "At least one emulation must be selected"
2190
2191config FPE_NWFPE
2192 bool "NWFPE math emulation"
593c252a 2193 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2194 ---help---
2195 Say Y to include the NWFPE floating point emulator in the kernel.
2196 This is necessary to run most binaries. Linux does not currently
2197 support floating point hardware so you need to say Y here even if
2198 your machine has an FPA or floating point co-processor podule.
2199
2200 You may say N here if you are going to load the Acorn FPEmulator
2201 early in the bootup.
2202
2203config FPE_NWFPE_XP
2204 bool "Support extended precision"
bedf142b 2205 depends on FPE_NWFPE
1da177e4
LT
2206 help
2207 Say Y to include 80-bit support in the kernel floating-point
2208 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2209 Note that gcc does not generate 80-bit operations by default,
2210 so in most cases this option only enlarges the size of the
2211 floating point emulator without any good reason.
2212
2213 You almost surely want to say N here.
2214
2215config FPE_FASTFPE
2216 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2217 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2218 ---help---
2219 Say Y here to include the FAST floating point emulator in the kernel.
2220 This is an experimental much faster emulator which now also has full
2221 precision for the mantissa. It does not support any exceptions.
2222 It is very simple, and approximately 3-6 times faster than NWFPE.
2223
2224 It should be sufficient for most programs. It may be not suitable
2225 for scientific calculations, but you have to check this for yourself.
2226 If you do not feel you need a faster FP emulation you should better
2227 choose NWFPE.
2228
2229config VFP
2230 bool "VFP-format floating point maths"
e399b1a4 2231 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2232 help
2233 Say Y to include VFP support code in the kernel. This is needed
2234 if your hardware includes a VFP unit.
2235
2236 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2237 release notes and additional status information.
2238
2239 Say N if your target does not have VFP hardware.
2240
25ebee02
CM
2241config VFPv3
2242 bool
2243 depends on VFP
2244 default y if CPU_V7
2245
b5872db4
CM
2246config NEON
2247 bool "Advanced SIMD (NEON) Extension support"
2248 depends on VFPv3 && CPU_V7
2249 help
2250 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2251 Extension.
2252
1da177e4
LT
2253endmenu
2254
2255menu "Userspace binary formats"
2256
2257source "fs/Kconfig.binfmt"
2258
2259config ARTHUR
2260 tristate "RISC OS personality"
704bdda0 2261 depends on !AEABI
1da177e4
LT
2262 help
2263 Say Y here to include the kernel code necessary if you want to run
2264 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2265 experimental; if this sounds frightening, say N and sleep in peace.
2266 You can also say M here to compile this support as a module (which
2267 will be called arthur).
2268
2269endmenu
2270
2271menu "Power management options"
2272
eceab4ac 2273source "kernel/power/Kconfig"
1da177e4 2274
f4cb5700 2275config ARCH_SUSPEND_POSSIBLE
6b6844dd 2276 depends on !ARCH_S5PC100
6a786182
RK
2277 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2278 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2279 def_bool y
2280
15e0d9e3
AB
2281config ARM_CPU_SUSPEND
2282 def_bool PM_SLEEP
2283
1da177e4
LT
2284endmenu
2285
d5950b43
SR
2286source "net/Kconfig"
2287
ac25150f 2288source "drivers/Kconfig"
1da177e4
LT
2289
2290source "fs/Kconfig"
2291
1da177e4
LT
2292source "arch/arm/Kconfig.debug"
2293
2294source "security/Kconfig"
2295
2296source "crypto/Kconfig"
2297
2298source "lib/Kconfig"