]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/Kconfig
ARM: SAMSUNG: Move duplicate code for SPDIF ops
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
ed7c84d5 13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1da177e4
LT
32 help
33 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 34 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 35 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 36 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
37 Europe. There is an ARM Linux project with a web page at
38 <http://www.arm.linux.org.uk/>.
39
1a189b97
RK
40config HAVE_PWM
41 bool
42
0b05da72
HUK
43config MIGHT_HAVE_PCI
44 bool
45
75e7153a
RB
46config SYS_SUPPORTS_APM_EMULATION
47 bool
48
112f38a4
RK
49config HAVE_SCHED_CLOCK
50 bool
51
0a938b97
DB
52config GENERIC_GPIO
53 bool
0a938b97 54
5cfc8ee0
JS
55config ARCH_USES_GETTIMEOFFSET
56 bool
57 default n
746140c7 58
0567a0c0
KH
59config GENERIC_CLOCKEVENTS
60 bool
0567a0c0 61
a8655e83
CM
62config GENERIC_CLOCKEVENTS_BROADCAST
63 bool
64 depends on GENERIC_CLOCKEVENTS
5388a6b2 65 default y if SMP
a8655e83 66
bf9dd360
RH
67config KTIME_SCALAR
68 bool
69 default y
70
bc581770
LW
71config HAVE_TCM
72 bool
73 select GENERIC_ALLOCATOR
74
e119bfff
RK
75config HAVE_PROC_CPU
76 bool
77
5ea81769
AV
78config NO_IOPORT
79 bool
5ea81769 80
1da177e4
LT
81config EISA
82 bool
83 ---help---
84 The Extended Industry Standard Architecture (EISA) bus was
85 developed as an open alternative to the IBM MicroChannel bus.
86
87 The EISA bus provided some of the features of the IBM MicroChannel
88 bus while maintaining backward compatibility with cards made for
89 the older ISA bus. The EISA bus saw limited use between 1988 and
90 1995 when it was made obsolete by the PCI bus.
91
92 Say Y here if you are building a kernel for an EISA-based machine.
93
94 Otherwise, say N.
95
96config SBUS
97 bool
98
99config MCA
100 bool
101 help
102 MicroChannel Architecture is found in some IBM PS/2 machines and
103 laptops. It is a bus system similar to PCI or ISA. See
104 <file:Documentation/mca.txt> (and especially the web page given
105 there) before attempting to build an MCA bus kernel.
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
4a2581a0
TG
124config HARDIRQS_SW_RESEND
125 bool
126 default y
127
128config GENERIC_IRQ_PROBE
129 bool
130 default y
131
95c354fe
NP
132config GENERIC_LOCKBREAK
133 bool
134 default y
135 depends on SMP && PREEMPT
136
1da177e4
LT
137config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141config RWSEM_XCHGADD_ALGORITHM
142 bool
143
f0d1b0b3
DH
144config ARCH_HAS_ILOG2_U32
145 bool
f0d1b0b3
DH
146
147config ARCH_HAS_ILOG2_U64
148 bool
f0d1b0b3 149
89c52ed4
BD
150config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
c7b0aff4
KH
157config ARCH_HAS_CPU_IDLE_WAIT
158 def_bool y
159
b89c3b16
AM
160config GENERIC_HWEIGHT
161 bool
162 default y
163
1da177e4
LT
164config GENERIC_CALIBRATE_DELAY
165 bool
166 default y
167
a08b6b79
AV
168config ARCH_MAY_HAVE_PC_FDC
169 bool
170
5ac6da66
CL
171config ZONE_DMA
172 bool
5ac6da66 173
ccd7ab7f
FT
174config NEED_DMA_MAP_STATE
175 def_bool y
176
1da177e4
LT
177config GENERIC_ISA_DMA
178 bool
179
1da177e4
LT
180config FIQ
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99
RK
194config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
196 depends on EXPERIMENTAL
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
111e9a5c
RK
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
dc21af99 203
111e9a5c
RK
204 This can only be used with non-XIP MMU kernels where the base
205 of physical memory is at a 16MB boundary, or theoretically 64K
206 for the MSM machine class.
dc21af99 207
cada3c08
RK
208config ARM_PATCH_PHYS_VIRT_16BIT
209 def_bool y
210 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
111e9a5c
RK
211 help
212 This option extends the physical to virtual translation patching
213 to allow physical memory down to a theoretical minimum of 64K
214 boundaries.
cada3c08 215
1da177e4
LT
216source "init/Kconfig"
217
dc52ddc0
MH
218source "kernel/Kconfig.freezer"
219
1da177e4
LT
220menu "System Type"
221
3c427975
HC
222config MMU
223 bool "MMU-based Paged Memory Management Support"
224 default y
225 help
226 Select if you want MMU-based virtualised addressing space
227 support by paged memory management. If unsure, say 'Y'.
228
ccf50e23
RK
229#
230# The "ARM system type" choice list is ordered alphabetically by option
231# text. Please add new entries in the option alphabetic order.
232#
1da177e4
LT
233choice
234 prompt "ARM system type"
6a0e2430 235 default ARCH_VERSATILE
1da177e4 236
4af6fee1
DS
237config ARCH_INTEGRATOR
238 bool "ARM Ltd. Integrator family"
239 select ARM_AMBA
89c52ed4 240 select ARCH_HAS_CPUFREQ
6d803ba7 241 select CLKDEV_LOOKUP
c5a0adb5 242 select ICST
13edd86d 243 select GENERIC_CLOCKEVENTS
f4b8b319 244 select PLAT_VERSATILE
c41b16f8 245 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
246 help
247 Support for ARM's Integrator platform.
248
249config ARCH_REALVIEW
250 bool "ARM Ltd. RealView family"
251 select ARM_AMBA
6d803ba7 252 select CLKDEV_LOOKUP
c5a0adb5 253 select ICST
ae30ceac 254 select GENERIC_CLOCKEVENTS
eb7fffa3 255 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 256 select PLAT_VERSATILE
3cb5ee49 257 select PLAT_VERSATILE_CLCD
e3887714 258 select ARM_TIMER_SP804
b56ba8aa 259 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
260 help
261 This enables support for ARM Ltd RealView boards.
262
263config ARCH_VERSATILE
264 bool "ARM Ltd. Versatile family"
265 select ARM_AMBA
266 select ARM_VIC
6d803ba7 267 select CLKDEV_LOOKUP
c5a0adb5 268 select ICST
89df1272 269 select GENERIC_CLOCKEVENTS
bbeddc43 270 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 271 select PLAT_VERSATILE
3414ba8c 272 select PLAT_VERSATILE_CLCD
c41b16f8 273 select PLAT_VERSATILE_FPGA_IRQ
e3887714 274 select ARM_TIMER_SP804
4af6fee1
DS
275 help
276 This enables support for ARM Ltd Versatile board.
277
ceade897
RK
278config ARCH_VEXPRESS
279 bool "ARM Ltd. Versatile Express family"
280 select ARCH_WANT_OPTIONAL_GPIOLIB
281 select ARM_AMBA
282 select ARM_TIMER_SP804
6d803ba7 283 select CLKDEV_LOOKUP
ceade897 284 select GENERIC_CLOCKEVENTS
ceade897 285 select HAVE_CLK
95c34f83 286 select HAVE_PATA_PLATFORM
ceade897
RK
287 select ICST
288 select PLAT_VERSATILE
0fb44b91 289 select PLAT_VERSATILE_CLCD
ceade897
RK
290 help
291 This enables support for the ARM Ltd Versatile Express boards.
292
8fc5ffa0
AV
293config ARCH_AT91
294 bool "Atmel AT91"
f373e8c0 295 select ARCH_REQUIRE_GPIOLIB
93686ae8 296 select HAVE_CLK
bd602995 297 select CLKDEV_LOOKUP
3d51f259 298 select ARM_PATCH_PHYS_VIRT if MMU
4af6fee1 299 help
2b3b3516
AV
300 This enables support for systems based on the Atmel AT91RM9200,
301 AT91SAM9 and AT91CAP9 processors.
4af6fee1 302
ccf50e23
RK
303config ARCH_BCMRING
304 bool "Broadcom BCMRING"
305 depends on MMU
306 select CPU_V6
307 select ARM_AMBA
82d63734 308 select ARM_TIMER_SP804
6d803ba7 309 select CLKDEV_LOOKUP
ccf50e23
RK
310 select GENERIC_CLOCKEVENTS
311 select ARCH_WANT_OPTIONAL_GPIOLIB
312 help
313 Support for Broadcom's BCMRing platform.
314
1da177e4 315config ARCH_CLPS711X
4af6fee1 316 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 317 select CPU_ARM720T
5cfc8ee0 318 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
319 help
320 Support for Cirrus Logic 711x/721x based boards.
1da177e4 321
d94f944e
AV
322config ARCH_CNS3XXX
323 bool "Cavium Networks CNS3XXX family"
324 select CPU_V6
d94f944e
AV
325 select GENERIC_CLOCKEVENTS
326 select ARM_GIC
0b05da72 327 select MIGHT_HAVE_PCI
5f32f7a0 328 select PCI_DOMAINS if PCI
d94f944e
AV
329 help
330 Support for Cavium Networks CNS3XXX platform.
331
788c9700
RK
332config ARCH_GEMINI
333 bool "Cortina Systems Gemini"
334 select CPU_FA526
788c9700 335 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 336 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
337 help
338 Support for the Cortina Systems Gemini family SoCs
339
1da177e4
LT
340config ARCH_EBSA110
341 bool "EBSA-110"
c750815e 342 select CPU_SA110
f7e68bbf 343 select ISA
c5eb2a2b 344 select NO_IOPORT
5cfc8ee0 345 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
346 help
347 This is an evaluation board for the StrongARM processor available
f6c8965a 348 from Digital. It has limited hardware on-board, including an
1da177e4
LT
349 Ethernet interface, two PCMCIA sockets, two serial ports and a
350 parallel port.
351
e7736d47
LB
352config ARCH_EP93XX
353 bool "EP93xx-based"
c750815e 354 select CPU_ARM920T
e7736d47
LB
355 select ARM_AMBA
356 select ARM_VIC
6d803ba7 357 select CLKDEV_LOOKUP
7444a72e 358 select ARCH_REQUIRE_GPIOLIB
eb33575c 359 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 360 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
361 help
362 This enables support for the Cirrus EP93xx series of CPUs.
363
1da177e4
LT
364config ARCH_FOOTBRIDGE
365 bool "FootBridge"
c750815e 366 select CPU_SA110
1da177e4 367 select FOOTBRIDGE
4e8d7637 368 select GENERIC_CLOCKEVENTS
f999b8bd
MM
369 help
370 Support for systems based on the DC21285 companion chip
371 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 372
788c9700
RK
373config ARCH_MXC
374 bool "Freescale MXC/iMX-based"
788c9700 375 select GENERIC_CLOCKEVENTS
788c9700 376 select ARCH_REQUIRE_GPIOLIB
6d803ba7 377 select CLKDEV_LOOKUP
234b6ced 378 select CLKSRC_MMIO
c124befc 379 select HAVE_SCHED_CLOCK
788c9700
RK
380 help
381 Support for Freescale MXC/iMX-based family of processors
382
1d3f33d5
SG
383config ARCH_MXS
384 bool "Freescale MXS-based"
385 select GENERIC_CLOCKEVENTS
386 select ARCH_REQUIRE_GPIOLIB
b9214b97 387 select CLKDEV_LOOKUP
5c61ddcf 388 select CLKSRC_MMIO
1d3f33d5
SG
389 help
390 Support for Freescale MXS-based family of processors
391
4af6fee1
DS
392config ARCH_NETX
393 bool "Hilscher NetX based"
234b6ced 394 select CLKSRC_MMIO
c750815e 395 select CPU_ARM926T
4af6fee1 396 select ARM_VIC
2fcfe6b8 397 select GENERIC_CLOCKEVENTS
f999b8bd 398 help
4af6fee1
DS
399 This enables support for systems based on the Hilscher NetX Soc
400
401config ARCH_H720X
402 bool "Hynix HMS720x-based"
c750815e 403 select CPU_ARM720T
4af6fee1 404 select ISA_DMA_API
5cfc8ee0 405 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
406 help
407 This enables support for systems based on the Hynix HMS720x
408
3b938be6
RK
409config ARCH_IOP13XX
410 bool "IOP13xx-based"
411 depends on MMU
c750815e 412 select CPU_XSC3
3b938be6
RK
413 select PLAT_IOP
414 select PCI
415 select ARCH_SUPPORTS_MSI
8d5796d2 416 select VMSPLIT_1G
3b938be6
RK
417 help
418 Support for Intel's IOP13XX (XScale) family of processors.
419
3f7e5815
LB
420config ARCH_IOP32X
421 bool "IOP32x-based"
a4f7e763 422 depends on MMU
c750815e 423 select CPU_XSCALE
7ae1f7ec 424 select PLAT_IOP
f7e68bbf 425 select PCI
bb2b180c 426 select ARCH_REQUIRE_GPIOLIB
f999b8bd 427 help
3f7e5815
LB
428 Support for Intel's 80219 and IOP32X (XScale) family of
429 processors.
430
431config ARCH_IOP33X
432 bool "IOP33x-based"
433 depends on MMU
c750815e 434 select CPU_XSCALE
7ae1f7ec 435 select PLAT_IOP
3f7e5815 436 select PCI
bb2b180c 437 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
438 help
439 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 440
3b938be6
RK
441config ARCH_IXP23XX
442 bool "IXP23XX-based"
a4f7e763 443 depends on MMU
c750815e 444 select CPU_XSC3
3b938be6 445 select PCI
5cfc8ee0 446 select ARCH_USES_GETTIMEOFFSET
f999b8bd 447 help
3b938be6 448 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
449
450config ARCH_IXP2000
451 bool "IXP2400/2800-based"
a4f7e763 452 depends on MMU
c750815e 453 select CPU_XSCALE
f7e68bbf 454 select PCI
5cfc8ee0 455 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
456 help
457 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 458
3b938be6
RK
459config ARCH_IXP4XX
460 bool "IXP4xx-based"
a4f7e763 461 depends on MMU
234b6ced 462 select CLKSRC_MMIO
c750815e 463 select CPU_XSCALE
8858e9af 464 select GENERIC_GPIO
3b938be6 465 select GENERIC_CLOCKEVENTS
5b0d495c 466 select HAVE_SCHED_CLOCK
0b05da72 467 select MIGHT_HAVE_PCI
485bdde7 468 select DMABOUNCE if PCI
c4713074 469 help
3b938be6 470 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 471
edabd38e
SB
472config ARCH_DOVE
473 bool "Marvell Dove"
7b769bb3 474 select CPU_V7
edabd38e 475 select PCI
edabd38e 476 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
477 select GENERIC_CLOCKEVENTS
478 select PLAT_ORION
479 help
480 Support for the Marvell Dove SoC 88AP510
481
651c74c7
SB
482config ARCH_KIRKWOOD
483 bool "Marvell Kirkwood"
c750815e 484 select CPU_FEROCEON
651c74c7 485 select PCI
a8865655 486 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
487 select GENERIC_CLOCKEVENTS
488 select PLAT_ORION
489 help
490 Support for the following Marvell Kirkwood series SoCs:
491 88F6180, 88F6192 and 88F6281.
492
777f9beb
LB
493config ARCH_LOKI
494 bool "Marvell Loki (88RC8480)"
c750815e 495 select CPU_FEROCEON
777f9beb
LB
496 select GENERIC_CLOCKEVENTS
497 select PLAT_ORION
498 help
499 Support for the Marvell Loki (88RC8480) SoC.
500
40805949
KW
501config ARCH_LPC32XX
502 bool "NXP LPC32XX"
234b6ced 503 select CLKSRC_MMIO
40805949
KW
504 select CPU_ARM926T
505 select ARCH_REQUIRE_GPIOLIB
506 select HAVE_IDE
507 select ARM_AMBA
508 select USB_ARCH_HAS_OHCI
6d803ba7 509 select CLKDEV_LOOKUP
40805949
KW
510 select GENERIC_TIME
511 select GENERIC_CLOCKEVENTS
512 help
513 Support for the NXP LPC32XX family of processors
514
794d15b2
SS
515config ARCH_MV78XX0
516 bool "Marvell MV78xx0"
c750815e 517 select CPU_FEROCEON
794d15b2 518 select PCI
a8865655 519 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
520 select GENERIC_CLOCKEVENTS
521 select PLAT_ORION
522 help
523 Support for the following Marvell MV78xx0 series SoCs:
524 MV781x0, MV782x0.
525
9dd0b194 526config ARCH_ORION5X
585cf175
TP
527 bool "Marvell Orion"
528 depends on MMU
c750815e 529 select CPU_FEROCEON
038ee083 530 select PCI
a8865655 531 select ARCH_REQUIRE_GPIOLIB
51cbff1d 532 select GENERIC_CLOCKEVENTS
69b02f6a 533 select PLAT_ORION
585cf175 534 help
9dd0b194 535 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 536 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 537 Orion-2 (5281), Orion-1-90 (6183).
585cf175 538
788c9700 539config ARCH_MMP
2f7e8fae 540 bool "Marvell PXA168/910/MMP2"
788c9700 541 depends on MMU
788c9700 542 select ARCH_REQUIRE_GPIOLIB
6d803ba7 543 select CLKDEV_LOOKUP
788c9700 544 select GENERIC_CLOCKEVENTS
28bb7bc6 545 select HAVE_SCHED_CLOCK
788c9700
RK
546 select TICK_ONESHOT
547 select PLAT_PXA
0bd86961 548 select SPARSE_IRQ
788c9700 549 help
2f7e8fae 550 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
551
552config ARCH_KS8695
553 bool "Micrel/Kendin KS8695"
554 select CPU_ARM922T
98830bc9 555 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 556 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
557 help
558 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
559 System-on-Chip devices.
560
788c9700
RK
561config ARCH_W90X900
562 bool "Nuvoton W90X900 CPU"
563 select CPU_ARM926T
c52d3d68 564 select ARCH_REQUIRE_GPIOLIB
6d803ba7 565 select CLKDEV_LOOKUP
6fa5d5f7 566 select CLKSRC_MMIO
58b5369e 567 select GENERIC_CLOCKEVENTS
788c9700 568 help
a8bc4ead 569 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
570 At present, the w90x900 has been renamed nuc900, regarding
571 the ARM series product line, you can login the following
572 link address to know more.
573
574 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
575 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 576
a62e9030 577config ARCH_NUC93X
578 bool "Nuvoton NUC93X CPU"
579 select CPU_ARM926T
6d803ba7 580 select CLKDEV_LOOKUP
a62e9030 581 help
582 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
583 low-power and high performance MPEG-4/JPEG multimedia controller chip.
584
c5f80065
EG
585config ARCH_TEGRA
586 bool "NVIDIA Tegra"
4073723a 587 select CLKDEV_LOOKUP
234b6ced 588 select CLKSRC_MMIO
c5f80065
EG
589 select GENERIC_TIME
590 select GENERIC_CLOCKEVENTS
591 select GENERIC_GPIO
592 select HAVE_CLK
e3f4c0ab 593 select HAVE_SCHED_CLOCK
c5f80065 594 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 595 select ARCH_HAS_CPUFREQ
c5f80065
EG
596 help
597 This enables support for NVIDIA Tegra based systems (Tegra APX,
598 Tegra 6xx and Tegra 2 series).
599
4af6fee1
DS
600config ARCH_PNX4008
601 bool "Philips Nexperia PNX4008 Mobile"
c750815e 602 select CPU_ARM926T
6d803ba7 603 select CLKDEV_LOOKUP
5cfc8ee0 604 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
605 help
606 This enables support for Philips PNX4008 mobile platform.
607
1da177e4 608config ARCH_PXA
2c8086a5 609 bool "PXA2xx/PXA3xx-based"
a4f7e763 610 depends on MMU
034d2f5a 611 select ARCH_MTD_XIP
89c52ed4 612 select ARCH_HAS_CPUFREQ
6d803ba7 613 select CLKDEV_LOOKUP
234b6ced 614 select CLKSRC_MMIO
7444a72e 615 select ARCH_REQUIRE_GPIOLIB
981d0f39 616 select GENERIC_CLOCKEVENTS
7ce83018 617 select HAVE_SCHED_CLOCK
a88264c2 618 select TICK_ONESHOT
bd5ce433 619 select PLAT_PXA
6ac6b817 620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
788c9700
RK
624config ARCH_MSM
625 bool "Qualcomm MSM"
4b536b8d 626 select HAVE_CLK
49cbe786 627 select GENERIC_CLOCKEVENTS
923a081c 628 select ARCH_REQUIRE_GPIOLIB
bd32344a 629 select CLKDEV_LOOKUP
49cbe786 630 help
4b53eb4f
DW
631 Support for Qualcomm MSM/QSD based systems. This runs on the
632 apps processor of the MSM/QSD and depends on a shared memory
633 interface to the modem processor which runs the baseband
634 stack and controls some vital subsystems
635 (clock and power control, etc).
49cbe786 636
c793c1b0 637config ARCH_SHMOBILE
6d72ad35
PM
638 bool "Renesas SH-Mobile / R-Mobile"
639 select HAVE_CLK
5e93c6b4 640 select CLKDEV_LOOKUP
6d72ad35
PM
641 select GENERIC_CLOCKEVENTS
642 select NO_IOPORT
643 select SPARSE_IRQ
60f1435c 644 select MULTI_IRQ_HANDLER
c793c1b0 645 help
6d72ad35 646 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 647
1da177e4
LT
648config ARCH_RPC
649 bool "RiscPC"
650 select ARCH_ACORN
651 select FIQ
652 select TIMER_ACORN
a08b6b79 653 select ARCH_MAY_HAVE_PC_FDC
341eb781 654 select HAVE_PATA_PLATFORM
065909b9 655 select ISA_DMA_API
5ea81769 656 select NO_IOPORT
07f841b7 657 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 658 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
659 help
660 On the Acorn Risc-PC, Linux can support the internal IDE disk and
661 CD-ROM interface, serial and parallel port, and the floppy drive.
662
663config ARCH_SA1100
664 bool "SA1100-based"
234b6ced 665 select CLKSRC_MMIO
c750815e 666 select CPU_SA1100
f7e68bbf 667 select ISA
05944d74 668 select ARCH_SPARSEMEM_ENABLE
034d2f5a 669 select ARCH_MTD_XIP
89c52ed4 670 select ARCH_HAS_CPUFREQ
1937f5b9 671 select CPU_FREQ
3e238be2 672 select GENERIC_CLOCKEVENTS
9483a578 673 select HAVE_CLK
5094b92f 674 select HAVE_SCHED_CLOCK
3e238be2 675 select TICK_ONESHOT
7444a72e 676 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
677 help
678 Support for StrongARM 11x0 based boards.
1da177e4
LT
679
680config ARCH_S3C2410
63b1f51b 681 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 682 select GENERIC_GPIO
9d56c02a 683 select ARCH_HAS_CPUFREQ
9483a578 684 select HAVE_CLK
e83626f2 685 select CLKDEV_LOOKUP
5cfc8ee0 686 select ARCH_USES_GETTIMEOFFSET
20676c15 687 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
688 help
689 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
690 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 691 the Samsung SMDK2410 development board (and derivatives).
1da177e4 692
63b1f51b 693 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 694 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
695 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
696
a08ab637
BD
697config ARCH_S3C64XX
698 bool "Samsung S3C64XX"
89f1fa08 699 select PLAT_SAMSUNG
89f0ce72 700 select CPU_V6
89f0ce72 701 select ARM_VIC
a08ab637 702 select HAVE_CLK
226e85f4 703 select CLKDEV_LOOKUP
89f0ce72 704 select NO_IOPORT
5cfc8ee0 705 select ARCH_USES_GETTIMEOFFSET
89c52ed4 706 select ARCH_HAS_CPUFREQ
89f0ce72
BD
707 select ARCH_REQUIRE_GPIOLIB
708 select SAMSUNG_CLKSRC
709 select SAMSUNG_IRQ_VIC_TIMER
710 select SAMSUNG_IRQ_UART
711 select S3C_GPIO_TRACK
712 select S3C_GPIO_PULL_UPDOWN
713 select S3C_GPIO_CFG_S3C24XX
714 select S3C_GPIO_CFG_S3C64XX
715 select S3C_DEV_NAND
716 select USB_ARCH_HAS_OHCI
717 select SAMSUNG_GPIOLIB_4BIT
20676c15 718 select HAVE_S3C2410_I2C if I2C
c39d8d55 719 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
720 help
721 Samsung S3C64XX series based systems
722
49b7a491
KK
723config ARCH_S5P64X0
724 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
725 select CPU_V6
726 select GENERIC_GPIO
727 select HAVE_CLK
d8b22d25 728 select CLKDEV_LOOKUP
c39d8d55 729 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
730 select GENERIC_CLOCKEVENTS
731 select HAVE_SCHED_CLOCK
20676c15 732 select HAVE_S3C2410_I2C if I2C
754961a8 733 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 734 help
49b7a491
KK
735 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
736 SMDK6450.
c4ffccdd 737
acc84707
MS
738config ARCH_S5PC100
739 bool "Samsung S5PC100"
5a7652f2
BM
740 select GENERIC_GPIO
741 select HAVE_CLK
29e8eb0f 742 select CLKDEV_LOOKUP
5a7652f2 743 select CPU_V7
d6d502fa 744 select ARM_L1_CACHE_SHIFT_6
925c68cd 745 select ARCH_USES_GETTIMEOFFSET
20676c15 746 select HAVE_S3C2410_I2C if I2C
754961a8 747 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 748 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 749 help
acc84707 750 Samsung S5PC100 series based systems
5a7652f2 751
170f4e42
KK
752config ARCH_S5PV210
753 bool "Samsung S5PV210/S5PC110"
754 select CPU_V7
eecb6a84 755 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
756 select GENERIC_GPIO
757 select HAVE_CLK
b2a9dd46 758 select CLKDEV_LOOKUP
170f4e42 759 select ARM_L1_CACHE_SHIFT_6
d8144aea 760 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
761 select GENERIC_CLOCKEVENTS
762 select HAVE_SCHED_CLOCK
20676c15 763 select HAVE_S3C2410_I2C if I2C
754961a8 764 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 765 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
766 help
767 Samsung S5PV210/S5PC110 series based systems
768
10606aad
KK
769config ARCH_EXYNOS4
770 bool "Samsung EXYNOS4"
cc0e72b8 771 select CPU_V7
f567fa6f 772 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
773 select GENERIC_GPIO
774 select HAVE_CLK
badc4f2d 775 select CLKDEV_LOOKUP
b333fb16 776 select ARCH_HAS_CPUFREQ
cc0e72b8 777 select GENERIC_CLOCKEVENTS
754961a8 778 select HAVE_S3C_RTC if RTC_CLASS
20676c15 779 select HAVE_S3C2410_I2C if I2C
c39d8d55 780 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 781 help
10606aad 782 Samsung EXYNOS4 series based systems
cc0e72b8 783
1da177e4
LT
784config ARCH_SHARK
785 bool "Shark"
c750815e 786 select CPU_SA110
f7e68bbf
RK
787 select ISA
788 select ISA_DMA
3bca103a 789 select ZONE_DMA
f7e68bbf 790 select PCI
5cfc8ee0 791 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
792 help
793 Support for the StrongARM based Digital DNARD machine, also known
794 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 795
83ef3338
HK
796config ARCH_TCC_926
797 bool "Telechips TCC ARM926-based systems"
234b6ced 798 select CLKSRC_MMIO
83ef3338
HK
799 select CPU_ARM926T
800 select HAVE_CLK
6d803ba7 801 select CLKDEV_LOOKUP
83ef3338
HK
802 select GENERIC_CLOCKEVENTS
803 help
804 Support for Telechips TCC ARM926-based systems.
805
d98aac75
LW
806config ARCH_U300
807 bool "ST-Ericsson U300 Series"
808 depends on MMU
234b6ced 809 select CLKSRC_MMIO
d98aac75 810 select CPU_ARM926T
5c21b7ca 811 select HAVE_SCHED_CLOCK
bc581770 812 select HAVE_TCM
d98aac75
LW
813 select ARM_AMBA
814 select ARM_VIC
d98aac75 815 select GENERIC_CLOCKEVENTS
6d803ba7 816 select CLKDEV_LOOKUP
d98aac75
LW
817 select GENERIC_GPIO
818 help
819 Support for ST-Ericsson U300 series mobile platforms.
820
ccf50e23
RK
821config ARCH_U8500
822 bool "ST-Ericsson U8500 Series"
823 select CPU_V7
824 select ARM_AMBA
ccf50e23 825 select GENERIC_CLOCKEVENTS
6d803ba7 826 select CLKDEV_LOOKUP
94bdc0e2 827 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 828 select ARCH_HAS_CPUFREQ
ccf50e23
RK
829 help
830 Support for ST-Ericsson's Ux500 architecture
831
832config ARCH_NOMADIK
833 bool "STMicroelectronics Nomadik"
834 select ARM_AMBA
835 select ARM_VIC
836 select CPU_ARM926T
6d803ba7 837 select CLKDEV_LOOKUP
ccf50e23 838 select GENERIC_CLOCKEVENTS
ccf50e23
RK
839 select ARCH_REQUIRE_GPIOLIB
840 help
841 Support for the Nomadik platform by ST-Ericsson
842
7c6337e2
KH
843config ARCH_DAVINCI
844 bool "TI DaVinci"
7c6337e2 845 select GENERIC_CLOCKEVENTS
dce1115b 846 select ARCH_REQUIRE_GPIOLIB
3bca103a 847 select ZONE_DMA
9232fcc9 848 select HAVE_IDE
6d803ba7 849 select CLKDEV_LOOKUP
20e9969b 850 select GENERIC_ALLOCATOR
dc7ad3b3 851 select GENERIC_IRQ_CHIP
ae88e05a 852 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
853 help
854 Support for TI's DaVinci platform.
855
3b938be6
RK
856config ARCH_OMAP
857 bool "TI OMAP"
9483a578 858 select HAVE_CLK
7444a72e 859 select ARCH_REQUIRE_GPIOLIB
89c52ed4 860 select ARCH_HAS_CPUFREQ
06cad098 861 select GENERIC_CLOCKEVENTS
dc548fbb 862 select HAVE_SCHED_CLOCK
9af915da 863 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 864 help
6e457bb0 865 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 866
cee37e50
VK
867config PLAT_SPEAR
868 bool "ST SPEAr"
869 select ARM_AMBA
870 select ARCH_REQUIRE_GPIOLIB
6d803ba7 871 select CLKDEV_LOOKUP
d6e15d78 872 select CLKSRC_MMIO
cee37e50 873 select GENERIC_CLOCKEVENTS
cee37e50
VK
874 select HAVE_CLK
875 help
876 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
877
21f47fbc
AC
878config ARCH_VT8500
879 bool "VIA/WonderMedia 85xx"
880 select CPU_ARM926T
881 select GENERIC_GPIO
882 select ARCH_HAS_CPUFREQ
883 select GENERIC_CLOCKEVENTS
884 select ARCH_REQUIRE_GPIOLIB
885 select HAVE_PWM
886 help
887 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1da177e4
LT
888endchoice
889
ccf50e23
RK
890#
891# This is sorted alphabetically by mach-* pathname. However, plat-*
892# Kconfigs may be included either alphabetically (according to the
893# plat- suffix) or along side the corresponding mach-* source.
894#
95b8f20f
RK
895source "arch/arm/mach-at91/Kconfig"
896
897source "arch/arm/mach-bcmring/Kconfig"
898
1da177e4
LT
899source "arch/arm/mach-clps711x/Kconfig"
900
d94f944e
AV
901source "arch/arm/mach-cns3xxx/Kconfig"
902
95b8f20f
RK
903source "arch/arm/mach-davinci/Kconfig"
904
905source "arch/arm/mach-dove/Kconfig"
906
e7736d47
LB
907source "arch/arm/mach-ep93xx/Kconfig"
908
1da177e4
LT
909source "arch/arm/mach-footbridge/Kconfig"
910
59d3a193
PZ
911source "arch/arm/mach-gemini/Kconfig"
912
95b8f20f
RK
913source "arch/arm/mach-h720x/Kconfig"
914
1da177e4
LT
915source "arch/arm/mach-integrator/Kconfig"
916
3f7e5815
LB
917source "arch/arm/mach-iop32x/Kconfig"
918
919source "arch/arm/mach-iop33x/Kconfig"
1da177e4 920
285f5fa7
DW
921source "arch/arm/mach-iop13xx/Kconfig"
922
1da177e4
LT
923source "arch/arm/mach-ixp4xx/Kconfig"
924
925source "arch/arm/mach-ixp2000/Kconfig"
926
c4713074
LB
927source "arch/arm/mach-ixp23xx/Kconfig"
928
95b8f20f
RK
929source "arch/arm/mach-kirkwood/Kconfig"
930
931source "arch/arm/mach-ks8695/Kconfig"
932
777f9beb
LB
933source "arch/arm/mach-loki/Kconfig"
934
40805949
KW
935source "arch/arm/mach-lpc32xx/Kconfig"
936
95b8f20f
RK
937source "arch/arm/mach-msm/Kconfig"
938
794d15b2
SS
939source "arch/arm/mach-mv78xx0/Kconfig"
940
95b8f20f 941source "arch/arm/plat-mxc/Kconfig"
1da177e4 942
1d3f33d5
SG
943source "arch/arm/mach-mxs/Kconfig"
944
95b8f20f 945source "arch/arm/mach-netx/Kconfig"
49cbe786 946
95b8f20f
RK
947source "arch/arm/mach-nomadik/Kconfig"
948source "arch/arm/plat-nomadik/Kconfig"
949
186f93ea 950source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 951
d48af15e
TL
952source "arch/arm/plat-omap/Kconfig"
953
954source "arch/arm/mach-omap1/Kconfig"
1da177e4 955
1dbae815
TL
956source "arch/arm/mach-omap2/Kconfig"
957
9dd0b194 958source "arch/arm/mach-orion5x/Kconfig"
585cf175 959
95b8f20f
RK
960source "arch/arm/mach-pxa/Kconfig"
961source "arch/arm/plat-pxa/Kconfig"
585cf175 962
95b8f20f
RK
963source "arch/arm/mach-mmp/Kconfig"
964
965source "arch/arm/mach-realview/Kconfig"
966
967source "arch/arm/mach-sa1100/Kconfig"
edabd38e 968
cf383678 969source "arch/arm/plat-samsung/Kconfig"
a21765a7 970source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 971source "arch/arm/plat-s5p/Kconfig"
a21765a7 972
cee37e50 973source "arch/arm/plat-spear/Kconfig"
a21765a7 974
83ef3338
HK
975source "arch/arm/plat-tcc/Kconfig"
976
a21765a7
BD
977if ARCH_S3C2410
978source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 979source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 980source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 981source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 982source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 983source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 984endif
1da177e4 985
a08ab637 986if ARCH_S3C64XX
431107ea 987source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
988endif
989
49b7a491 990source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 991
5a7652f2 992source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 993
170f4e42
KK
994source "arch/arm/mach-s5pv210/Kconfig"
995
10606aad 996source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 997
882d01f9 998source "arch/arm/mach-shmobile/Kconfig"
52c543f9 999
c5f80065
EG
1000source "arch/arm/mach-tegra/Kconfig"
1001
95b8f20f 1002source "arch/arm/mach-u300/Kconfig"
1da177e4 1003
95b8f20f 1004source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1005
1006source "arch/arm/mach-versatile/Kconfig"
1007
ceade897 1008source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1009source "arch/arm/plat-versatile/Kconfig"
ceade897 1010
21f47fbc
AC
1011source "arch/arm/mach-vt8500/Kconfig"
1012
7ec80ddf 1013source "arch/arm/mach-w90x900/Kconfig"
1014
1da177e4
LT
1015# Definitions to make life easier
1016config ARCH_ACORN
1017 bool
1018
7ae1f7ec
LB
1019config PLAT_IOP
1020 bool
469d3044 1021 select GENERIC_CLOCKEVENTS
08f26b1e 1022 select HAVE_SCHED_CLOCK
7ae1f7ec 1023
69b02f6a
LB
1024config PLAT_ORION
1025 bool
bfe45e0b 1026 select CLKSRC_MMIO
dc7ad3b3 1027 select GENERIC_IRQ_CHIP
f06a1624 1028 select HAVE_SCHED_CLOCK
69b02f6a 1029
bd5ce433
EM
1030config PLAT_PXA
1031 bool
1032
f4b8b319
RK
1033config PLAT_VERSATILE
1034 bool
1035
e3887714
RK
1036config ARM_TIMER_SP804
1037 bool
bfe45e0b 1038 select CLKSRC_MMIO
e3887714 1039
1da177e4
LT
1040source arch/arm/mm/Kconfig
1041
afe4b25e
LB
1042config IWMMXT
1043 bool "Enable iWMMXt support"
ef6c8445
HZ
1044 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1045 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1046 help
1047 Enable support for iWMMXt context switching at run time if
1048 running on a CPU that supports it.
1049
1da177e4
LT
1050# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1051config XSCALE_PMU
1052 bool
1053 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1054 default y
1055
0f4f0672 1056config CPU_HAS_PMU
e399b1a4 1057 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1058 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1059 default y
1060 bool
1061
52108641 1062config MULTI_IRQ_HANDLER
1063 bool
1064 help
1065 Allow each machine to specify it's own IRQ handler at run time.
1066
3b93e7b0
HC
1067if !MMU
1068source "arch/arm/Kconfig-nommu"
1069endif
1070
9cba3ccc
CM
1071config ARM_ERRATA_411920
1072 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1073 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1074 help
1075 Invalidation of the Instruction Cache operation can
1076 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1077 It does not affect the MPCore. This option enables the ARM Ltd.
1078 recommended workaround.
1079
7ce236fc
CM
1080config ARM_ERRATA_430973
1081 bool "ARM errata: Stale prediction on replaced interworking branch"
1082 depends on CPU_V7
1083 help
1084 This option enables the workaround for the 430973 Cortex-A8
1085 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1086 interworking branch is replaced with another code sequence at the
1087 same virtual address, whether due to self-modifying code or virtual
1088 to physical address re-mapping, Cortex-A8 does not recover from the
1089 stale interworking branch prediction. This results in Cortex-A8
1090 executing the new code sequence in the incorrect ARM or Thumb state.
1091 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1092 and also flushes the branch target cache at every context switch.
1093 Note that setting specific bits in the ACTLR register may not be
1094 available in non-secure mode.
1095
855c551f
CM
1096config ARM_ERRATA_458693
1097 bool "ARM errata: Processor deadlock when a false hazard is created"
1098 depends on CPU_V7
1099 help
1100 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1101 erratum. For very specific sequences of memory operations, it is
1102 possible for a hazard condition intended for a cache line to instead
1103 be incorrectly associated with a different cache line. This false
1104 hazard might then cause a processor deadlock. The workaround enables
1105 the L1 caching of the NEON accesses and disables the PLD instruction
1106 in the ACTLR register. Note that setting specific bits in the ACTLR
1107 register may not be available in non-secure mode.
1108
0516e464
CM
1109config ARM_ERRATA_460075
1110 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1111 depends on CPU_V7
1112 help
1113 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1114 erratum. Any asynchronous access to the L2 cache may encounter a
1115 situation in which recent store transactions to the L2 cache are lost
1116 and overwritten with stale memory contents from external memory. The
1117 workaround disables the write-allocate mode for the L2 cache via the
1118 ACTLR register. Note that setting specific bits in the ACTLR register
1119 may not be available in non-secure mode.
1120
9f05027c
WD
1121config ARM_ERRATA_742230
1122 bool "ARM errata: DMB operation may be faulty"
1123 depends on CPU_V7 && SMP
1124 help
1125 This option enables the workaround for the 742230 Cortex-A9
1126 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1127 between two write operations may not ensure the correct visibility
1128 ordering of the two writes. This workaround sets a specific bit in
1129 the diagnostic register of the Cortex-A9 which causes the DMB
1130 instruction to behave as a DSB, ensuring the correct behaviour of
1131 the two writes.
1132
a672e99b
WD
1133config ARM_ERRATA_742231
1134 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1135 depends on CPU_V7 && SMP
1136 help
1137 This option enables the workaround for the 742231 Cortex-A9
1138 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1139 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1140 accessing some data located in the same cache line, may get corrupted
1141 data due to bad handling of the address hazard when the line gets
1142 replaced from one of the CPUs at the same time as another CPU is
1143 accessing it. This workaround sets specific bits in the diagnostic
1144 register of the Cortex-A9 which reduces the linefill issuing
1145 capabilities of the processor.
1146
9e65582a
SS
1147config PL310_ERRATA_588369
1148 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1149 depends on CACHE_L2X0
9e65582a
SS
1150 help
1151 The PL310 L2 cache controller implements three types of Clean &
1152 Invalidate maintenance operations: by Physical Address
1153 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1154 They are architecturally defined to behave as the execution of a
1155 clean operation followed immediately by an invalidate operation,
1156 both performing to the same memory location. This functionality
1157 is not correctly implemented in PL310 as clean lines are not
2839e06c 1158 invalidated as a result of these operations.
cdf357f1
WD
1159
1160config ARM_ERRATA_720789
1161 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1162 depends on CPU_V7 && SMP
1163 help
1164 This option enables the workaround for the 720789 Cortex-A9 (prior to
1165 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1166 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1167 As a consequence of this erratum, some TLB entries which should be
1168 invalidated are not, resulting in an incoherency in the system page
1169 tables. The workaround changes the TLB flushing routines to invalidate
1170 entries regardless of the ASID.
475d92fc 1171
1f0090a1
RK
1172config PL310_ERRATA_727915
1173 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1174 depends on CACHE_L2X0
1175 help
1176 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1177 operation (offset 0x7FC). This operation runs in background so that
1178 PL310 can handle normal accesses while it is in progress. Under very
1179 rare circumstances, due to this erratum, write data can be lost when
1180 PL310 treats a cacheable write transaction during a Clean &
1181 Invalidate by Way operation.
1182
475d92fc
WD
1183config ARM_ERRATA_743622
1184 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1185 depends on CPU_V7
1186 help
1187 This option enables the workaround for the 743622 Cortex-A9
1188 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1189 optimisation in the Cortex-A9 Store Buffer may lead to data
1190 corruption. This workaround sets a specific bit in the diagnostic
1191 register of the Cortex-A9 which disables the Store Buffer
1192 optimisation, preventing the defect from occurring. This has no
1193 visible impact on the overall performance or power consumption of the
1194 processor.
1195
9a27c27c
WD
1196config ARM_ERRATA_751472
1197 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1198 depends on CPU_V7 && SMP
1199 help
1200 This option enables the workaround for the 751472 Cortex-A9 (prior
1201 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1202 completion of a following broadcasted operation if the second
1203 operation is received by a CPU before the ICIALLUIS has completed,
1204 potentially leading to corrupted entries in the cache or TLB.
1205
885028e4
SK
1206config ARM_ERRATA_753970
1207 bool "ARM errata: cache sync operation may be faulty"
1208 depends on CACHE_PL310
1209 help
1210 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1211
1212 Under some condition the effect of cache sync operation on
1213 the store buffer still remains when the operation completes.
1214 This means that the store buffer is always asked to drain and
1215 this prevents it from merging any further writes. The workaround
1216 is to replace the normal offset of cache sync operation (0x730)
1217 by another offset targeting an unmapped PL310 register 0x740.
1218 This has the same effect as the cache sync operation: store buffer
1219 drain and waiting for all buffers empty.
1220
fcbdc5fe
WD
1221config ARM_ERRATA_754322
1222 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1223 depends on CPU_V7
1224 help
1225 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1226 r3p*) erratum. A speculative memory access may cause a page table walk
1227 which starts prior to an ASID switch but completes afterwards. This
1228 can populate the micro-TLB with a stale entry which may be hit with
1229 the new ASID. This workaround places two dsb instructions in the mm
1230 switching code so that no page table walks can cross the ASID switch.
1231
5dab26af
WD
1232config ARM_ERRATA_754327
1233 bool "ARM errata: no automatic Store Buffer drain"
1234 depends on CPU_V7 && SMP
1235 help
1236 This option enables the workaround for the 754327 Cortex-A9 (prior to
1237 r2p0) erratum. The Store Buffer does not have any automatic draining
1238 mechanism and therefore a livelock may occur if an external agent
1239 continuously polls a memory location waiting to observe an update.
1240 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1241 written polling loops from denying visibility of updates to memory.
1242
1da177e4
LT
1243endmenu
1244
1245source "arch/arm/common/Kconfig"
1246
1da177e4
LT
1247menu "Bus support"
1248
1249config ARM_AMBA
1250 bool
1251
1252config ISA
1253 bool
1da177e4
LT
1254 help
1255 Find out whether you have ISA slots on your motherboard. ISA is the
1256 name of a bus system, i.e. the way the CPU talks to the other stuff
1257 inside your box. Other bus systems are PCI, EISA, MicroChannel
1258 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1259 newer boards don't support it. If you have ISA, say Y, otherwise N.
1260
065909b9 1261# Select ISA DMA controller support
1da177e4
LT
1262config ISA_DMA
1263 bool
065909b9 1264 select ISA_DMA_API
1da177e4 1265
065909b9 1266# Select ISA DMA interface
5cae841b
AV
1267config ISA_DMA_API
1268 bool
5cae841b 1269
1da177e4 1270config PCI
0b05da72 1271 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1272 help
1273 Find out whether you have a PCI motherboard. PCI is the name of a
1274 bus system, i.e. the way the CPU talks to the other stuff inside
1275 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1276 VESA. If you have PCI, say Y, otherwise N.
1277
52882173
AV
1278config PCI_DOMAINS
1279 bool
1280 depends on PCI
1281
b080ac8a
MRJ
1282config PCI_NANOENGINE
1283 bool "BSE nanoEngine PCI support"
1284 depends on SA1100_NANOENGINE
1285 help
1286 Enable PCI on the BSE nanoEngine board.
1287
36e23590
MW
1288config PCI_SYSCALL
1289 def_bool PCI
1290
1da177e4
LT
1291# Select the host bridge type
1292config PCI_HOST_VIA82C505
1293 bool
1294 depends on PCI && ARCH_SHARK
1295 default y
1296
a0113a99
MR
1297config PCI_HOST_ITE8152
1298 bool
1299 depends on PCI && MACH_ARMCORE
1300 default y
1301 select DMABOUNCE
1302
1da177e4
LT
1303source "drivers/pci/Kconfig"
1304
1305source "drivers/pcmcia/Kconfig"
1306
1307endmenu
1308
1309menu "Kernel Features"
1310
0567a0c0
KH
1311source "kernel/time/Kconfig"
1312
1da177e4 1313config SMP
bb2d8130 1314 bool "Symmetric Multi-Processing"
fbb4ddac 1315 depends on CPU_V6K || CPU_V7
bc28248e 1316 depends on GENERIC_CLOCKEVENTS
971acb9b 1317 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1318 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1319 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1320 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1321 select USE_GENERIC_SMP_HELPERS
89c3dedf 1322 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1323 help
1324 This enables support for systems with more than one CPU. If you have
1325 a system with only one CPU, like most personal computers, say N. If
1326 you have a system with more than one CPU, say Y.
1327
1328 If you say N here, the kernel will run on single and multiprocessor
1329 machines, but will use only one CPU of a multiprocessor machine. If
1330 you say Y here, the kernel will run on many, but not all, single
1331 processor machines. On a single processor machine, the kernel will
1332 run faster if you say N here.
1333
03502faa 1334 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1335 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1336 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1337
1338 If you don't know what to do here, say N.
1339
f00ec48f
RK
1340config SMP_ON_UP
1341 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1342 depends on EXPERIMENTAL
4d2692a7 1343 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1344 default y
1345 help
1346 SMP kernels contain instructions which fail on non-SMP processors.
1347 Enabling this option allows the kernel to modify itself to make
1348 these instructions safe. Disabling it allows about 1K of space
1349 savings.
1350
1351 If you don't know what to do here, say Y.
1352
a8cbcd92
RK
1353config HAVE_ARM_SCU
1354 bool
1355 depends on SMP
1356 help
1357 This option enables support for the ARM system coherency unit
1358
f32f4ce2
RK
1359config HAVE_ARM_TWD
1360 bool
1361 depends on SMP
15095bb0 1362 select TICK_ONESHOT
f32f4ce2
RK
1363 help
1364 This options enables support for the ARM timer and watchdog unit
1365
8d5796d2
LB
1366choice
1367 prompt "Memory split"
1368 default VMSPLIT_3G
1369 help
1370 Select the desired split between kernel and user memory.
1371
1372 If you are not absolutely sure what you are doing, leave this
1373 option alone!
1374
1375 config VMSPLIT_3G
1376 bool "3G/1G user/kernel split"
1377 config VMSPLIT_2G
1378 bool "2G/2G user/kernel split"
1379 config VMSPLIT_1G
1380 bool "1G/3G user/kernel split"
1381endchoice
1382
1383config PAGE_OFFSET
1384 hex
1385 default 0x40000000 if VMSPLIT_1G
1386 default 0x80000000 if VMSPLIT_2G
1387 default 0xC0000000
1388
1da177e4
LT
1389config NR_CPUS
1390 int "Maximum number of CPUs (2-32)"
1391 range 2 32
1392 depends on SMP
1393 default "4"
1394
a054a811
RK
1395config HOTPLUG_CPU
1396 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1397 depends on SMP && HOTPLUG && EXPERIMENTAL
1398 help
1399 Say Y here to experiment with turning CPUs off and on. CPUs
1400 can be controlled through /sys/devices/system/cpu.
1401
37ee16ae
RK
1402config LOCAL_TIMERS
1403 bool "Use local timer interrupts"
971acb9b 1404 depends on SMP
37ee16ae 1405 default y
30d8bead 1406 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1407 help
1408 Enable support for local timers on SMP platforms, rather then the
1409 legacy IPI broadcast method. Local timers allows the system
1410 accounting to be spread across the timer interval, preventing a
1411 "thundering herd" at every timer tick.
1412
d45a398f 1413source kernel/Kconfig.preempt
1da177e4 1414
f8065813
RK
1415config HZ
1416 int
49b7a491 1417 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
a73ddc61 1418 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1419 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1420 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1421 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1422 default 100
1423
16c79651 1424config THUMB2_KERNEL
4a50bfe3 1425 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1426 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1427 select AEABI
1428 select ARM_ASM_UNIFIED
1429 help
1430 By enabling this option, the kernel will be compiled in
1431 Thumb-2 mode. A compiler/assembler that understand the unified
1432 ARM-Thumb syntax is needed.
1433
1434 If unsure, say N.
1435
6f685c5c
DM
1436config THUMB2_AVOID_R_ARM_THM_JUMP11
1437 bool "Work around buggy Thumb-2 short branch relocations in gas"
1438 depends on THUMB2_KERNEL && MODULES
1439 default y
1440 help
1441 Various binutils versions can resolve Thumb-2 branches to
1442 locally-defined, preemptible global symbols as short-range "b.n"
1443 branch instructions.
1444
1445 This is a problem, because there's no guarantee the final
1446 destination of the symbol, or any candidate locations for a
1447 trampoline, are within range of the branch. For this reason, the
1448 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1449 relocation in modules at all, and it makes little sense to add
1450 support.
1451
1452 The symptom is that the kernel fails with an "unsupported
1453 relocation" error when loading some modules.
1454
1455 Until fixed tools are available, passing
1456 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1457 code which hits this problem, at the cost of a bit of extra runtime
1458 stack usage in some cases.
1459
1460 The problem is described in more detail at:
1461 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1462
1463 Only Thumb-2 kernels are affected.
1464
1465 Unless you are sure your tools don't have this problem, say Y.
1466
0becb088
CM
1467config ARM_ASM_UNIFIED
1468 bool
1469
704bdda0
NP
1470config AEABI
1471 bool "Use the ARM EABI to compile the kernel"
1472 help
1473 This option allows for the kernel to be compiled using the latest
1474 ARM ABI (aka EABI). This is only useful if you are using a user
1475 space environment that is also compiled with EABI.
1476
1477 Since there are major incompatibilities between the legacy ABI and
1478 EABI, especially with regard to structure member alignment, this
1479 option also changes the kernel syscall calling convention to
1480 disambiguate both ABIs and allow for backward compatibility support
1481 (selected with CONFIG_OABI_COMPAT).
1482
1483 To use this you need GCC version 4.0.0 or later.
1484
6c90c872 1485config OABI_COMPAT
a73a3ff1 1486 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1487 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1488 default y
1489 help
1490 This option preserves the old syscall interface along with the
1491 new (ARM EABI) one. It also provides a compatibility layer to
1492 intercept syscalls that have structure arguments which layout
1493 in memory differs between the legacy ABI and the new ARM EABI
1494 (only for non "thumb" binaries). This option adds a tiny
1495 overhead to all syscalls and produces a slightly larger kernel.
1496 If you know you'll be using only pure EABI user space then you
1497 can say N here. If this option is not selected and you attempt
1498 to execute a legacy ABI binary then the result will be
1499 UNPREDICTABLE (in fact it can be predicted that it won't work
1500 at all). If in doubt say Y.
1501
eb33575c 1502config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1503 bool
e80d6a24 1504
05944d74
RK
1505config ARCH_SPARSEMEM_ENABLE
1506 bool
1507
07a2f737
RK
1508config ARCH_SPARSEMEM_DEFAULT
1509 def_bool ARCH_SPARSEMEM_ENABLE
1510
05944d74 1511config ARCH_SELECT_MEMORY_MODEL
be370302 1512 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1513
7b7bf499
WD
1514config HAVE_ARCH_PFN_VALID
1515 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1516
053a96ca 1517config HIGHMEM
e8db89a2
RK
1518 bool "High Memory Support"
1519 depends on MMU
053a96ca
NP
1520 help
1521 The address space of ARM processors is only 4 Gigabytes large
1522 and it has to accommodate user address space, kernel address
1523 space as well as some memory mapped IO. That means that, if you
1524 have a large amount of physical memory and/or IO, not all of the
1525 memory can be "permanently mapped" by the kernel. The physical
1526 memory that is not permanently mapped is called "high memory".
1527
1528 Depending on the selected kernel/user memory split, minimum
1529 vmalloc space and actual amount of RAM, you may not need this
1530 option which should result in a slightly faster kernel.
1531
1532 If unsure, say n.
1533
65cec8e3
RK
1534config HIGHPTE
1535 bool "Allocate 2nd-level pagetables from highmem"
1536 depends on HIGHMEM
65cec8e3 1537
1b8873a0
JI
1538config HW_PERF_EVENTS
1539 bool "Enable hardware performance counter support for perf events"
fe166148 1540 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1541 default y
1542 help
1543 Enable hardware performance counter support for perf events. If
1544 disabled, perf events will use software events only.
1545
3f22ab27
DH
1546source "mm/Kconfig"
1547
c1b2d970
MD
1548config FORCE_MAX_ZONEORDER
1549 int "Maximum zone order" if ARCH_SHMOBILE
1550 range 11 64 if ARCH_SHMOBILE
1551 default "9" if SA1111
1552 default "11"
1553 help
1554 The kernel memory allocator divides physically contiguous memory
1555 blocks into "zones", where each zone is a power of two number of
1556 pages. This option selects the largest power of two that the kernel
1557 keeps in the memory allocator. If you need to allocate very large
1558 blocks of physically contiguous memory, then you may need to
1559 increase this value.
1560
1561 This config option is actually maximum order plus one. For example,
1562 a value of 11 means that the largest free memory block is 2^10 pages.
1563
1da177e4
LT
1564config LEDS
1565 bool "Timer and CPU usage LEDs"
e055d5bf 1566 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1567 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1568 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1569 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1570 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1571 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1572 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1573 help
1574 If you say Y here, the LEDs on your machine will be used
1575 to provide useful information about your current system status.
1576
1577 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1578 be able to select which LEDs are active using the options below. If
1579 you are compiling a kernel for the EBSA-110 or the LART however, the
1580 red LED will simply flash regularly to indicate that the system is
1581 still functional. It is safe to say Y here if you have a CATS
1582 system, but the driver will do nothing.
1583
1584config LEDS_TIMER
1585 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1586 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1587 || MACH_OMAP_PERSEUS2
1da177e4 1588 depends on LEDS
0567a0c0 1589 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1590 default y if ARCH_EBSA110
1591 help
1592 If you say Y here, one of the system LEDs (the green one on the
1593 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1594 will flash regularly to indicate that the system is still
1595 operational. This is mainly useful to kernel hackers who are
1596 debugging unstable kernels.
1597
1598 The LART uses the same LED for both Timer LED and CPU usage LED
1599 functions. You may choose to use both, but the Timer LED function
1600 will overrule the CPU usage LED.
1601
1602config LEDS_CPU
1603 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1604 !ARCH_OMAP) \
1605 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1606 || MACH_OMAP_PERSEUS2
1da177e4
LT
1607 depends on LEDS
1608 help
1609 If you say Y here, the red LED will be used to give a good real
1610 time indication of CPU usage, by lighting whenever the idle task
1611 is not currently executing.
1612
1613 The LART uses the same LED for both Timer LED and CPU usage LED
1614 functions. You may choose to use both, but the Timer LED function
1615 will overrule the CPU usage LED.
1616
1617config ALIGNMENT_TRAP
1618 bool
f12d0d7c 1619 depends on CPU_CP15_MMU
1da177e4 1620 default y if !ARCH_EBSA110
e119bfff 1621 select HAVE_PROC_CPU if PROC_FS
1da177e4 1622 help
84eb8d06 1623 ARM processors cannot fetch/store information which is not
1da177e4
LT
1624 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1625 address divisible by 4. On 32-bit ARM processors, these non-aligned
1626 fetch/store instructions will be emulated in software if you say
1627 here, which has a severe performance impact. This is necessary for
1628 correct operation of some network protocols. With an IP-only
1629 configuration it is safe to say N, otherwise say Y.
1630
39ec58f3
LB
1631config UACCESS_WITH_MEMCPY
1632 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1633 depends on MMU && EXPERIMENTAL
1634 default y if CPU_FEROCEON
1635 help
1636 Implement faster copy_to_user and clear_user methods for CPU
1637 cores where a 8-word STM instruction give significantly higher
1638 memory write throughput than a sequence of individual 32bit stores.
1639
1640 A possible side effect is a slight increase in scheduling latency
1641 between threads sharing the same address space if they invoke
1642 such copy operations with large buffers.
1643
1644 However, if the CPU data cache is using a write-allocate mode,
1645 this option is unlikely to provide any performance gain.
1646
70c70d97
NP
1647config SECCOMP
1648 bool
1649 prompt "Enable seccomp to safely compute untrusted bytecode"
1650 ---help---
1651 This kernel feature is useful for number crunching applications
1652 that may need to compute untrusted bytecode during their
1653 execution. By using pipes or other transports made available to
1654 the process as file descriptors supporting the read/write
1655 syscalls, it's possible to isolate those applications in
1656 their own address space using seccomp. Once seccomp is
1657 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1658 and the task is only allowed to execute a few safe syscalls
1659 defined by each seccomp mode.
1660
c743f380
NP
1661config CC_STACKPROTECTOR
1662 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1663 depends on EXPERIMENTAL
c743f380
NP
1664 help
1665 This option turns on the -fstack-protector GCC feature. This
1666 feature puts, at the beginning of functions, a canary value on
1667 the stack just before the return address, and validates
1668 the value just before actually returning. Stack based buffer
1669 overflows (that need to overwrite this return address) now also
1670 overwrite the canary, which gets detected and the attack is then
1671 neutralized via a kernel panic.
1672 This feature requires gcc version 4.2 or above.
1673
73a65b3f
UKK
1674config DEPRECATED_PARAM_STRUCT
1675 bool "Provide old way to pass kernel parameters"
1676 help
1677 This was deprecated in 2001 and announced to live on for 5 years.
1678 Some old boot loaders still use this way.
1679
1da177e4
LT
1680endmenu
1681
1682menu "Boot options"
1683
9eb8f674
GL
1684config USE_OF
1685 bool "Flattened Device Tree support"
1686 select OF
1687 select OF_EARLY_FLATTREE
1688 help
1689 Include support for flattened device tree machine descriptions.
1690
1da177e4
LT
1691# Compressed boot loader in ROM. Yes, we really want to ask about
1692# TEXT and BSS so we preserve their values in the config files.
1693config ZBOOT_ROM_TEXT
1694 hex "Compressed ROM boot loader base address"
1695 default "0"
1696 help
1697 The physical address at which the ROM-able zImage is to be
1698 placed in the target. Platforms which normally make use of
1699 ROM-able zImage formats normally set this to a suitable
1700 value in their defconfig file.
1701
1702 If ZBOOT_ROM is not enabled, this has no effect.
1703
1704config ZBOOT_ROM_BSS
1705 hex "Compressed ROM boot loader BSS address"
1706 default "0"
1707 help
f8c440b2
DF
1708 The base address of an area of read/write memory in the target
1709 for the ROM-able zImage which must be available while the
1710 decompressor is running. It must be large enough to hold the
1711 entire decompressed kernel plus an additional 128 KiB.
1712 Platforms which normally make use of ROM-able zImage formats
1713 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1714
1715 If ZBOOT_ROM is not enabled, this has no effect.
1716
1717config ZBOOT_ROM
1718 bool "Compressed boot loader in ROM/flash"
1719 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1720 help
1721 Say Y here if you intend to execute your compressed kernel image
1722 (zImage) directly from ROM or flash. If unsure, say N.
1723
f45b1149
SH
1724config ZBOOT_ROM_MMCIF
1725 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1726 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1727 help
1728 Say Y here to include experimental MMCIF loading code in the
1729 ROM-able zImage. With this enabled it is possible to write the
1730 the ROM-able zImage kernel image to an MMC card and boot the
1731 kernel straight from the reset vector. At reset the processor
1732 Mask ROM will load the first part of the the ROM-able zImage
1733 which in turn loads the rest the kernel image to RAM using the
1734 MMCIF hardware block.
1735
1da177e4
LT
1736config CMDLINE
1737 string "Default kernel command string"
1738 default ""
1739 help
1740 On some architectures (EBSA110 and CATS), there is currently no way
1741 for the boot loader to pass arguments to the kernel. For these
1742 architectures, you should supply some command-line options at build
1743 time by entering them here. As a minimum, you should specify the
1744 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1745
4394c124
VB
1746choice
1747 prompt "Kernel command line type" if CMDLINE != ""
1748 default CMDLINE_FROM_BOOTLOADER
1749
1750config CMDLINE_FROM_BOOTLOADER
1751 bool "Use bootloader kernel arguments if available"
1752 help
1753 Uses the command-line options passed by the boot loader. If
1754 the boot loader doesn't provide any, the default kernel command
1755 string provided in CMDLINE will be used.
1756
1757config CMDLINE_EXTEND
1758 bool "Extend bootloader kernel arguments"
1759 help
1760 The command-line arguments provided by the boot loader will be
1761 appended to the default kernel command string.
1762
92d2040d
AH
1763config CMDLINE_FORCE
1764 bool "Always use the default kernel command string"
92d2040d
AH
1765 help
1766 Always use the default kernel command string, even if the boot
1767 loader passes other arguments to the kernel.
1768 This is useful if you cannot or don't want to change the
1769 command-line options your boot loader passes to the kernel.
4394c124 1770endchoice
92d2040d 1771
1da177e4
LT
1772config XIP_KERNEL
1773 bool "Kernel Execute-In-Place from ROM"
1774 depends on !ZBOOT_ROM
1775 help
1776 Execute-In-Place allows the kernel to run from non-volatile storage
1777 directly addressable by the CPU, such as NOR flash. This saves RAM
1778 space since the text section of the kernel is not loaded from flash
1779 to RAM. Read-write sections, such as the data section and stack,
1780 are still copied to RAM. The XIP kernel is not compressed since
1781 it has to run directly from flash, so it will take more space to
1782 store it. The flash address used to link the kernel object files,
1783 and for storing it, is configuration dependent. Therefore, if you
1784 say Y here, you must know the proper physical address where to
1785 store the kernel image depending on your own flash memory usage.
1786
1787 Also note that the make target becomes "make xipImage" rather than
1788 "make zImage" or "make Image". The final kernel binary to put in
1789 ROM memory will be arch/arm/boot/xipImage.
1790
1791 If unsure, say N.
1792
1793config XIP_PHYS_ADDR
1794 hex "XIP Kernel Physical Location"
1795 depends on XIP_KERNEL
1796 default "0x00080000"
1797 help
1798 This is the physical address in your flash memory the kernel will
1799 be linked for and stored to. This address is dependent on your
1800 own flash usage.
1801
c587e4a6
RP
1802config KEXEC
1803 bool "Kexec system call (EXPERIMENTAL)"
1804 depends on EXPERIMENTAL
1805 help
1806 kexec is a system call that implements the ability to shutdown your
1807 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1808 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1809 you can start any kernel with it, not just Linux.
1810
1811 It is an ongoing process to be certain the hardware in a machine
1812 is properly shutdown, so do not be surprised if this code does not
1813 initially work for you. It may help to enable device hotplugging
1814 support.
1815
4cd9d6f7
RP
1816config ATAGS_PROC
1817 bool "Export atags in procfs"
b98d7291
UL
1818 depends on KEXEC
1819 default y
4cd9d6f7
RP
1820 help
1821 Should the atags used to boot the kernel be exported in an "atags"
1822 file in procfs. Useful with kexec.
1823
cb5d39b3
MW
1824config CRASH_DUMP
1825 bool "Build kdump crash kernel (EXPERIMENTAL)"
1826 depends on EXPERIMENTAL
1827 help
1828 Generate crash dump after being started by kexec. This should
1829 be normally only set in special crash dump kernels which are
1830 loaded in the main kernel with kexec-tools into a specially
1831 reserved region and then later executed after a crash by
1832 kdump/kexec. The crash dump kernel must be compiled to a
1833 memory address not used by the main kernel
1834
1835 For more details see Documentation/kdump/kdump.txt
1836
e69edc79
EM
1837config AUTO_ZRELADDR
1838 bool "Auto calculation of the decompressed kernel image address"
1839 depends on !ZBOOT_ROM && !ARCH_U300
1840 help
1841 ZRELADDR is the physical address where the decompressed kernel
1842 image will be placed. If AUTO_ZRELADDR is selected, the address
1843 will be determined at run-time by masking the current IP with
1844 0xf8000000. This assumes the zImage being placed in the first 128MB
1845 from start of memory.
1846
1da177e4
LT
1847endmenu
1848
ac9d7efc 1849menu "CPU Power Management"
1da177e4 1850
89c52ed4 1851if ARCH_HAS_CPUFREQ
1da177e4
LT
1852
1853source "drivers/cpufreq/Kconfig"
1854
64f102b6
YS
1855config CPU_FREQ_IMX
1856 tristate "CPUfreq driver for i.MX CPUs"
1857 depends on ARCH_MXC && CPU_FREQ
1858 help
1859 This enables the CPUfreq driver for i.MX CPUs.
1860
1da177e4
LT
1861config CPU_FREQ_SA1100
1862 bool
1da177e4
LT
1863
1864config CPU_FREQ_SA1110
1865 bool
1da177e4
LT
1866
1867config CPU_FREQ_INTEGRATOR
1868 tristate "CPUfreq driver for ARM Integrator CPUs"
1869 depends on ARCH_INTEGRATOR && CPU_FREQ
1870 default y
1871 help
1872 This enables the CPUfreq driver for ARM Integrator CPUs.
1873
1874 For details, take a look at <file:Documentation/cpu-freq>.
1875
1876 If in doubt, say Y.
1877
9e2697ff
RK
1878config CPU_FREQ_PXA
1879 bool
1880 depends on CPU_FREQ && ARCH_PXA && PXA25x
1881 default y
1882 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1883
b3748ddd
MB
1884config CPU_FREQ_S3C64XX
1885 bool "CPUfreq support for Samsung S3C64XX CPUs"
1886 depends on CPU_FREQ && CPU_S3C6410
1887
9d56c02a
BD
1888config CPU_FREQ_S3C
1889 bool
1890 help
1891 Internal configuration node for common cpufreq on Samsung SoC
1892
1893config CPU_FREQ_S3C24XX
4a50bfe3 1894 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1895 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1896 select CPU_FREQ_S3C
1897 help
1898 This enables the CPUfreq driver for the Samsung S3C24XX family
1899 of CPUs.
1900
1901 For details, take a look at <file:Documentation/cpu-freq>.
1902
1903 If in doubt, say N.
1904
1905config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1906 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1907 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1908 help
1909 Compile in support for changing the PLL frequency from the
1910 S3C24XX series CPUfreq driver. The PLL takes time to settle
1911 after a frequency change, so by default it is not enabled.
1912
1913 This also means that the PLL tables for the selected CPU(s) will
1914 be built which may increase the size of the kernel image.
1915
1916config CPU_FREQ_S3C24XX_DEBUG
1917 bool "Debug CPUfreq Samsung driver core"
1918 depends on CPU_FREQ_S3C24XX
1919 help
1920 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1921
1922config CPU_FREQ_S3C24XX_IODEBUG
1923 bool "Debug CPUfreq Samsung driver IO timing"
1924 depends on CPU_FREQ_S3C24XX
1925 help
1926 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1927
e6d197a6
BD
1928config CPU_FREQ_S3C24XX_DEBUGFS
1929 bool "Export debugfs for CPUFreq"
1930 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1931 help
1932 Export status information via debugfs.
1933
1da177e4
LT
1934endif
1935
ac9d7efc
RK
1936source "drivers/cpuidle/Kconfig"
1937
1938endmenu
1939
1da177e4
LT
1940menu "Floating point emulation"
1941
1942comment "At least one emulation must be selected"
1943
1944config FPE_NWFPE
1945 bool "NWFPE math emulation"
593c252a 1946 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1947 ---help---
1948 Say Y to include the NWFPE floating point emulator in the kernel.
1949 This is necessary to run most binaries. Linux does not currently
1950 support floating point hardware so you need to say Y here even if
1951 your machine has an FPA or floating point co-processor podule.
1952
1953 You may say N here if you are going to load the Acorn FPEmulator
1954 early in the bootup.
1955
1956config FPE_NWFPE_XP
1957 bool "Support extended precision"
bedf142b 1958 depends on FPE_NWFPE
1da177e4
LT
1959 help
1960 Say Y to include 80-bit support in the kernel floating-point
1961 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1962 Note that gcc does not generate 80-bit operations by default,
1963 so in most cases this option only enlarges the size of the
1964 floating point emulator without any good reason.
1965
1966 You almost surely want to say N here.
1967
1968config FPE_FASTFPE
1969 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1970 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1971 ---help---
1972 Say Y here to include the FAST floating point emulator in the kernel.
1973 This is an experimental much faster emulator which now also has full
1974 precision for the mantissa. It does not support any exceptions.
1975 It is very simple, and approximately 3-6 times faster than NWFPE.
1976
1977 It should be sufficient for most programs. It may be not suitable
1978 for scientific calculations, but you have to check this for yourself.
1979 If you do not feel you need a faster FP emulation you should better
1980 choose NWFPE.
1981
1982config VFP
1983 bool "VFP-format floating point maths"
e399b1a4 1984 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1985 help
1986 Say Y to include VFP support code in the kernel. This is needed
1987 if your hardware includes a VFP unit.
1988
1989 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1990 release notes and additional status information.
1991
1992 Say N if your target does not have VFP hardware.
1993
25ebee02
CM
1994config VFPv3
1995 bool
1996 depends on VFP
1997 default y if CPU_V7
1998
b5872db4
CM
1999config NEON
2000 bool "Advanced SIMD (NEON) Extension support"
2001 depends on VFPv3 && CPU_V7
2002 help
2003 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2004 Extension.
2005
1da177e4
LT
2006endmenu
2007
2008menu "Userspace binary formats"
2009
2010source "fs/Kconfig.binfmt"
2011
2012config ARTHUR
2013 tristate "RISC OS personality"
704bdda0 2014 depends on !AEABI
1da177e4
LT
2015 help
2016 Say Y here to include the kernel code necessary if you want to run
2017 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2018 experimental; if this sounds frightening, say N and sleep in peace.
2019 You can also say M here to compile this support as a module (which
2020 will be called arthur).
2021
2022endmenu
2023
2024menu "Power management options"
2025
eceab4ac 2026source "kernel/power/Kconfig"
1da177e4 2027
f4cb5700 2028config ARCH_SUSPEND_POSSIBLE
586893eb 2029 depends on !ARCH_S5P64X0 && !ARCH_S5PC100
6a786182
RK
2030 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2031 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2032 def_bool y
2033
1da177e4
LT
2034endmenu
2035
d5950b43
SR
2036source "net/Kconfig"
2037
ac25150f 2038source "drivers/Kconfig"
1da177e4
LT
2039
2040source "fs/Kconfig"
2041
1da177e4
LT
2042source "arch/arm/Kconfig.debug"
2043
2044source "security/Kconfig"
2045
2046source "crypto/Kconfig"
2047
2048source "lib/Kconfig"