]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/Kconfig
Linux 3.16-rc1
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
7a017721 27 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 28 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 29 select HAVE_ARCH_KGDB
91702175 30 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 31 select HAVE_ARCH_TRACEHOOK
b1b3f49c 32 select HAVE_BPF_JIT
51aaf81f 33 select HAVE_CC_STACKPROTECTOR
171b3f0d 34 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
35 select HAVE_C_RECORDMCOUNT
36 select HAVE_DEBUG_KMEMLEAK
37 select HAVE_DMA_API_DEBUG
38 select HAVE_DMA_ATTRS
39 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 40 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 41 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 42 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 43 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 44 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 45 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
46 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 48 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 49 select HAVE_KERNEL_GZIP
f9b493ac 50 select HAVE_KERNEL_LZ4
6e8699f7 51 select HAVE_KERNEL_LZMA
b1b3f49c 52 select HAVE_KERNEL_LZO
a7f464f3 53 select HAVE_KERNEL_XZ
b1b3f49c
RK
54 select HAVE_KPROBES if !XIP_KERNEL
55 select HAVE_KRETPROBES if (HAVE_KPROBES)
56 select HAVE_MEMBLOCK
171b3f0d 57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 58 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 59 select HAVE_PERF_EVENTS
49863894
WD
60 select HAVE_PERF_REGS
61 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 62 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 63 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 64 select HAVE_UID16
31c1fc81 65 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 66 select IRQ_FORCED_THREADING
3d92a71a 67 select KTIME_SCALAR
171b3f0d 68 select MODULES_USE_ELF_REL
84f452b1 69 select NO_BOOTMEM
171b3f0d
RK
70 select OLD_SIGACTION
71 select OLD_SIGSUSPEND3
b1b3f49c
RK
72 select PERF_USE_VMALLOC
73 select RTC_LIB
74 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
1da177e4
LT
77 help
78 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 79 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 81 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
84
74facffe
RK
85config ARM_HAS_SG_CHAIN
86 bool
87
4ce63fcd
MS
88config NEED_SG_DMA_LENGTH
89 bool
90
91config ARM_DMA_USE_IOMMU
4ce63fcd 92 bool
b1b3f49c
RK
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
4ce63fcd 95
60460abf
SWK
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100 range 4 9
101 default 8
102 help
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
109
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
113 by the PAGE_SIZE.
114
115endif
116
0b05da72
HUK
117config MIGHT_HAVE_PCI
118 bool
119
75e7153a
RB
120config SYS_SUPPORTS_APM_EMULATION
121 bool
122
bc581770
LW
123config HAVE_TCM
124 bool
125 select GENERIC_ALLOCATOR
126
e119bfff
RK
127config HAVE_PROC_CPU
128 bool
129
ce816fa8 130config NO_IOPORT_MAP
5ea81769 131 bool
5ea81769 132
1da177e4
LT
133config EISA
134 bool
135 ---help---
136 The Extended Industry Standard Architecture (EISA) bus was
137 developed as an open alternative to the IBM MicroChannel bus.
138
139 The EISA bus provided some of the features of the IBM MicroChannel
140 bus while maintaining backward compatibility with cards made for
141 the older ISA bus. The EISA bus saw limited use between 1988 and
142 1995 when it was made obsolete by the PCI bus.
143
144 Say Y here if you are building a kernel for an EISA-based machine.
145
146 Otherwise, say N.
147
148config SBUS
149 bool
150
f16fb1ec
RK
151config STACKTRACE_SUPPORT
152 bool
153 default y
154
f76e9154
NP
155config HAVE_LATENCYTOP_SUPPORT
156 bool
157 depends on !SMP
158 default y
159
f16fb1ec
RK
160config LOCKDEP_SUPPORT
161 bool
162 default y
163
7ad1bcb2
RK
164config TRACE_IRQFLAGS_SUPPORT
165 bool
166 default y
167
1da177e4
LT
168config RWSEM_XCHGADD_ALGORITHM
169 bool
8a87411b 170 default y
1da177e4 171
f0d1b0b3
DH
172config ARCH_HAS_ILOG2_U32
173 bool
f0d1b0b3
DH
174
175config ARCH_HAS_ILOG2_U64
176 bool
f0d1b0b3 177
89c52ed4
BD
178config ARCH_HAS_CPUFREQ
179 bool
180 help
181 Internal node to signify that the ARCH has CPUFREQ support
182 and that the relevant menu configurations are displayed for
183 it.
184
4a1b5733
EV
185config ARCH_HAS_BANDGAP
186 bool
187
b89c3b16
AM
188config GENERIC_HWEIGHT
189 bool
190 default y
191
1da177e4
LT
192config GENERIC_CALIBRATE_DELAY
193 bool
194 default y
195
a08b6b79
AV
196config ARCH_MAY_HAVE_PC_FDC
197 bool
198
5ac6da66
CL
199config ZONE_DMA
200 bool
5ac6da66 201
ccd7ab7f
FT
202config NEED_DMA_MAP_STATE
203 def_bool y
204
c7edc9e3
DL
205config ARCH_SUPPORTS_UPROBES
206 def_bool y
207
58af4a24
RH
208config ARCH_HAS_DMA_SET_COHERENT_MASK
209 bool
210
1da177e4
LT
211config GENERIC_ISA_DMA
212 bool
213
1da177e4
LT
214config FIQ
215 bool
216
13a5045d
RH
217config NEED_RET_TO_USER
218 bool
219
034d2f5a
AV
220config ARCH_MTD_XIP
221 bool
222
c760fc19
HC
223config VECTORS_BASE
224 hex
6afd6fae 225 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
226 default DRAM_BASE if REMAP_VECTORS_TO_RAM
227 default 0x00000000
228 help
19accfd3
RK
229 The base address of exception vectors. This must be two pages
230 in size.
c760fc19 231
dc21af99 232config ARM_PATCH_PHYS_VIRT
c1becedc
RK
233 bool "Patch physical to virtual translations at runtime" if EMBEDDED
234 default y
b511d75d 235 depends on !XIP_KERNEL && MMU
dc21af99
RK
236 depends on !ARCH_REALVIEW || !SPARSEMEM
237 help
111e9a5c
RK
238 Patch phys-to-virt and virt-to-phys translation functions at
239 boot and module load time according to the position of the
240 kernel in system memory.
dc21af99 241
111e9a5c 242 This can only be used with non-XIP MMU kernels where the base
daece596 243 of physical memory is at a 16MB boundary.
dc21af99 244
c1becedc
RK
245 Only disable this option if you know that you do not require
246 this feature (eg, building a kernel for a single machine) and
247 you need to shrink the kernel to the minimal size.
dc21af99 248
01464226
RH
249config NEED_MACH_GPIO_H
250 bool
251 help
252 Select this when mach/gpio.h is required to provide special
253 definitions for this platform. The need for mach/gpio.h should
254 be avoided when possible.
255
c334bc15
RH
256config NEED_MACH_IO_H
257 bool
258 help
259 Select this when mach/io.h is required to provide special
260 definitions for this platform. The need for mach/io.h should
261 be avoided when possible.
262
0cdc8b92 263config NEED_MACH_MEMORY_H
1b9f95f8
NP
264 bool
265 help
0cdc8b92
NP
266 Select this when mach/memory.h is required to provide special
267 definitions for this platform. The need for mach/memory.h should
268 be avoided when possible.
dc21af99 269
1b9f95f8 270config PHYS_OFFSET
974c0724 271 hex "Physical address of main memory" if MMU
0cdc8b92 272 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 273 default DRAM_BASE if !MMU
111e9a5c 274 help
1b9f95f8
NP
275 Please provide the physical address corresponding to the
276 location of main memory in your system.
cada3c08 277
87e040b6
SG
278config GENERIC_BUG
279 def_bool y
280 depends on BUG
281
1da177e4
LT
282source "init/Kconfig"
283
dc52ddc0
MH
284source "kernel/Kconfig.freezer"
285
1da177e4
LT
286menu "System Type"
287
3c427975
HC
288config MMU
289 bool "MMU-based Paged Memory Management Support"
290 default y
291 help
292 Select if you want MMU-based virtualised addressing space
293 support by paged memory management. If unsure, say 'Y'.
294
ccf50e23
RK
295#
296# The "ARM system type" choice list is ordered alphabetically by option
297# text. Please add new entries in the option alphabetic order.
298#
1da177e4
LT
299choice
300 prompt "ARM system type"
1420b22b
AB
301 default ARCH_VERSATILE if !MMU
302 default ARCH_MULTIPLATFORM if MMU
1da177e4 303
387798b3
RH
304config ARCH_MULTIPLATFORM
305 bool "Allow multiple platforms to be selected"
b1b3f49c 306 depends on MMU
ddb902cc 307 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 308 select ARM_HAS_SG_CHAIN
387798b3
RH
309 select ARM_PATCH_PHYS_VIRT
310 select AUTO_ZRELADDR
6d0add40 311 select CLKSRC_OF
66314223 312 select COMMON_CLK
ddb902cc 313 select GENERIC_CLOCKEVENTS
08d38beb 314 select MIGHT_HAVE_PCI
387798b3 315 select MULTI_IRQ_HANDLER
66314223
DN
316 select SPARSE_IRQ
317 select USE_OF
66314223 318
4af6fee1
DS
319config ARCH_INTEGRATOR
320 bool "ARM Ltd. Integrator family"
89c52ed4 321 select ARCH_HAS_CPUFREQ
b1b3f49c 322 select ARM_AMBA
fe989145 323 select ARM_PATCH_PHYS_VIRT
324 select AUTO_ZRELADDR
a613163d 325 select COMMON_CLK
f9a6aa43 326 select COMMON_CLK_VERSATILE
b1b3f49c 327 select GENERIC_CLOCKEVENTS
9904f793 328 select HAVE_TCM
c5a0adb5 329 select ICST
b1b3f49c
RK
330 select MULTI_IRQ_HANDLER
331 select NEED_MACH_MEMORY_H
f4b8b319 332 select PLAT_VERSATILE
695436e3 333 select SPARSE_IRQ
d7057e1d 334 select USE_OF
2389d501 335 select VERSATILE_FPGA_IRQ
4af6fee1
DS
336 help
337 Support for ARM's Integrator platform.
338
339config ARCH_REALVIEW
340 bool "ARM Ltd. RealView family"
b1b3f49c 341 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 342 select ARM_AMBA
b1b3f49c 343 select ARM_TIMER_SP804
f9a6aa43
LW
344 select COMMON_CLK
345 select COMMON_CLK_VERSATILE
ae30ceac 346 select GENERIC_CLOCKEVENTS
b56ba8aa 347 select GPIO_PL061 if GPIOLIB
b1b3f49c 348 select ICST
0cdc8b92 349 select NEED_MACH_MEMORY_H
b1b3f49c
RK
350 select PLAT_VERSATILE
351 select PLAT_VERSATILE_CLCD
4af6fee1
DS
352 help
353 This enables support for ARM Ltd RealView boards.
354
355config ARCH_VERSATILE
356 bool "ARM Ltd. Versatile family"
b1b3f49c 357 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 358 select ARM_AMBA
b1b3f49c 359 select ARM_TIMER_SP804
4af6fee1 360 select ARM_VIC
6d803ba7 361 select CLKDEV_LOOKUP
b1b3f49c 362 select GENERIC_CLOCKEVENTS
aa3831cf 363 select HAVE_MACH_CLKDEV
c5a0adb5 364 select ICST
f4b8b319 365 select PLAT_VERSATILE
3414ba8c 366 select PLAT_VERSATILE_CLCD
b1b3f49c 367 select PLAT_VERSATILE_CLOCK
2389d501 368 select VERSATILE_FPGA_IRQ
4af6fee1
DS
369 help
370 This enables support for ARM Ltd Versatile board.
371
8fc5ffa0
AV
372config ARCH_AT91
373 bool "Atmel AT91"
f373e8c0 374 select ARCH_REQUIRE_GPIOLIB
bd602995 375 select CLKDEV_LOOKUP
e261501d 376 select IRQ_DOMAIN
1ac02d79 377 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
378 select PINCTRL
379 select PINCTRL_AT91 if USE_OF
4af6fee1 380 help
929e994f
NF
381 This enables support for systems based on Atmel
382 AT91RM9200 and AT91SAM9* processors.
4af6fee1 383
93e22567
RK
384config ARCH_CLPS711X
385 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 386 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 387 select AUTO_ZRELADDR
c99f72ad 388 select CLKSRC_MMIO
93e22567
RK
389 select COMMON_CLK
390 select CPU_ARM720T
4a8355c4 391 select GENERIC_CLOCKEVENTS
6597619f 392 select MFD_SYSCON
93e22567
RK
393 help
394 Support for Cirrus Logic 711x/721x/731x based boards.
395
788c9700
RK
396config ARCH_GEMINI
397 bool "Cortina Systems Gemini"
788c9700 398 select ARCH_REQUIRE_GPIOLIB
f3372c01 399 select CLKSRC_MMIO
b1b3f49c 400 select CPU_FA526
f3372c01 401 select GENERIC_CLOCKEVENTS
788c9700
RK
402 help
403 Support for the Cortina Systems Gemini family SoCs
404
1da177e4
LT
405config ARCH_EBSA110
406 bool "EBSA-110"
b1b3f49c 407 select ARCH_USES_GETTIMEOFFSET
c750815e 408 select CPU_SA110
f7e68bbf 409 select ISA
c334bc15 410 select NEED_MACH_IO_H
0cdc8b92 411 select NEED_MACH_MEMORY_H
ce816fa8 412 select NO_IOPORT_MAP
1da177e4
LT
413 help
414 This is an evaluation board for the StrongARM processor available
f6c8965a 415 from Digital. It has limited hardware on-board, including an
1da177e4
LT
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
417 parallel port.
418
6d85e2b0
UKK
419config ARCH_EFM32
420 bool "Energy Micro efm32"
421 depends on !MMU
422 select ARCH_REQUIRE_GPIOLIB
423 select ARM_NVIC
51aaf81f 424 select AUTO_ZRELADDR
6d85e2b0
UKK
425 select CLKSRC_OF
426 select COMMON_CLK
427 select CPU_V7M
428 select GENERIC_CLOCKEVENTS
429 select NO_DMA
ce816fa8 430 select NO_IOPORT_MAP
6d85e2b0
UKK
431 select SPARSE_IRQ
432 select USE_OF
433 help
434 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
435 processors.
436
e7736d47
LB
437config ARCH_EP93XX
438 bool "EP93xx-based"
b1b3f49c
RK
439 select ARCH_HAS_HOLES_MEMORYMODEL
440 select ARCH_REQUIRE_GPIOLIB
441 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
442 select ARM_AMBA
443 select ARM_VIC
6d803ba7 444 select CLKDEV_LOOKUP
b1b3f49c 445 select CPU_ARM920T
5725aeae 446 select NEED_MACH_MEMORY_H
e7736d47
LB
447 help
448 This enables support for the Cirrus EP93xx series of CPUs.
449
1da177e4
LT
450config ARCH_FOOTBRIDGE
451 bool "FootBridge"
c750815e 452 select CPU_SA110
1da177e4 453 select FOOTBRIDGE
4e8d7637 454 select GENERIC_CLOCKEVENTS
d0ee9f40 455 select HAVE_IDE
8ef6e620 456 select NEED_MACH_IO_H if !MMU
0cdc8b92 457 select NEED_MACH_MEMORY_H
f999b8bd
MM
458 help
459 Support for systems based on the DC21285 companion chip
460 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 461
4af6fee1
DS
462config ARCH_NETX
463 bool "Hilscher NetX based"
b1b3f49c 464 select ARM_VIC
234b6ced 465 select CLKSRC_MMIO
c750815e 466 select CPU_ARM926T
2fcfe6b8 467 select GENERIC_CLOCKEVENTS
f999b8bd 468 help
4af6fee1
DS
469 This enables support for systems based on the Hilscher NetX Soc
470
3b938be6
RK
471config ARCH_IOP13XX
472 bool "IOP13xx-based"
473 depends on MMU
b1b3f49c 474 select CPU_XSC3
0cdc8b92 475 select NEED_MACH_MEMORY_H
13a5045d 476 select NEED_RET_TO_USER
b1b3f49c
RK
477 select PCI
478 select PLAT_IOP
479 select VMSPLIT_1G
37ebbcff 480 select SPARSE_IRQ
3b938be6
RK
481 help
482 Support for Intel's IOP13XX (XScale) family of processors.
483
3f7e5815
LB
484config ARCH_IOP32X
485 bool "IOP32x-based"
a4f7e763 486 depends on MMU
b1b3f49c 487 select ARCH_REQUIRE_GPIOLIB
c750815e 488 select CPU_XSCALE
e9004f50 489 select GPIO_IOP
13a5045d 490 select NEED_RET_TO_USER
f7e68bbf 491 select PCI
b1b3f49c 492 select PLAT_IOP
f999b8bd 493 help
3f7e5815
LB
494 Support for Intel's 80219 and IOP32X (XScale) family of
495 processors.
496
497config ARCH_IOP33X
498 bool "IOP33x-based"
499 depends on MMU
b1b3f49c 500 select ARCH_REQUIRE_GPIOLIB
c750815e 501 select CPU_XSCALE
e9004f50 502 select GPIO_IOP
13a5045d 503 select NEED_RET_TO_USER
3f7e5815 504 select PCI
b1b3f49c 505 select PLAT_IOP
3f7e5815
LB
506 help
507 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 508
3b938be6
RK
509config ARCH_IXP4XX
510 bool "IXP4xx-based"
a4f7e763 511 depends on MMU
58af4a24 512 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 513 select ARCH_REQUIRE_GPIOLIB
51aaf81f 514 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 515 select CLKSRC_MMIO
c750815e 516 select CPU_XSCALE
b1b3f49c 517 select DMABOUNCE if PCI
3b938be6 518 select GENERIC_CLOCKEVENTS
0b05da72 519 select MIGHT_HAVE_PCI
c334bc15 520 select NEED_MACH_IO_H
9296d94d 521 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 522 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 523 help
3b938be6 524 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 525
edabd38e
SB
526config ARCH_DOVE
527 bool "Marvell Dove"
edabd38e 528 select ARCH_REQUIRE_GPIOLIB
756b2531 529 select CPU_PJ4
edabd38e 530 select GENERIC_CLOCKEVENTS
0f81bd43 531 select MIGHT_HAVE_PCI
171b3f0d 532 select MVEBU_MBUS
9139acd1
SH
533 select PINCTRL
534 select PINCTRL_DOVE
abcda1dc 535 select PLAT_ORION_LEGACY
edabd38e
SB
536 help
537 Support for the Marvell Dove SoC 88AP510
538
651c74c7
SB
539config ARCH_KIRKWOOD
540 bool "Marvell Kirkwood"
0e2ee0c0 541 select ARCH_HAS_CPUFREQ
a8865655 542 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 543 select CPU_FEROCEON
651c74c7 544 select GENERIC_CLOCKEVENTS
171b3f0d 545 select MVEBU_MBUS
b1b3f49c 546 select PCI
1dc831bf 547 select PCI_QUIRKS
f9e75922
AL
548 select PINCTRL
549 select PINCTRL_KIRKWOOD
abcda1dc 550 select PLAT_ORION_LEGACY
651c74c7
SB
551 help
552 Support for the following Marvell Kirkwood series SoCs:
553 88F6180, 88F6192 and 88F6281.
554
794d15b2
SS
555config ARCH_MV78XX0
556 bool "Marvell MV78xx0"
a8865655 557 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 558 select CPU_FEROCEON
794d15b2 559 select GENERIC_CLOCKEVENTS
171b3f0d 560 select MVEBU_MBUS
b1b3f49c 561 select PCI
abcda1dc 562 select PLAT_ORION_LEGACY
794d15b2
SS
563 help
564 Support for the following Marvell MV78xx0 series SoCs:
565 MV781x0, MV782x0.
566
9dd0b194 567config ARCH_ORION5X
585cf175
TP
568 bool "Marvell Orion"
569 depends on MMU
a8865655 570 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 571 select CPU_FEROCEON
51cbff1d 572 select GENERIC_CLOCKEVENTS
171b3f0d 573 select MVEBU_MBUS
b1b3f49c 574 select PCI
abcda1dc 575 select PLAT_ORION_LEGACY
585cf175 576 help
9dd0b194 577 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 578 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 579 Orion-2 (5281), Orion-1-90 (6183).
585cf175 580
788c9700 581config ARCH_MMP
2f7e8fae 582 bool "Marvell PXA168/910/MMP2"
788c9700 583 depends on MMU
788c9700 584 select ARCH_REQUIRE_GPIOLIB
6d803ba7 585 select CLKDEV_LOOKUP
b1b3f49c 586 select GENERIC_ALLOCATOR
788c9700 587 select GENERIC_CLOCKEVENTS
157d2644 588 select GPIO_PXA
c24b3114 589 select IRQ_DOMAIN
0f374561 590 select MULTI_IRQ_HANDLER
7c8f86a4 591 select PINCTRL
788c9700 592 select PLAT_PXA
0bd86961 593 select SPARSE_IRQ
788c9700 594 help
2f7e8fae 595 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
596
597config ARCH_KS8695
598 bool "Micrel/Kendin KS8695"
98830bc9 599 select ARCH_REQUIRE_GPIOLIB
c7e783d6 600 select CLKSRC_MMIO
b1b3f49c 601 select CPU_ARM922T
c7e783d6 602 select GENERIC_CLOCKEVENTS
b1b3f49c 603 select NEED_MACH_MEMORY_H
788c9700
RK
604 help
605 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
606 System-on-Chip devices.
607
788c9700
RK
608config ARCH_W90X900
609 bool "Nuvoton W90X900 CPU"
c52d3d68 610 select ARCH_REQUIRE_GPIOLIB
6d803ba7 611 select CLKDEV_LOOKUP
6fa5d5f7 612 select CLKSRC_MMIO
b1b3f49c 613 select CPU_ARM926T
58b5369e 614 select GENERIC_CLOCKEVENTS
788c9700 615 help
a8bc4ead 616 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
617 At present, the w90x900 has been renamed nuc900, regarding
618 the ARM series product line, you can login the following
619 link address to know more.
620
621 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
622 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 623
93e22567
RK
624config ARCH_LPC32XX
625 bool "NXP LPC32XX"
626 select ARCH_REQUIRE_GPIOLIB
627 select ARM_AMBA
628 select CLKDEV_LOOKUP
629 select CLKSRC_MMIO
630 select CPU_ARM926T
631 select GENERIC_CLOCKEVENTS
632 select HAVE_IDE
93e22567
RK
633 select USE_OF
634 help
635 Support for the NXP LPC32XX family of processors
636
1da177e4 637config ARCH_PXA
2c8086a5 638 bool "PXA2xx/PXA3xx-based"
a4f7e763 639 depends on MMU
89c52ed4 640 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
641 select ARCH_MTD_XIP
642 select ARCH_REQUIRE_GPIOLIB
643 select ARM_CPU_SUSPEND if PM
644 select AUTO_ZRELADDR
6d803ba7 645 select CLKDEV_LOOKUP
234b6ced 646 select CLKSRC_MMIO
981d0f39 647 select GENERIC_CLOCKEVENTS
157d2644 648 select GPIO_PXA
d0ee9f40 649 select HAVE_IDE
b1b3f49c 650 select MULTI_IRQ_HANDLER
b1b3f49c
RK
651 select PLAT_PXA
652 select SPARSE_IRQ
f999b8bd 653 help
2c8086a5 654 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 655
8fc1b0f8
KG
656config ARCH_MSM
657 bool "Qualcomm MSM (non-multiplatform)"
923a081c 658 select ARCH_REQUIRE_GPIOLIB
8cc7f533 659 select COMMON_CLK
b1b3f49c 660 select GENERIC_CLOCKEVENTS
49cbe786 661 help
4b53eb4f
DW
662 Support for Qualcomm MSM/QSD based systems. This runs on the
663 apps processor of the MSM/QSD and depends on a shared memory
664 interface to the modem processor which runs the baseband
665 stack and controls some vital subsystems
666 (clock and power control, etc).
49cbe786 667
bf98c1ea 668config ARCH_SHMOBILE_LEGACY
0d9fd616 669 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 670 select ARCH_SHMOBILE
69469995 671 select ARM_PATCH_PHYS_VIRT
5e93c6b4 672 select CLKDEV_LOOKUP
b1b3f49c 673 select GENERIC_CLOCKEVENTS
4c3ffffd 674 select HAVE_ARM_SCU if SMP
a894fcc2 675 select HAVE_ARM_TWD if SMP
aa3831cf 676 select HAVE_MACH_CLKDEV
3b55658a 677 select HAVE_SMP
ce5ea9f3 678 select MIGHT_HAVE_CACHE_L2X0
60f1435c 679 select MULTI_IRQ_HANDLER
ce816fa8 680 select NO_IOPORT_MAP
2cd3c927 681 select PINCTRL
b1b3f49c
RK
682 select PM_GENERIC_DOMAINS if PM
683 select SPARSE_IRQ
c793c1b0 684 help
0d9fd616
LP
685 Support for Renesas ARM SoC platforms using a non-multiplatform
686 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
687 and RZ families.
c793c1b0 688
1da177e4
LT
689config ARCH_RPC
690 bool "RiscPC"
691 select ARCH_ACORN
a08b6b79 692 select ARCH_MAY_HAVE_PC_FDC
07f841b7 693 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 694 select ARCH_USES_GETTIMEOFFSET
fa04e209 695 select CPU_SA110
b1b3f49c 696 select FIQ
d0ee9f40 697 select HAVE_IDE
b1b3f49c
RK
698 select HAVE_PATA_PLATFORM
699 select ISA_DMA_API
c334bc15 700 select NEED_MACH_IO_H
0cdc8b92 701 select NEED_MACH_MEMORY_H
ce816fa8 702 select NO_IOPORT_MAP
b4811bac 703 select VIRT_TO_BUS
1da177e4
LT
704 help
705 On the Acorn Risc-PC, Linux can support the internal IDE disk and
706 CD-ROM interface, serial and parallel port, and the floppy drive.
707
708config ARCH_SA1100
709 bool "SA1100-based"
89c52ed4 710 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
711 select ARCH_MTD_XIP
712 select ARCH_REQUIRE_GPIOLIB
713 select ARCH_SPARSEMEM_ENABLE
714 select CLKDEV_LOOKUP
715 select CLKSRC_MMIO
1937f5b9 716 select CPU_FREQ
b1b3f49c 717 select CPU_SA1100
3e238be2 718 select GENERIC_CLOCKEVENTS
d0ee9f40 719 select HAVE_IDE
b1b3f49c 720 select ISA
0cdc8b92 721 select NEED_MACH_MEMORY_H
375dec92 722 select SPARSE_IRQ
f999b8bd
MM
723 help
724 Support for StrongARM 11x0 based boards.
1da177e4 725
b130d5c2
KK
726config ARCH_S3C24XX
727 bool "Samsung S3C24XX SoCs"
9d56c02a 728 select ARCH_HAS_CPUFREQ
53650430 729 select ARCH_REQUIRE_GPIOLIB
335cce74 730 select ATAGS
b1b3f49c 731 select CLKDEV_LOOKUP
4280506a 732 select CLKSRC_SAMSUNG_PWM
7f78b6eb 733 select GENERIC_CLOCKEVENTS
880cf071 734 select GPIO_SAMSUNG
20676c15 735 select HAVE_S3C2410_I2C if I2C
b130d5c2 736 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 737 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 738 select MULTI_IRQ_HANDLER
c334bc15 739 select NEED_MACH_IO_H
cd8dc7ae 740 select SAMSUNG_ATAGS
1da177e4 741 help
b130d5c2
KK
742 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
743 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
744 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
745 Samsung SMDK2410 development board (and derivatives).
63b1f51b 746
a08ab637
BD
747config ARCH_S3C64XX
748 bool "Samsung S3C64XX"
b1b3f49c
RK
749 select ARCH_HAS_CPUFREQ
750 select ARCH_REQUIRE_GPIOLIB
1db0287a 751 select ARM_AMBA
89f0ce72 752 select ARM_VIC
335cce74 753 select ATAGS
b1b3f49c 754 select CLKDEV_LOOKUP
4280506a 755 select CLKSRC_SAMSUNG_PWM
ccecba3c 756 select COMMON_CLK_SAMSUNG
70bacadb 757 select CPU_V6K
04a49b71 758 select GENERIC_CLOCKEVENTS
880cf071 759 select GPIO_SAMSUNG
b1b3f49c
RK
760 select HAVE_S3C2410_I2C if I2C
761 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 762 select HAVE_TCM
ce816fa8 763 select NO_IOPORT_MAP
b1b3f49c 764 select PLAT_SAMSUNG
4ab75a3f 765 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
766 select S3C_DEV_NAND
767 select S3C_GPIO_TRACK
cd8dc7ae 768 select SAMSUNG_ATAGS
6e2d9e93 769 select SAMSUNG_WAKEMASK
88f59738 770 select SAMSUNG_WDT_RESET
a08ab637
BD
771 help
772 Samsung S3C64XX series based systems
773
49b7a491
KK
774config ARCH_S5P64X0
775 bool "Samsung S5P6440 S5P6450"
335cce74 776 select ATAGS
d8b22d25 777 select CLKDEV_LOOKUP
4280506a 778 select CLKSRC_SAMSUNG_PWM
b1b3f49c 779 select CPU_V6
9e65bbf2 780 select GENERIC_CLOCKEVENTS
880cf071 781 select GPIO_SAMSUNG
20676c15 782 select HAVE_S3C2410_I2C if I2C
b1b3f49c 783 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 784 select HAVE_S3C_RTC if RTC_CLASS
01464226 785 select NEED_MACH_GPIO_H
cd8dc7ae 786 select SAMSUNG_ATAGS
171b3f0d 787 select SAMSUNG_WDT_RESET
c4ffccdd 788 help
49b7a491
KK
789 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
790 SMDK6450.
c4ffccdd 791
acc84707
MS
792config ARCH_S5PC100
793 bool "Samsung S5PC100"
53650430 794 select ARCH_REQUIRE_GPIOLIB
335cce74 795 select ATAGS
29e8eb0f 796 select CLKDEV_LOOKUP
4280506a 797 select CLKSRC_SAMSUNG_PWM
5a7652f2 798 select CPU_V7
6a5a2e3b 799 select GENERIC_CLOCKEVENTS
880cf071 800 select GPIO_SAMSUNG
20676c15 801 select HAVE_S3C2410_I2C if I2C
c39d8d55 802 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 803 select HAVE_S3C_RTC if RTC_CLASS
01464226 804 select NEED_MACH_GPIO_H
cd8dc7ae 805 select SAMSUNG_ATAGS
171b3f0d 806 select SAMSUNG_WDT_RESET
5a7652f2 807 help
acc84707 808 Samsung S5PC100 series based systems
5a7652f2 809
170f4e42
KK
810config ARCH_S5PV210
811 bool "Samsung S5PV210/S5PC110"
b1b3f49c 812 select ARCH_HAS_CPUFREQ
0f75a96b 813 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 814 select ARCH_SPARSEMEM_ENABLE
335cce74 815 select ATAGS
b2a9dd46 816 select CLKDEV_LOOKUP
4280506a 817 select CLKSRC_SAMSUNG_PWM
b1b3f49c 818 select CPU_V7
9e65bbf2 819 select GENERIC_CLOCKEVENTS
880cf071 820 select GPIO_SAMSUNG
20676c15 821 select HAVE_S3C2410_I2C if I2C
c39d8d55 822 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 823 select HAVE_S3C_RTC if RTC_CLASS
01464226 824 select NEED_MACH_GPIO_H
0cdc8b92 825 select NEED_MACH_MEMORY_H
cd8dc7ae 826 select SAMSUNG_ATAGS
170f4e42
KK
827 help
828 Samsung S5PV210/S5PC110 series based systems
829
7c6337e2
KH
830config ARCH_DAVINCI
831 bool "TI DaVinci"
b1b3f49c 832 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 833 select ARCH_REQUIRE_GPIOLIB
6d803ba7 834 select CLKDEV_LOOKUP
20e9969b 835 select GENERIC_ALLOCATOR
b1b3f49c 836 select GENERIC_CLOCKEVENTS
dc7ad3b3 837 select GENERIC_IRQ_CHIP
b1b3f49c 838 select HAVE_IDE
3ad7a42d 839 select TI_PRIV_EDMA
689e331f 840 select USE_OF
b1b3f49c 841 select ZONE_DMA
7c6337e2
KH
842 help
843 Support for TI's DaVinci platform.
844
a0694861
TL
845config ARCH_OMAP1
846 bool "TI OMAP1"
00a36698 847 depends on MMU
89c52ed4 848 select ARCH_HAS_CPUFREQ
9af915da 849 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 850 select ARCH_OMAP
21f47fbc 851 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 852 select CLKDEV_LOOKUP
d6e15d78 853 select CLKSRC_MMIO
b1b3f49c 854 select GENERIC_CLOCKEVENTS
a0694861 855 select GENERIC_IRQ_CHIP
a0694861
TL
856 select HAVE_IDE
857 select IRQ_DOMAIN
858 select NEED_MACH_IO_H if PCCARD
859 select NEED_MACH_MEMORY_H
21f47fbc 860 help
a0694861 861 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 862
1da177e4
LT
863endchoice
864
387798b3
RH
865menu "Multiple platform selection"
866 depends on ARCH_MULTIPLATFORM
867
868comment "CPU Core family selection"
869
f8afae40
AB
870config ARCH_MULTI_V4
871 bool "ARMv4 based platforms (FA526)"
872 depends on !ARCH_MULTI_V6_V7
873 select ARCH_MULTI_V4_V5
874 select CPU_FA526
875
387798b3
RH
876config ARCH_MULTI_V4T
877 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 878 depends on !ARCH_MULTI_V6_V7
b1b3f49c 879 select ARCH_MULTI_V4_V5
24e860fb
AB
880 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
881 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
882 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
883
884config ARCH_MULTI_V5
885 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 886 depends on !ARCH_MULTI_V6_V7
b1b3f49c 887 select ARCH_MULTI_V4_V5
12567bbd 888 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
889 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
890 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
891
892config ARCH_MULTI_V4_V5
893 bool
894
895config ARCH_MULTI_V6
8dda05cc 896 bool "ARMv6 based platforms (ARM11)"
387798b3 897 select ARCH_MULTI_V6_V7
42f4754a 898 select CPU_V6K
387798b3
RH
899
900config ARCH_MULTI_V7
8dda05cc 901 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
902 default y
903 select ARCH_MULTI_V6_V7
b1b3f49c 904 select CPU_V7
90bc8ac7 905 select HAVE_SMP
387798b3
RH
906
907config ARCH_MULTI_V6_V7
908 bool
9352b05b 909 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
910
911config ARCH_MULTI_CPU_AUTO
912 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
913 select ARCH_MULTI_V5
914
915endmenu
916
05e2a3de
RH
917config ARCH_VIRT
918 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 919 select ARM_AMBA
05e2a3de 920 select ARM_GIC
05e2a3de 921 select ARM_PSCI
4b8b5f25 922 select HAVE_ARM_ARCH_TIMER
05e2a3de 923
ccf50e23
RK
924#
925# This is sorted alphabetically by mach-* pathname. However, plat-*
926# Kconfigs may be included either alphabetically (according to the
927# plat- suffix) or along side the corresponding mach-* source.
928#
3e93a22b
GC
929source "arch/arm/mach-mvebu/Kconfig"
930
95b8f20f
RK
931source "arch/arm/mach-at91/Kconfig"
932
1d22924e
AB
933source "arch/arm/mach-axxia/Kconfig"
934
8ac49e04
CD
935source "arch/arm/mach-bcm/Kconfig"
936
1c37fa10
SH
937source "arch/arm/mach-berlin/Kconfig"
938
1da177e4
LT
939source "arch/arm/mach-clps711x/Kconfig"
940
d94f944e
AV
941source "arch/arm/mach-cns3xxx/Kconfig"
942
95b8f20f
RK
943source "arch/arm/mach-davinci/Kconfig"
944
945source "arch/arm/mach-dove/Kconfig"
946
e7736d47
LB
947source "arch/arm/mach-ep93xx/Kconfig"
948
1da177e4
LT
949source "arch/arm/mach-footbridge/Kconfig"
950
59d3a193
PZ
951source "arch/arm/mach-gemini/Kconfig"
952
387798b3
RH
953source "arch/arm/mach-highbank/Kconfig"
954
389ee0c2
HZ
955source "arch/arm/mach-hisi/Kconfig"
956
1da177e4
LT
957source "arch/arm/mach-integrator/Kconfig"
958
3f7e5815
LB
959source "arch/arm/mach-iop32x/Kconfig"
960
961source "arch/arm/mach-iop33x/Kconfig"
1da177e4 962
285f5fa7
DW
963source "arch/arm/mach-iop13xx/Kconfig"
964
1da177e4
LT
965source "arch/arm/mach-ixp4xx/Kconfig"
966
828989ad
SS
967source "arch/arm/mach-keystone/Kconfig"
968
95b8f20f
RK
969source "arch/arm/mach-kirkwood/Kconfig"
970
971source "arch/arm/mach-ks8695/Kconfig"
972
95b8f20f
RK
973source "arch/arm/mach-msm/Kconfig"
974
17723fd3
JJ
975source "arch/arm/mach-moxart/Kconfig"
976
794d15b2
SS
977source "arch/arm/mach-mv78xx0/Kconfig"
978
3995eb82 979source "arch/arm/mach-imx/Kconfig"
1da177e4 980
1d3f33d5
SG
981source "arch/arm/mach-mxs/Kconfig"
982
95b8f20f 983source "arch/arm/mach-netx/Kconfig"
49cbe786 984
95b8f20f 985source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 986
9851ca57
DT
987source "arch/arm/mach-nspire/Kconfig"
988
d48af15e
TL
989source "arch/arm/plat-omap/Kconfig"
990
991source "arch/arm/mach-omap1/Kconfig"
1da177e4 992
1dbae815
TL
993source "arch/arm/mach-omap2/Kconfig"
994
9dd0b194 995source "arch/arm/mach-orion5x/Kconfig"
585cf175 996
387798b3
RH
997source "arch/arm/mach-picoxcell/Kconfig"
998
95b8f20f
RK
999source "arch/arm/mach-pxa/Kconfig"
1000source "arch/arm/plat-pxa/Kconfig"
585cf175 1001
95b8f20f
RK
1002source "arch/arm/mach-mmp/Kconfig"
1003
8fc1b0f8
KG
1004source "arch/arm/mach-qcom/Kconfig"
1005
95b8f20f
RK
1006source "arch/arm/mach-realview/Kconfig"
1007
d63dc051
HS
1008source "arch/arm/mach-rockchip/Kconfig"
1009
95b8f20f 1010source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1011
cf383678 1012source "arch/arm/plat-samsung/Kconfig"
a21765a7 1013
387798b3
RH
1014source "arch/arm/mach-socfpga/Kconfig"
1015
a7ed099f 1016source "arch/arm/mach-spear/Kconfig"
a21765a7 1017
65ebcc11
SK
1018source "arch/arm/mach-sti/Kconfig"
1019
85fd6d63 1020source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1021
431107ea 1022source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1023
49b7a491 1024source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1025
5a7652f2 1026source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1027
170f4e42
KK
1028source "arch/arm/mach-s5pv210/Kconfig"
1029
83014579 1030source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1031
882d01f9 1032source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1033
3b52634f
MR
1034source "arch/arm/mach-sunxi/Kconfig"
1035
156a0997
BS
1036source "arch/arm/mach-prima2/Kconfig"
1037
c5f80065
EG
1038source "arch/arm/mach-tegra/Kconfig"
1039
95b8f20f 1040source "arch/arm/mach-u300/Kconfig"
1da177e4 1041
95b8f20f 1042source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1043
1044source "arch/arm/mach-versatile/Kconfig"
1045
ceade897 1046source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1047source "arch/arm/plat-versatile/Kconfig"
ceade897 1048
6f35f9a9
TP
1049source "arch/arm/mach-vt8500/Kconfig"
1050
7ec80ddf 1051source "arch/arm/mach-w90x900/Kconfig"
1052
9a45eb69
JC
1053source "arch/arm/mach-zynq/Kconfig"
1054
1da177e4
LT
1055# Definitions to make life easier
1056config ARCH_ACORN
1057 bool
1058
7ae1f7ec
LB
1059config PLAT_IOP
1060 bool
469d3044 1061 select GENERIC_CLOCKEVENTS
7ae1f7ec 1062
69b02f6a
LB
1063config PLAT_ORION
1064 bool
bfe45e0b 1065 select CLKSRC_MMIO
b1b3f49c 1066 select COMMON_CLK
dc7ad3b3 1067 select GENERIC_IRQ_CHIP
278b45b0 1068 select IRQ_DOMAIN
69b02f6a 1069
abcda1dc
TP
1070config PLAT_ORION_LEGACY
1071 bool
1072 select PLAT_ORION
1073
bd5ce433
EM
1074config PLAT_PXA
1075 bool
1076
f4b8b319
RK
1077config PLAT_VERSATILE
1078 bool
1079
e3887714
RK
1080config ARM_TIMER_SP804
1081 bool
bfe45e0b 1082 select CLKSRC_MMIO
7a0eca71 1083 select CLKSRC_OF if OF
e3887714 1084
d9a1beaa
AC
1085source "arch/arm/firmware/Kconfig"
1086
1da177e4
LT
1087source arch/arm/mm/Kconfig
1088
afe4b25e 1089config IWMMXT
d93003e8
SH
1090 bool "Enable iWMMXt support"
1091 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1092 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1093 help
1094 Enable support for iWMMXt context switching at run time if
1095 running on a CPU that supports it.
1096
52108641 1097config MULTI_IRQ_HANDLER
1098 bool
1099 help
1100 Allow each machine to specify it's own IRQ handler at run time.
1101
3b93e7b0
HC
1102if !MMU
1103source "arch/arm/Kconfig-nommu"
1104endif
1105
3e0a07f8
GC
1106config PJ4B_ERRATA_4742
1107 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1108 depends on CPU_PJ4B && MACH_ARMADA_370
1109 default y
1110 help
1111 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1112 Event (WFE) IDLE states, a specific timing sensitivity exists between
1113 the retiring WFI/WFE instructions and the newly issued subsequent
1114 instructions. This sensitivity can result in a CPU hang scenario.
1115 Workaround:
1116 The software must insert either a Data Synchronization Barrier (DSB)
1117 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1118 instruction
1119
f0c4b8d6
WD
1120config ARM_ERRATA_326103
1121 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1122 depends on CPU_V6
1123 help
1124 Executing a SWP instruction to read-only memory does not set bit 11
1125 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1126 treat the access as a read, preventing a COW from occurring and
1127 causing the faulting task to livelock.
1128
9cba3ccc
CM
1129config ARM_ERRATA_411920
1130 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1131 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1132 help
1133 Invalidation of the Instruction Cache operation can
1134 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1135 It does not affect the MPCore. This option enables the ARM Ltd.
1136 recommended workaround.
1137
7ce236fc
CM
1138config ARM_ERRATA_430973
1139 bool "ARM errata: Stale prediction on replaced interworking branch"
1140 depends on CPU_V7
1141 help
1142 This option enables the workaround for the 430973 Cortex-A8
1143 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1144 interworking branch is replaced with another code sequence at the
1145 same virtual address, whether due to self-modifying code or virtual
1146 to physical address re-mapping, Cortex-A8 does not recover from the
1147 stale interworking branch prediction. This results in Cortex-A8
1148 executing the new code sequence in the incorrect ARM or Thumb state.
1149 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1150 and also flushes the branch target cache at every context switch.
1151 Note that setting specific bits in the ACTLR register may not be
1152 available in non-secure mode.
1153
855c551f
CM
1154config ARM_ERRATA_458693
1155 bool "ARM errata: Processor deadlock when a false hazard is created"
1156 depends on CPU_V7
62e4d357 1157 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1158 help
1159 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1160 erratum. For very specific sequences of memory operations, it is
1161 possible for a hazard condition intended for a cache line to instead
1162 be incorrectly associated with a different cache line. This false
1163 hazard might then cause a processor deadlock. The workaround enables
1164 the L1 caching of the NEON accesses and disables the PLD instruction
1165 in the ACTLR register. Note that setting specific bits in the ACTLR
1166 register may not be available in non-secure mode.
1167
0516e464
CM
1168config ARM_ERRATA_460075
1169 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1170 depends on CPU_V7
62e4d357 1171 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1172 help
1173 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1174 erratum. Any asynchronous access to the L2 cache may encounter a
1175 situation in which recent store transactions to the L2 cache are lost
1176 and overwritten with stale memory contents from external memory. The
1177 workaround disables the write-allocate mode for the L2 cache via the
1178 ACTLR register. Note that setting specific bits in the ACTLR register
1179 may not be available in non-secure mode.
1180
9f05027c
WD
1181config ARM_ERRATA_742230
1182 bool "ARM errata: DMB operation may be faulty"
1183 depends on CPU_V7 && SMP
62e4d357 1184 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1185 help
1186 This option enables the workaround for the 742230 Cortex-A9
1187 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1188 between two write operations may not ensure the correct visibility
1189 ordering of the two writes. This workaround sets a specific bit in
1190 the diagnostic register of the Cortex-A9 which causes the DMB
1191 instruction to behave as a DSB, ensuring the correct behaviour of
1192 the two writes.
1193
a672e99b
WD
1194config ARM_ERRATA_742231
1195 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1196 depends on CPU_V7 && SMP
62e4d357 1197 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1198 help
1199 This option enables the workaround for the 742231 Cortex-A9
1200 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1201 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1202 accessing some data located in the same cache line, may get corrupted
1203 data due to bad handling of the address hazard when the line gets
1204 replaced from one of the CPUs at the same time as another CPU is
1205 accessing it. This workaround sets specific bits in the diagnostic
1206 register of the Cortex-A9 which reduces the linefill issuing
1207 capabilities of the processor.
1208
69155794
JM
1209config ARM_ERRATA_643719
1210 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1211 depends on CPU_V7 && SMP
1212 help
1213 This option enables the workaround for the 643719 Cortex-A9 (prior to
1214 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1215 register returns zero when it should return one. The workaround
1216 corrects this value, ensuring cache maintenance operations which use
1217 it behave as intended and avoiding data corruption.
1218
cdf357f1
WD
1219config ARM_ERRATA_720789
1220 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1221 depends on CPU_V7
cdf357f1
WD
1222 help
1223 This option enables the workaround for the 720789 Cortex-A9 (prior to
1224 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1225 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1226 As a consequence of this erratum, some TLB entries which should be
1227 invalidated are not, resulting in an incoherency in the system page
1228 tables. The workaround changes the TLB flushing routines to invalidate
1229 entries regardless of the ASID.
475d92fc
WD
1230
1231config ARM_ERRATA_743622
1232 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1233 depends on CPU_V7
62e4d357 1234 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1235 help
1236 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1237 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1238 optimisation in the Cortex-A9 Store Buffer may lead to data
1239 corruption. This workaround sets a specific bit in the diagnostic
1240 register of the Cortex-A9 which disables the Store Buffer
1241 optimisation, preventing the defect from occurring. This has no
1242 visible impact on the overall performance or power consumption of the
1243 processor.
1244
9a27c27c
WD
1245config ARM_ERRATA_751472
1246 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1247 depends on CPU_V7
62e4d357 1248 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1249 help
1250 This option enables the workaround for the 751472 Cortex-A9 (prior
1251 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1252 completion of a following broadcasted operation if the second
1253 operation is received by a CPU before the ICIALLUIS has completed,
1254 potentially leading to corrupted entries in the cache or TLB.
1255
fcbdc5fe
WD
1256config ARM_ERRATA_754322
1257 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1258 depends on CPU_V7
1259 help
1260 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1261 r3p*) erratum. A speculative memory access may cause a page table walk
1262 which starts prior to an ASID switch but completes afterwards. This
1263 can populate the micro-TLB with a stale entry which may be hit with
1264 the new ASID. This workaround places two dsb instructions in the mm
1265 switching code so that no page table walks can cross the ASID switch.
1266
5dab26af
WD
1267config ARM_ERRATA_754327
1268 bool "ARM errata: no automatic Store Buffer drain"
1269 depends on CPU_V7 && SMP
1270 help
1271 This option enables the workaround for the 754327 Cortex-A9 (prior to
1272 r2p0) erratum. The Store Buffer does not have any automatic draining
1273 mechanism and therefore a livelock may occur if an external agent
1274 continuously polls a memory location waiting to observe an update.
1275 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1276 written polling loops from denying visibility of updates to memory.
1277
145e10e1
CM
1278config ARM_ERRATA_364296
1279 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1280 depends on CPU_V6
145e10e1
CM
1281 help
1282 This options enables the workaround for the 364296 ARM1136
1283 r0p2 erratum (possible cache data corruption with
1284 hit-under-miss enabled). It sets the undocumented bit 31 in
1285 the auxiliary control register and the FI bit in the control
1286 register, thus disabling hit-under-miss without putting the
1287 processor into full low interrupt latency mode. ARM11MPCore
1288 is not affected.
1289
f630c1bd
WD
1290config ARM_ERRATA_764369
1291 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1292 depends on CPU_V7 && SMP
1293 help
1294 This option enables the workaround for erratum 764369
1295 affecting Cortex-A9 MPCore with two or more processors (all
1296 current revisions). Under certain timing circumstances, a data
1297 cache line maintenance operation by MVA targeting an Inner
1298 Shareable memory region may fail to proceed up to either the
1299 Point of Coherency or to the Point of Unification of the
1300 system. This workaround adds a DSB instruction before the
1301 relevant cache maintenance functions and sets a specific bit
1302 in the diagnostic control register of the SCU.
1303
7253b85c
SH
1304config ARM_ERRATA_775420
1305 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1306 depends on CPU_V7
1307 help
1308 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1309 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1310 operation aborts with MMU exception, it might cause the processor
1311 to deadlock. This workaround puts DSB before executing ISB if
1312 an abort may occur on cache maintenance.
1313
93dc6887
CM
1314config ARM_ERRATA_798181
1315 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1316 depends on CPU_V7 && SMP
1317 help
1318 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1319 adequately shooting down all use of the old entries. This
1320 option enables the Linux kernel workaround for this erratum
1321 which sends an IPI to the CPUs that are running the same ASID
1322 as the one being invalidated.
1323
84b6504f
WD
1324config ARM_ERRATA_773022
1325 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1326 depends on CPU_V7
1327 help
1328 This option enables the workaround for the 773022 Cortex-A15
1329 (up to r0p4) erratum. In certain rare sequences of code, the
1330 loop buffer may deliver incorrect instructions. This
1331 workaround disables the loop buffer to avoid the erratum.
1332
1da177e4
LT
1333endmenu
1334
1335source "arch/arm/common/Kconfig"
1336
1da177e4
LT
1337menu "Bus support"
1338
1339config ARM_AMBA
1340 bool
1341
1342config ISA
1343 bool
1da177e4
LT
1344 help
1345 Find out whether you have ISA slots on your motherboard. ISA is the
1346 name of a bus system, i.e. the way the CPU talks to the other stuff
1347 inside your box. Other bus systems are PCI, EISA, MicroChannel
1348 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1349 newer boards don't support it. If you have ISA, say Y, otherwise N.
1350
065909b9 1351# Select ISA DMA controller support
1da177e4
LT
1352config ISA_DMA
1353 bool
065909b9 1354 select ISA_DMA_API
1da177e4 1355
065909b9 1356# Select ISA DMA interface
5cae841b
AV
1357config ISA_DMA_API
1358 bool
5cae841b 1359
1da177e4 1360config PCI
0b05da72 1361 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1362 help
1363 Find out whether you have a PCI motherboard. PCI is the name of a
1364 bus system, i.e. the way the CPU talks to the other stuff inside
1365 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1366 VESA. If you have PCI, say Y, otherwise N.
1367
52882173
AV
1368config PCI_DOMAINS
1369 bool
1370 depends on PCI
1371
b080ac8a
MRJ
1372config PCI_NANOENGINE
1373 bool "BSE nanoEngine PCI support"
1374 depends on SA1100_NANOENGINE
1375 help
1376 Enable PCI on the BSE nanoEngine board.
1377
36e23590
MW
1378config PCI_SYSCALL
1379 def_bool PCI
1380
a0113a99
MR
1381config PCI_HOST_ITE8152
1382 bool
1383 depends on PCI && MACH_ARMCORE
1384 default y
1385 select DMABOUNCE
1386
1da177e4 1387source "drivers/pci/Kconfig"
3f06d157 1388source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1389
1390source "drivers/pcmcia/Kconfig"
1391
1392endmenu
1393
1394menu "Kernel Features"
1395
3b55658a
DM
1396config HAVE_SMP
1397 bool
1398 help
1399 This option should be selected by machines which have an SMP-
1400 capable CPU.
1401
1402 The only effect of this option is to make the SMP-related
1403 options available to the user for configuration.
1404
1da177e4 1405config SMP
bb2d8130 1406 bool "Symmetric Multi-Processing"
fbb4ddac 1407 depends on CPU_V6K || CPU_V7
bc28248e 1408 depends on GENERIC_CLOCKEVENTS
3b55658a 1409 depends on HAVE_SMP
801bb21c 1410 depends on MMU || ARM_MPU
1da177e4
LT
1411 help
1412 This enables support for systems with more than one CPU. If you have
4a474157
RG
1413 a system with only one CPU, say N. If you have a system with more
1414 than one CPU, say Y.
1da177e4 1415
4a474157 1416 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1417 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1418 you say Y here, the kernel will run on many, but not all,
1419 uniprocessor machines. On a uniprocessor machine, the kernel
1420 will run faster if you say N here.
1da177e4 1421
395cf969 1422 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1423 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1424 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1425
1426 If you don't know what to do here, say N.
1427
f00ec48f
RK
1428config SMP_ON_UP
1429 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1430 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1431 default y
1432 help
1433 SMP kernels contain instructions which fail on non-SMP processors.
1434 Enabling this option allows the kernel to modify itself to make
1435 these instructions safe. Disabling it allows about 1K of space
1436 savings.
1437
1438 If you don't know what to do here, say Y.
1439
c9018aab
VG
1440config ARM_CPU_TOPOLOGY
1441 bool "Support cpu topology definition"
1442 depends on SMP && CPU_V7
1443 default y
1444 help
1445 Support ARM cpu topology definition. The MPIDR register defines
1446 affinity between processors which is then used to describe the cpu
1447 topology of an ARM System.
1448
1449config SCHED_MC
1450 bool "Multi-core scheduler support"
1451 depends on ARM_CPU_TOPOLOGY
1452 help
1453 Multi-core scheduler support improves the CPU scheduler's decision
1454 making when dealing with multi-core CPU chips at a cost of slightly
1455 increased overhead in some places. If unsure say N here.
1456
1457config SCHED_SMT
1458 bool "SMT scheduler support"
1459 depends on ARM_CPU_TOPOLOGY
1460 help
1461 Improves the CPU scheduler's decision making when dealing with
1462 MultiThreading at a cost of slightly increased overhead in some
1463 places. If unsure say N here.
1464
a8cbcd92
RK
1465config HAVE_ARM_SCU
1466 bool
a8cbcd92
RK
1467 help
1468 This option enables support for the ARM system coherency unit
1469
8a4da6e3 1470config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1471 bool "Architected timer support"
1472 depends on CPU_V7
8a4da6e3 1473 select ARM_ARCH_TIMER
0c403462 1474 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1475 help
1476 This option enables support for the ARM architected timer
1477
f32f4ce2
RK
1478config HAVE_ARM_TWD
1479 bool
1480 depends on SMP
da4a686a 1481 select CLKSRC_OF if OF
f32f4ce2
RK
1482 help
1483 This options enables support for the ARM timer and watchdog unit
1484
e8db288e
NP
1485config MCPM
1486 bool "Multi-Cluster Power Management"
1487 depends on CPU_V7 && SMP
1488 help
1489 This option provides the common power management infrastructure
1490 for (multi-)cluster based systems, such as big.LITTLE based
1491 systems.
1492
1c33be57
NP
1493config BIG_LITTLE
1494 bool "big.LITTLE support (Experimental)"
1495 depends on CPU_V7 && SMP
1496 select MCPM
1497 help
1498 This option enables support selections for the big.LITTLE
1499 system architecture.
1500
1501config BL_SWITCHER
1502 bool "big.LITTLE switcher support"
1503 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1504 select ARM_CPU_SUSPEND
51aaf81f 1505 select CPU_PM
1c33be57
NP
1506 help
1507 The big.LITTLE "switcher" provides the core functionality to
1508 transparently handle transition between a cluster of A15's
1509 and a cluster of A7's in a big.LITTLE system.
1510
b22537c6
NP
1511config BL_SWITCHER_DUMMY_IF
1512 tristate "Simple big.LITTLE switcher user interface"
1513 depends on BL_SWITCHER && DEBUG_KERNEL
1514 help
1515 This is a simple and dummy char dev interface to control
1516 the big.LITTLE switcher core code. It is meant for
1517 debugging purposes only.
1518
8d5796d2
LB
1519choice
1520 prompt "Memory split"
006fa259 1521 depends on MMU
8d5796d2
LB
1522 default VMSPLIT_3G
1523 help
1524 Select the desired split between kernel and user memory.
1525
1526 If you are not absolutely sure what you are doing, leave this
1527 option alone!
1528
1529 config VMSPLIT_3G
1530 bool "3G/1G user/kernel split"
1531 config VMSPLIT_2G
1532 bool "2G/2G user/kernel split"
1533 config VMSPLIT_1G
1534 bool "1G/3G user/kernel split"
1535endchoice
1536
1537config PAGE_OFFSET
1538 hex
006fa259 1539 default PHYS_OFFSET if !MMU
8d5796d2
LB
1540 default 0x40000000 if VMSPLIT_1G
1541 default 0x80000000 if VMSPLIT_2G
1542 default 0xC0000000
1543
1da177e4
LT
1544config NR_CPUS
1545 int "Maximum number of CPUs (2-32)"
1546 range 2 32
1547 depends on SMP
1548 default "4"
1549
a054a811 1550config HOTPLUG_CPU
00b7dede 1551 bool "Support for hot-pluggable CPUs"
40b31360 1552 depends on SMP
a054a811
RK
1553 help
1554 Say Y here to experiment with turning CPUs off and on. CPUs
1555 can be controlled through /sys/devices/system/cpu.
1556
2bdd424f
WD
1557config ARM_PSCI
1558 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1559 depends on CPU_V7
1560 help
1561 Say Y here if you want Linux to communicate with system firmware
1562 implementing the PSCI specification for CPU-centric power
1563 management operations described in ARM document number ARM DEN
1564 0022A ("Power State Coordination Interface System Software on
1565 ARM processors").
1566
2a6ad871
MR
1567# The GPIO number here must be sorted by descending number. In case of
1568# a multiplatform kernel, we just want the highest value required by the
1569# selected platforms.
44986ab0
PDSN
1570config ARCH_NR_GPIO
1571 int
3dea19e8 1572 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1573 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
eb171a99 1574 default 416 if ARCH_SUNXI
06b851e5 1575 default 392 if ARCH_U8500
01bb914c 1576 default 352 if ARCH_VT8500
2a6ad871 1577 default 264 if MACH_H4700
44986ab0
PDSN
1578 default 0
1579 help
1580 Maximum number of GPIOs in the system.
1581
1582 If unsure, leave the default value.
1583
d45a398f 1584source kernel/Kconfig.preempt
1da177e4 1585
c9218b16 1586config HZ_FIXED
f8065813 1587 int
b130d5c2 1588 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1589 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1590 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1591 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1592 default 0
c9218b16
RK
1593
1594choice
47d84682 1595 depends on HZ_FIXED = 0
c9218b16
RK
1596 prompt "Timer frequency"
1597
1598config HZ_100
1599 bool "100 Hz"
1600
1601config HZ_200
1602 bool "200 Hz"
1603
1604config HZ_250
1605 bool "250 Hz"
1606
1607config HZ_300
1608 bool "300 Hz"
1609
1610config HZ_500
1611 bool "500 Hz"
1612
1613config HZ_1000
1614 bool "1000 Hz"
1615
1616endchoice
1617
1618config HZ
1619 int
47d84682 1620 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1621 default 100 if HZ_100
1622 default 200 if HZ_200
1623 default 250 if HZ_250
1624 default 300 if HZ_300
1625 default 500 if HZ_500
1626 default 1000
1627
1628config SCHED_HRTICK
1629 def_bool HIGH_RES_TIMERS
f8065813 1630
16c79651 1631config THUMB2_KERNEL
bc7dea00 1632 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1633 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1634 default y if CPU_THUMBONLY
16c79651
CM
1635 select AEABI
1636 select ARM_ASM_UNIFIED
89bace65 1637 select ARM_UNWIND
16c79651
CM
1638 help
1639 By enabling this option, the kernel will be compiled in
1640 Thumb-2 mode. A compiler/assembler that understand the unified
1641 ARM-Thumb syntax is needed.
1642
1643 If unsure, say N.
1644
6f685c5c
DM
1645config THUMB2_AVOID_R_ARM_THM_JUMP11
1646 bool "Work around buggy Thumb-2 short branch relocations in gas"
1647 depends on THUMB2_KERNEL && MODULES
1648 default y
1649 help
1650 Various binutils versions can resolve Thumb-2 branches to
1651 locally-defined, preemptible global symbols as short-range "b.n"
1652 branch instructions.
1653
1654 This is a problem, because there's no guarantee the final
1655 destination of the symbol, or any candidate locations for a
1656 trampoline, are within range of the branch. For this reason, the
1657 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1658 relocation in modules at all, and it makes little sense to add
1659 support.
1660
1661 The symptom is that the kernel fails with an "unsupported
1662 relocation" error when loading some modules.
1663
1664 Until fixed tools are available, passing
1665 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1666 code which hits this problem, at the cost of a bit of extra runtime
1667 stack usage in some cases.
1668
1669 The problem is described in more detail at:
1670 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1671
1672 Only Thumb-2 kernels are affected.
1673
1674 Unless you are sure your tools don't have this problem, say Y.
1675
0becb088
CM
1676config ARM_ASM_UNIFIED
1677 bool
1678
704bdda0
NP
1679config AEABI
1680 bool "Use the ARM EABI to compile the kernel"
1681 help
1682 This option allows for the kernel to be compiled using the latest
1683 ARM ABI (aka EABI). This is only useful if you are using a user
1684 space environment that is also compiled with EABI.
1685
1686 Since there are major incompatibilities between the legacy ABI and
1687 EABI, especially with regard to structure member alignment, this
1688 option also changes the kernel syscall calling convention to
1689 disambiguate both ABIs and allow for backward compatibility support
1690 (selected with CONFIG_OABI_COMPAT).
1691
1692 To use this you need GCC version 4.0.0 or later.
1693
6c90c872 1694config OABI_COMPAT
a73a3ff1 1695 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1696 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1697 help
1698 This option preserves the old syscall interface along with the
1699 new (ARM EABI) one. It also provides a compatibility layer to
1700 intercept syscalls that have structure arguments which layout
1701 in memory differs between the legacy ABI and the new ARM EABI
1702 (only for non "thumb" binaries). This option adds a tiny
1703 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1704
1705 The seccomp filter system will not be available when this is
1706 selected, since there is no way yet to sensibly distinguish
1707 between calling conventions during filtering.
1708
6c90c872
NP
1709 If you know you'll be using only pure EABI user space then you
1710 can say N here. If this option is not selected and you attempt
1711 to execute a legacy ABI binary then the result will be
1712 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1713 at all). If in doubt say N.
6c90c872 1714
eb33575c 1715config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1716 bool
e80d6a24 1717
05944d74
RK
1718config ARCH_SPARSEMEM_ENABLE
1719 bool
1720
07a2f737
RK
1721config ARCH_SPARSEMEM_DEFAULT
1722 def_bool ARCH_SPARSEMEM_ENABLE
1723
05944d74 1724config ARCH_SELECT_MEMORY_MODEL
be370302 1725 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1726
7b7bf499
WD
1727config HAVE_ARCH_PFN_VALID
1728 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1729
053a96ca 1730config HIGHMEM
e8db89a2
RK
1731 bool "High Memory Support"
1732 depends on MMU
053a96ca
NP
1733 help
1734 The address space of ARM processors is only 4 Gigabytes large
1735 and it has to accommodate user address space, kernel address
1736 space as well as some memory mapped IO. That means that, if you
1737 have a large amount of physical memory and/or IO, not all of the
1738 memory can be "permanently mapped" by the kernel. The physical
1739 memory that is not permanently mapped is called "high memory".
1740
1741 Depending on the selected kernel/user memory split, minimum
1742 vmalloc space and actual amount of RAM, you may not need this
1743 option which should result in a slightly faster kernel.
1744
1745 If unsure, say n.
1746
65cec8e3
RK
1747config HIGHPTE
1748 bool "Allocate 2nd-level pagetables from highmem"
1749 depends on HIGHMEM
65cec8e3 1750
1b8873a0
JI
1751config HW_PERF_EVENTS
1752 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1753 depends on PERF_EVENTS
1b8873a0
JI
1754 default y
1755 help
1756 Enable hardware performance counter support for perf events. If
1757 disabled, perf events will use software events only.
1758
1355e2a6
CM
1759config SYS_SUPPORTS_HUGETLBFS
1760 def_bool y
1761 depends on ARM_LPAE
1762
8d962507
CM
1763config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1764 def_bool y
1765 depends on ARM_LPAE
1766
4bfab203
SC
1767config ARCH_WANT_GENERAL_HUGETLB
1768 def_bool y
1769
3f22ab27
DH
1770source "mm/Kconfig"
1771
c1b2d970 1772config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1773 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1774 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1775 default "12" if SOC_AM33XX
6d85e2b0 1776 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1777 default "11"
1778 help
1779 The kernel memory allocator divides physically contiguous memory
1780 blocks into "zones", where each zone is a power of two number of
1781 pages. This option selects the largest power of two that the kernel
1782 keeps in the memory allocator. If you need to allocate very large
1783 blocks of physically contiguous memory, then you may need to
1784 increase this value.
1785
1786 This config option is actually maximum order plus one. For example,
1787 a value of 11 means that the largest free memory block is 2^10 pages.
1788
1da177e4
LT
1789config ALIGNMENT_TRAP
1790 bool
f12d0d7c 1791 depends on CPU_CP15_MMU
1da177e4 1792 default y if !ARCH_EBSA110
e119bfff 1793 select HAVE_PROC_CPU if PROC_FS
1da177e4 1794 help
84eb8d06 1795 ARM processors cannot fetch/store information which is not
1da177e4
LT
1796 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1797 address divisible by 4. On 32-bit ARM processors, these non-aligned
1798 fetch/store instructions will be emulated in software if you say
1799 here, which has a severe performance impact. This is necessary for
1800 correct operation of some network protocols. With an IP-only
1801 configuration it is safe to say N, otherwise say Y.
1802
39ec58f3 1803config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1804 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1805 depends on MMU
39ec58f3
LB
1806 default y if CPU_FEROCEON
1807 help
1808 Implement faster copy_to_user and clear_user methods for CPU
1809 cores where a 8-word STM instruction give significantly higher
1810 memory write throughput than a sequence of individual 32bit stores.
1811
1812 A possible side effect is a slight increase in scheduling latency
1813 between threads sharing the same address space if they invoke
1814 such copy operations with large buffers.
1815
1816 However, if the CPU data cache is using a write-allocate mode,
1817 this option is unlikely to provide any performance gain.
1818
70c70d97
NP
1819config SECCOMP
1820 bool
1821 prompt "Enable seccomp to safely compute untrusted bytecode"
1822 ---help---
1823 This kernel feature is useful for number crunching applications
1824 that may need to compute untrusted bytecode during their
1825 execution. By using pipes or other transports made available to
1826 the process as file descriptors supporting the read/write
1827 syscalls, it's possible to isolate those applications in
1828 their own address space using seccomp. Once seccomp is
1829 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1830 and the task is only allowed to execute a few safe syscalls
1831 defined by each seccomp mode.
1832
06e6295b
SS
1833config SWIOTLB
1834 def_bool y
1835
1836config IOMMU_HELPER
1837 def_bool SWIOTLB
1838
eff8d644
SS
1839config XEN_DOM0
1840 def_bool y
1841 depends on XEN
1842
1843config XEN
1844 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1845 depends on ARM && AEABI && OF
f880b67d 1846 depends on CPU_V7 && !CPU_V6
85323a99 1847 depends on !GENERIC_ATOMIC64
7693decc 1848 depends on MMU
51aaf81f 1849 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1850 select ARM_PSCI
83862ccf 1851 select SWIOTLB_XEN
eff8d644
SS
1852 help
1853 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1854
1da177e4
LT
1855endmenu
1856
1857menu "Boot options"
1858
9eb8f674
GL
1859config USE_OF
1860 bool "Flattened Device Tree support"
b1b3f49c 1861 select IRQ_DOMAIN
9eb8f674
GL
1862 select OF
1863 select OF_EARLY_FLATTREE
bcedb5f9 1864 select OF_RESERVED_MEM
9eb8f674
GL
1865 help
1866 Include support for flattened device tree machine descriptions.
1867
bd51e2f5
NP
1868config ATAGS
1869 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1870 default y
1871 help
1872 This is the traditional way of passing data to the kernel at boot
1873 time. If you are solely relying on the flattened device tree (or
1874 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1875 to remove ATAGS support from your kernel binary. If unsure,
1876 leave this to y.
1877
1878config DEPRECATED_PARAM_STRUCT
1879 bool "Provide old way to pass kernel parameters"
1880 depends on ATAGS
1881 help
1882 This was deprecated in 2001 and announced to live on for 5 years.
1883 Some old boot loaders still use this way.
1884
1da177e4
LT
1885# Compressed boot loader in ROM. Yes, we really want to ask about
1886# TEXT and BSS so we preserve their values in the config files.
1887config ZBOOT_ROM_TEXT
1888 hex "Compressed ROM boot loader base address"
1889 default "0"
1890 help
1891 The physical address at which the ROM-able zImage is to be
1892 placed in the target. Platforms which normally make use of
1893 ROM-able zImage formats normally set this to a suitable
1894 value in their defconfig file.
1895
1896 If ZBOOT_ROM is not enabled, this has no effect.
1897
1898config ZBOOT_ROM_BSS
1899 hex "Compressed ROM boot loader BSS address"
1900 default "0"
1901 help
f8c440b2
DF
1902 The base address of an area of read/write memory in the target
1903 for the ROM-able zImage which must be available while the
1904 decompressor is running. It must be large enough to hold the
1905 entire decompressed kernel plus an additional 128 KiB.
1906 Platforms which normally make use of ROM-able zImage formats
1907 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1908
1909 If ZBOOT_ROM is not enabled, this has no effect.
1910
1911config ZBOOT_ROM
1912 bool "Compressed boot loader in ROM/flash"
1913 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1914 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1915 help
1916 Say Y here if you intend to execute your compressed kernel image
1917 (zImage) directly from ROM or flash. If unsure, say N.
1918
090ab3ff
SH
1919choice
1920 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1921 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1922 default ZBOOT_ROM_NONE
1923 help
1924 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1925 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1926 kernel image to an MMC or SD card and boot the kernel straight
1927 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1928 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1929 rest the kernel image to RAM.
1930
1931config ZBOOT_ROM_NONE
1932 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1933 help
1934 Do not load image from SD or MMC
1935
f45b1149
SH
1936config ZBOOT_ROM_MMCIF
1937 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1938 help
090ab3ff
SH
1939 Load image from MMCIF hardware block.
1940
1941config ZBOOT_ROM_SH_MOBILE_SDHI
1942 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1943 help
1944 Load image from SDHI hardware block
1945
1946endchoice
f45b1149 1947
e2a6a3aa
JB
1948config ARM_APPENDED_DTB
1949 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1950 depends on OF
e2a6a3aa
JB
1951 help
1952 With this option, the boot code will look for a device tree binary
1953 (DTB) appended to zImage
1954 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1955
1956 This is meant as a backward compatibility convenience for those
1957 systems with a bootloader that can't be upgraded to accommodate
1958 the documented boot protocol using a device tree.
1959
1960 Beware that there is very little in terms of protection against
1961 this option being confused by leftover garbage in memory that might
1962 look like a DTB header after a reboot if no actual DTB is appended
1963 to zImage. Do not leave this option active in a production kernel
1964 if you don't intend to always append a DTB. Proper passing of the
1965 location into r2 of a bootloader provided DTB is always preferable
1966 to this option.
1967
b90b9a38
NP
1968config ARM_ATAG_DTB_COMPAT
1969 bool "Supplement the appended DTB with traditional ATAG information"
1970 depends on ARM_APPENDED_DTB
1971 help
1972 Some old bootloaders can't be updated to a DTB capable one, yet
1973 they provide ATAGs with memory configuration, the ramdisk address,
1974 the kernel cmdline string, etc. Such information is dynamically
1975 provided by the bootloader and can't always be stored in a static
1976 DTB. To allow a device tree enabled kernel to be used with such
1977 bootloaders, this option allows zImage to extract the information
1978 from the ATAG list and store it at run time into the appended DTB.
1979
d0f34a11
GR
1980choice
1981 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1982 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1983
1984config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1985 bool "Use bootloader kernel arguments if available"
1986 help
1987 Uses the command-line options passed by the boot loader instead of
1988 the device tree bootargs property. If the boot loader doesn't provide
1989 any, the device tree bootargs property will be used.
1990
1991config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1992 bool "Extend with bootloader kernel arguments"
1993 help
1994 The command-line arguments provided by the boot loader will be
1995 appended to the the device tree bootargs property.
1996
1997endchoice
1998
1da177e4
LT
1999config CMDLINE
2000 string "Default kernel command string"
2001 default ""
2002 help
2003 On some architectures (EBSA110 and CATS), there is currently no way
2004 for the boot loader to pass arguments to the kernel. For these
2005 architectures, you should supply some command-line options at build
2006 time by entering them here. As a minimum, you should specify the
2007 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2008
4394c124
VB
2009choice
2010 prompt "Kernel command line type" if CMDLINE != ""
2011 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2012 depends on ATAGS
4394c124
VB
2013
2014config CMDLINE_FROM_BOOTLOADER
2015 bool "Use bootloader kernel arguments if available"
2016 help
2017 Uses the command-line options passed by the boot loader. If
2018 the boot loader doesn't provide any, the default kernel command
2019 string provided in CMDLINE will be used.
2020
2021config CMDLINE_EXTEND
2022 bool "Extend bootloader kernel arguments"
2023 help
2024 The command-line arguments provided by the boot loader will be
2025 appended to the default kernel command string.
2026
92d2040d
AH
2027config CMDLINE_FORCE
2028 bool "Always use the default kernel command string"
92d2040d
AH
2029 help
2030 Always use the default kernel command string, even if the boot
2031 loader passes other arguments to the kernel.
2032 This is useful if you cannot or don't want to change the
2033 command-line options your boot loader passes to the kernel.
4394c124 2034endchoice
92d2040d 2035
1da177e4
LT
2036config XIP_KERNEL
2037 bool "Kernel Execute-In-Place from ROM"
10968131 2038 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2039 help
2040 Execute-In-Place allows the kernel to run from non-volatile storage
2041 directly addressable by the CPU, such as NOR flash. This saves RAM
2042 space since the text section of the kernel is not loaded from flash
2043 to RAM. Read-write sections, such as the data section and stack,
2044 are still copied to RAM. The XIP kernel is not compressed since
2045 it has to run directly from flash, so it will take more space to
2046 store it. The flash address used to link the kernel object files,
2047 and for storing it, is configuration dependent. Therefore, if you
2048 say Y here, you must know the proper physical address where to
2049 store the kernel image depending on your own flash memory usage.
2050
2051 Also note that the make target becomes "make xipImage" rather than
2052 "make zImage" or "make Image". The final kernel binary to put in
2053 ROM memory will be arch/arm/boot/xipImage.
2054
2055 If unsure, say N.
2056
2057config XIP_PHYS_ADDR
2058 hex "XIP Kernel Physical Location"
2059 depends on XIP_KERNEL
2060 default "0x00080000"
2061 help
2062 This is the physical address in your flash memory the kernel will
2063 be linked for and stored to. This address is dependent on your
2064 own flash usage.
2065
c587e4a6
RP
2066config KEXEC
2067 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2068 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2069 help
2070 kexec is a system call that implements the ability to shutdown your
2071 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2072 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2073 you can start any kernel with it, not just Linux.
2074
2075 It is an ongoing process to be certain the hardware in a machine
2076 is properly shutdown, so do not be surprised if this code does not
bf220695 2077 initially work for you.
c587e4a6 2078
4cd9d6f7
RP
2079config ATAGS_PROC
2080 bool "Export atags in procfs"
bd51e2f5 2081 depends on ATAGS && KEXEC
b98d7291 2082 default y
4cd9d6f7
RP
2083 help
2084 Should the atags used to boot the kernel be exported in an "atags"
2085 file in procfs. Useful with kexec.
2086
cb5d39b3
MW
2087config CRASH_DUMP
2088 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2089 help
2090 Generate crash dump after being started by kexec. This should
2091 be normally only set in special crash dump kernels which are
2092 loaded in the main kernel with kexec-tools into a specially
2093 reserved region and then later executed after a crash by
2094 kdump/kexec. The crash dump kernel must be compiled to a
2095 memory address not used by the main kernel
2096
2097 For more details see Documentation/kdump/kdump.txt
2098
e69edc79
EM
2099config AUTO_ZRELADDR
2100 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2101 help
2102 ZRELADDR is the physical address where the decompressed kernel
2103 image will be placed. If AUTO_ZRELADDR is selected, the address
2104 will be determined at run-time by masking the current IP with
2105 0xf8000000. This assumes the zImage being placed in the first 128MB
2106 from start of memory.
2107
1da177e4
LT
2108endmenu
2109
ac9d7efc 2110menu "CPU Power Management"
1da177e4 2111
89c52ed4 2112if ARCH_HAS_CPUFREQ
1da177e4 2113source "drivers/cpufreq/Kconfig"
1da177e4
LT
2114endif
2115
ac9d7efc
RK
2116source "drivers/cpuidle/Kconfig"
2117
2118endmenu
2119
1da177e4
LT
2120menu "Floating point emulation"
2121
2122comment "At least one emulation must be selected"
2123
2124config FPE_NWFPE
2125 bool "NWFPE math emulation"
593c252a 2126 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2127 ---help---
2128 Say Y to include the NWFPE floating point emulator in the kernel.
2129 This is necessary to run most binaries. Linux does not currently
2130 support floating point hardware so you need to say Y here even if
2131 your machine has an FPA or floating point co-processor podule.
2132
2133 You may say N here if you are going to load the Acorn FPEmulator
2134 early in the bootup.
2135
2136config FPE_NWFPE_XP
2137 bool "Support extended precision"
bedf142b 2138 depends on FPE_NWFPE
1da177e4
LT
2139 help
2140 Say Y to include 80-bit support in the kernel floating-point
2141 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2142 Note that gcc does not generate 80-bit operations by default,
2143 so in most cases this option only enlarges the size of the
2144 floating point emulator without any good reason.
2145
2146 You almost surely want to say N here.
2147
2148config FPE_FASTFPE
2149 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2150 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2151 ---help---
2152 Say Y here to include the FAST floating point emulator in the kernel.
2153 This is an experimental much faster emulator which now also has full
2154 precision for the mantissa. It does not support any exceptions.
2155 It is very simple, and approximately 3-6 times faster than NWFPE.
2156
2157 It should be sufficient for most programs. It may be not suitable
2158 for scientific calculations, but you have to check this for yourself.
2159 If you do not feel you need a faster FP emulation you should better
2160 choose NWFPE.
2161
2162config VFP
2163 bool "VFP-format floating point maths"
e399b1a4 2164 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2165 help
2166 Say Y to include VFP support code in the kernel. This is needed
2167 if your hardware includes a VFP unit.
2168
2169 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2170 release notes and additional status information.
2171
2172 Say N if your target does not have VFP hardware.
2173
25ebee02
CM
2174config VFPv3
2175 bool
2176 depends on VFP
2177 default y if CPU_V7
2178
b5872db4
CM
2179config NEON
2180 bool "Advanced SIMD (NEON) Extension support"
2181 depends on VFPv3 && CPU_V7
2182 help
2183 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2184 Extension.
2185
73c132c1
AB
2186config KERNEL_MODE_NEON
2187 bool "Support for NEON in kernel mode"
c4a30c3b 2188 depends on NEON && AEABI
73c132c1
AB
2189 help
2190 Say Y to include support for NEON in kernel mode.
2191
1da177e4
LT
2192endmenu
2193
2194menu "Userspace binary formats"
2195
2196source "fs/Kconfig.binfmt"
2197
2198config ARTHUR
2199 tristate "RISC OS personality"
704bdda0 2200 depends on !AEABI
1da177e4
LT
2201 help
2202 Say Y here to include the kernel code necessary if you want to run
2203 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2204 experimental; if this sounds frightening, say N and sleep in peace.
2205 You can also say M here to compile this support as a module (which
2206 will be called arthur).
2207
2208endmenu
2209
2210menu "Power management options"
2211
eceab4ac 2212source "kernel/power/Kconfig"
1da177e4 2213
f4cb5700 2214config ARCH_SUSPEND_POSSIBLE
4b1082ca 2215 depends on !ARCH_S5PC100
19a0519d 2216 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2217 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2218 def_bool y
2219
15e0d9e3
AB
2220config ARM_CPU_SUSPEND
2221 def_bool PM_SLEEP
2222
603fb42a
SC
2223config ARCH_HIBERNATION_POSSIBLE
2224 bool
2225 depends on MMU
2226 default y if ARCH_SUSPEND_POSSIBLE
2227
1da177e4
LT
2228endmenu
2229
d5950b43
SR
2230source "net/Kconfig"
2231
ac25150f 2232source "drivers/Kconfig"
1da177e4
LT
2233
2234source "fs/Kconfig"
2235
1da177e4
LT
2236source "arch/arm/Kconfig.debug"
2237
2238source "security/Kconfig"
2239
2240source "crypto/Kconfig"
2241
2242source "lib/Kconfig"
749cf76c
CD
2243
2244source "arch/arm/kvm/Kconfig"