]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
Merge branch 'fixes' of git://github.com/hzhuang1/linux into fixes
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509
MS
9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
10 select CMA if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 11 select HAVE_MEMBLOCK
12b824fb 12 select RTC_LIB
75e7153a 13 select SYS_SUPPORTS_APM_EMULATION
a41297a0 14 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
d4aa8b15
TG
41 select GENERIC_IRQ_PROBE
42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
1da177e4
LT
49 help
50 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 51 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 52 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 53 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
54 Europe. There is an ARM Linux project with a web page at
55 <http://www.arm.linux.org.uk/>.
56
74facffe
RK
57config ARM_HAS_SG_CHAIN
58 bool
59
4ce63fcd
MS
60config NEED_SG_DMA_LENGTH
61 bool
62
63config ARM_DMA_USE_IOMMU
64 select NEED_SG_DMA_LENGTH
65 select ARM_HAS_SG_CHAIN
66 bool
67
1a189b97
RK
68config HAVE_PWM
69 bool
70
0b05da72
HUK
71config MIGHT_HAVE_PCI
72 bool
73
75e7153a
RB
74config SYS_SUPPORTS_APM_EMULATION
75 bool
76
0a938b97
DB
77config GENERIC_GPIO
78 bool
0a938b97 79
bc581770
LW
80config HAVE_TCM
81 bool
82 select GENERIC_ALLOCATOR
83
e119bfff
RK
84config HAVE_PROC_CPU
85 bool
86
5ea81769
AV
87config NO_IOPORT
88 bool
5ea81769 89
1da177e4
LT
90config EISA
91 bool
92 ---help---
93 The Extended Industry Standard Architecture (EISA) bus was
94 developed as an open alternative to the IBM MicroChannel bus.
95
96 The EISA bus provided some of the features of the IBM MicroChannel
97 bus while maintaining backward compatibility with cards made for
98 the older ISA bus. The EISA bus saw limited use between 1988 and
99 1995 when it was made obsolete by the PCI bus.
100
101 Say Y here if you are building a kernel for an EISA-based machine.
102
103 Otherwise, say N.
104
105config SBUS
106 bool
107
f16fb1ec
RK
108config STACKTRACE_SUPPORT
109 bool
110 default y
111
f76e9154
NP
112config HAVE_LATENCYTOP_SUPPORT
113 bool
114 depends on !SMP
115 default y
116
f16fb1ec
RK
117config LOCKDEP_SUPPORT
118 bool
119 default y
120
7ad1bcb2
RK
121config TRACE_IRQFLAGS_SUPPORT
122 bool
123 default y
124
95c354fe
NP
125config GENERIC_LOCKBREAK
126 bool
127 default y
128 depends on SMP && PREEMPT
129
1da177e4
LT
130config RWSEM_GENERIC_SPINLOCK
131 bool
132 default y
133
134config RWSEM_XCHGADD_ALGORITHM
135 bool
136
f0d1b0b3
DH
137config ARCH_HAS_ILOG2_U32
138 bool
f0d1b0b3
DH
139
140config ARCH_HAS_ILOG2_U64
141 bool
f0d1b0b3 142
89c52ed4
BD
143config ARCH_HAS_CPUFREQ
144 bool
145 help
146 Internal node to signify that the ARCH has CPUFREQ support
147 and that the relevant menu configurations are displayed for
148 it.
149
b89c3b16
AM
150config GENERIC_HWEIGHT
151 bool
152 default y
153
1da177e4
LT
154config GENERIC_CALIBRATE_DELAY
155 bool
156 default y
157
a08b6b79
AV
158config ARCH_MAY_HAVE_PC_FDC
159 bool
160
5ac6da66
CL
161config ZONE_DMA
162 bool
5ac6da66 163
ccd7ab7f
FT
164config NEED_DMA_MAP_STATE
165 def_bool y
166
58af4a24
RH
167config ARCH_HAS_DMA_SET_COHERENT_MASK
168 bool
169
1da177e4
LT
170config GENERIC_ISA_DMA
171 bool
172
1da177e4
LT
173config FIQ
174 bool
175
13a5045d
RH
176config NEED_RET_TO_USER
177 bool
178
034d2f5a
AV
179config ARCH_MTD_XIP
180 bool
181
c760fc19
HC
182config VECTORS_BASE
183 hex
6afd6fae 184 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
185 default DRAM_BASE if REMAP_VECTORS_TO_RAM
186 default 0x00000000
187 help
188 The base address of exception vectors.
189
dc21af99 190config ARM_PATCH_PHYS_VIRT
c1becedc
RK
191 bool "Patch physical to virtual translations at runtime" if EMBEDDED
192 default y
b511d75d 193 depends on !XIP_KERNEL && MMU
dc21af99
RK
194 depends on !ARCH_REALVIEW || !SPARSEMEM
195 help
111e9a5c
RK
196 Patch phys-to-virt and virt-to-phys translation functions at
197 boot and module load time according to the position of the
198 kernel in system memory.
dc21af99 199
111e9a5c 200 This can only be used with non-XIP MMU kernels where the base
daece596 201 of physical memory is at a 16MB boundary.
dc21af99 202
c1becedc
RK
203 Only disable this option if you know that you do not require
204 this feature (eg, building a kernel for a single machine) and
205 you need to shrink the kernel to the minimal size.
dc21af99 206
c334bc15
RH
207config NEED_MACH_IO_H
208 bool
209 help
210 Select this when mach/io.h is required to provide special
211 definitions for this platform. The need for mach/io.h should
212 be avoided when possible.
213
0cdc8b92 214config NEED_MACH_MEMORY_H
1b9f95f8
NP
215 bool
216 help
0cdc8b92
NP
217 Select this when mach/memory.h is required to provide special
218 definitions for this platform. The need for mach/memory.h should
219 be avoided when possible.
dc21af99 220
1b9f95f8 221config PHYS_OFFSET
974c0724 222 hex "Physical address of main memory" if MMU
0cdc8b92 223 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 224 default DRAM_BASE if !MMU
111e9a5c 225 help
1b9f95f8
NP
226 Please provide the physical address corresponding to the
227 location of main memory in your system.
cada3c08 228
87e040b6
SG
229config GENERIC_BUG
230 def_bool y
231 depends on BUG
232
1da177e4
LT
233source "init/Kconfig"
234
dc52ddc0
MH
235source "kernel/Kconfig.freezer"
236
1da177e4
LT
237menu "System Type"
238
3c427975
HC
239config MMU
240 bool "MMU-based Paged Memory Management Support"
241 default y
242 help
243 Select if you want MMU-based virtualised addressing space
244 support by paged memory management. If unsure, say 'Y'.
245
ccf50e23
RK
246#
247# The "ARM system type" choice list is ordered alphabetically by option
248# text. Please add new entries in the option alphabetic order.
249#
1da177e4
LT
250choice
251 prompt "ARM system type"
6a0e2430 252 default ARCH_VERSATILE
1da177e4 253
4af6fee1
DS
254config ARCH_INTEGRATOR
255 bool "ARM Ltd. Integrator family"
256 select ARM_AMBA
89c52ed4 257 select ARCH_HAS_CPUFREQ
6d803ba7 258 select CLKDEV_LOOKUP
aa3831cf 259 select HAVE_MACH_CLKDEV
9904f793 260 select HAVE_TCM
c5a0adb5 261 select ICST
13edd86d 262 select GENERIC_CLOCKEVENTS
f4b8b319 263 select PLAT_VERSATILE
c41b16f8 264 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 265 select NEED_MACH_IO_H
0cdc8b92 266 select NEED_MACH_MEMORY_H
695436e3 267 select SPARSE_IRQ
3108e6ab 268 select MULTI_IRQ_HANDLER
4af6fee1
DS
269 help
270 Support for ARM's Integrator platform.
271
272config ARCH_REALVIEW
273 bool "ARM Ltd. RealView family"
274 select ARM_AMBA
6d803ba7 275 select CLKDEV_LOOKUP
aa3831cf 276 select HAVE_MACH_CLKDEV
c5a0adb5 277 select ICST
ae30ceac 278 select GENERIC_CLOCKEVENTS
eb7fffa3 279 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 280 select PLAT_VERSATILE
3cb5ee49 281 select PLAT_VERSATILE_CLCD
e3887714 282 select ARM_TIMER_SP804
b56ba8aa 283 select GPIO_PL061 if GPIOLIB
0cdc8b92 284 select NEED_MACH_MEMORY_H
4af6fee1
DS
285 help
286 This enables support for ARM Ltd RealView boards.
287
288config ARCH_VERSATILE
289 bool "ARM Ltd. Versatile family"
290 select ARM_AMBA
291 select ARM_VIC
6d803ba7 292 select CLKDEV_LOOKUP
aa3831cf 293 select HAVE_MACH_CLKDEV
c5a0adb5 294 select ICST
89df1272 295 select GENERIC_CLOCKEVENTS
bbeddc43 296 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 297 select PLAT_VERSATILE
3414ba8c 298 select PLAT_VERSATILE_CLCD
c41b16f8 299 select PLAT_VERSATILE_FPGA_IRQ
e3887714 300 select ARM_TIMER_SP804
4af6fee1
DS
301 help
302 This enables support for ARM Ltd Versatile board.
303
ceade897
RK
304config ARCH_VEXPRESS
305 bool "ARM Ltd. Versatile Express family"
306 select ARCH_WANT_OPTIONAL_GPIOLIB
307 select ARM_AMBA
308 select ARM_TIMER_SP804
6d803ba7 309 select CLKDEV_LOOKUP
aa3831cf 310 select HAVE_MACH_CLKDEV
ceade897 311 select GENERIC_CLOCKEVENTS
ceade897 312 select HAVE_CLK
95c34f83 313 select HAVE_PATA_PLATFORM
ceade897 314 select ICST
ba81f502 315 select NO_IOPORT
ceade897 316 select PLAT_VERSATILE
0fb44b91 317 select PLAT_VERSATILE_CLCD
ceade897
RK
318 help
319 This enables support for the ARM Ltd Versatile Express boards.
320
8fc5ffa0
AV
321config ARCH_AT91
322 bool "Atmel AT91"
f373e8c0 323 select ARCH_REQUIRE_GPIOLIB
93686ae8 324 select HAVE_CLK
bd602995 325 select CLKDEV_LOOKUP
e261501d 326 select IRQ_DOMAIN
1ac02d79 327 select NEED_MACH_IO_H if PCCARD
4af6fee1 328 help
929e994f
NF
329 This enables support for systems based on Atmel
330 AT91RM9200 and AT91SAM9* processors.
4af6fee1 331
ccf50e23
RK
332config ARCH_BCMRING
333 bool "Broadcom BCMRING"
334 depends on MMU
335 select CPU_V6
336 select ARM_AMBA
82d63734 337 select ARM_TIMER_SP804
6d803ba7 338 select CLKDEV_LOOKUP
ccf50e23
RK
339 select GENERIC_CLOCKEVENTS
340 select ARCH_WANT_OPTIONAL_GPIOLIB
341 help
342 Support for Broadcom's BCMRing platform.
343
220e6cf7
RH
344config ARCH_HIGHBANK
345 bool "Calxeda Highbank-based"
346 select ARCH_WANT_OPTIONAL_GPIOLIB
347 select ARM_AMBA
348 select ARM_GIC
349 select ARM_TIMER_SP804
22d80379 350 select CACHE_L2X0
220e6cf7
RH
351 select CLKDEV_LOOKUP
352 select CPU_V7
353 select GENERIC_CLOCKEVENTS
354 select HAVE_ARM_SCU
3b55658a 355 select HAVE_SMP
fdfa64a4 356 select SPARSE_IRQ
220e6cf7
RH
357 select USE_OF
358 help
359 Support for the Calxeda Highbank SoC based boards.
360
1da177e4 361config ARCH_CLPS711X
0e2fce59 362 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 363 select CPU_ARM720T
5cfc8ee0 364 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 365 select NEED_MACH_MEMORY_H
f999b8bd 366 help
0e2fce59 367 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 368
d94f944e
AV
369config ARCH_CNS3XXX
370 bool "Cavium Networks CNS3XXX family"
00d2711d 371 select CPU_V6K
d94f944e
AV
372 select GENERIC_CLOCKEVENTS
373 select ARM_GIC
ce5ea9f3 374 select MIGHT_HAVE_CACHE_L2X0
0b05da72 375 select MIGHT_HAVE_PCI
5f32f7a0 376 select PCI_DOMAINS if PCI
d94f944e
AV
377 help
378 Support for Cavium Networks CNS3XXX platform.
379
788c9700
RK
380config ARCH_GEMINI
381 bool "Cortina Systems Gemini"
382 select CPU_FA526
788c9700 383 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 384 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
385 help
386 Support for the Cortina Systems Gemini family SoCs
387
3a6cb8ce
AB
388config ARCH_PRIMA2
389 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
390 select CPU_V7
3a6cb8ce
AB
391 select NO_IOPORT
392 select GENERIC_CLOCKEVENTS
393 select CLKDEV_LOOKUP
394 select GENERIC_IRQ_CHIP
ce5ea9f3 395 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
396 select PINCTRL
397 select PINCTRL_SIRF
3a6cb8ce
AB
398 select USE_OF
399 select ZONE_DMA
400 help
401 Support for CSR SiRFSoC ARM Cortex A9 Platform
402
1da177e4
LT
403config ARCH_EBSA110
404 bool "EBSA-110"
c750815e 405 select CPU_SA110
f7e68bbf 406 select ISA
c5eb2a2b 407 select NO_IOPORT
5cfc8ee0 408 select ARCH_USES_GETTIMEOFFSET
c334bc15 409 select NEED_MACH_IO_H
0cdc8b92 410 select NEED_MACH_MEMORY_H
1da177e4
LT
411 help
412 This is an evaluation board for the StrongARM processor available
f6c8965a 413 from Digital. It has limited hardware on-board, including an
1da177e4
LT
414 Ethernet interface, two PCMCIA sockets, two serial ports and a
415 parallel port.
416
e7736d47
LB
417config ARCH_EP93XX
418 bool "EP93xx-based"
c750815e 419 select CPU_ARM920T
e7736d47
LB
420 select ARM_AMBA
421 select ARM_VIC
6d803ba7 422 select CLKDEV_LOOKUP
7444a72e 423 select ARCH_REQUIRE_GPIOLIB
eb33575c 424 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 425 select ARCH_USES_GETTIMEOFFSET
5725aeae 426 select NEED_MACH_MEMORY_H
e7736d47
LB
427 help
428 This enables support for the Cirrus EP93xx series of CPUs.
429
1da177e4
LT
430config ARCH_FOOTBRIDGE
431 bool "FootBridge"
c750815e 432 select CPU_SA110
1da177e4 433 select FOOTBRIDGE
4e8d7637 434 select GENERIC_CLOCKEVENTS
d0ee9f40 435 select HAVE_IDE
c334bc15 436 select NEED_MACH_IO_H
0cdc8b92 437 select NEED_MACH_MEMORY_H
f999b8bd
MM
438 help
439 Support for systems based on the DC21285 companion chip
440 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 441
788c9700
RK
442config ARCH_MXC
443 bool "Freescale MXC/iMX-based"
788c9700 444 select GENERIC_CLOCKEVENTS
788c9700 445 select ARCH_REQUIRE_GPIOLIB
6d803ba7 446 select CLKDEV_LOOKUP
234b6ced 447 select CLKSRC_MMIO
8b6c44f1 448 select GENERIC_IRQ_CHIP
ffa2ea3f 449 select MULTI_IRQ_HANDLER
788c9700
RK
450 help
451 Support for Freescale MXC/iMX-based family of processors
452
1d3f33d5
SG
453config ARCH_MXS
454 bool "Freescale MXS-based"
455 select GENERIC_CLOCKEVENTS
456 select ARCH_REQUIRE_GPIOLIB
b9214b97 457 select CLKDEV_LOOKUP
5c61ddcf 458 select CLKSRC_MMIO
2664681f 459 select COMMON_CLK
6abda3e1 460 select HAVE_CLK_PREPARE
a0f5e363 461 select PINCTRL
6c4d4efb 462 select USE_OF
1d3f33d5
SG
463 help
464 Support for Freescale MXS-based family of processors
465
4af6fee1
DS
466config ARCH_NETX
467 bool "Hilscher NetX based"
234b6ced 468 select CLKSRC_MMIO
c750815e 469 select CPU_ARM926T
4af6fee1 470 select ARM_VIC
2fcfe6b8 471 select GENERIC_CLOCKEVENTS
f999b8bd 472 help
4af6fee1
DS
473 This enables support for systems based on the Hilscher NetX Soc
474
475config ARCH_H720X
476 bool "Hynix HMS720x-based"
c750815e 477 select CPU_ARM720T
4af6fee1 478 select ISA_DMA_API
5cfc8ee0 479 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
480 help
481 This enables support for systems based on the Hynix HMS720x
482
3b938be6
RK
483config ARCH_IOP13XX
484 bool "IOP13xx-based"
485 depends on MMU
c750815e 486 select CPU_XSC3
3b938be6
RK
487 select PLAT_IOP
488 select PCI
489 select ARCH_SUPPORTS_MSI
8d5796d2 490 select VMSPLIT_1G
c334bc15 491 select NEED_MACH_IO_H
0cdc8b92 492 select NEED_MACH_MEMORY_H
13a5045d 493 select NEED_RET_TO_USER
3b938be6
RK
494 help
495 Support for Intel's IOP13XX (XScale) family of processors.
496
3f7e5815
LB
497config ARCH_IOP32X
498 bool "IOP32x-based"
a4f7e763 499 depends on MMU
c750815e 500 select CPU_XSCALE
c334bc15 501 select NEED_MACH_IO_H
13a5045d 502 select NEED_RET_TO_USER
7ae1f7ec 503 select PLAT_IOP
f7e68bbf 504 select PCI
bb2b180c 505 select ARCH_REQUIRE_GPIOLIB
f999b8bd 506 help
3f7e5815
LB
507 Support for Intel's 80219 and IOP32X (XScale) family of
508 processors.
509
510config ARCH_IOP33X
511 bool "IOP33x-based"
512 depends on MMU
c750815e 513 select CPU_XSCALE
c334bc15 514 select NEED_MACH_IO_H
13a5045d 515 select NEED_RET_TO_USER
7ae1f7ec 516 select PLAT_IOP
3f7e5815 517 select PCI
bb2b180c 518 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
519 help
520 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 521
3b938be6
RK
522config ARCH_IXP4XX
523 bool "IXP4xx-based"
a4f7e763 524 depends on MMU
58af4a24 525 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 526 select CLKSRC_MMIO
c750815e 527 select CPU_XSCALE
9dde0ae3 528 select ARCH_REQUIRE_GPIOLIB
3b938be6 529 select GENERIC_CLOCKEVENTS
0b05da72 530 select MIGHT_HAVE_PCI
c334bc15 531 select NEED_MACH_IO_H
485bdde7 532 select DMABOUNCE if PCI
c4713074 533 help
3b938be6 534 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 535
edabd38e
SB
536config ARCH_DOVE
537 bool "Marvell Dove"
7b769bb3 538 select CPU_V7
edabd38e 539 select PCI
edabd38e 540 select ARCH_REQUIRE_GPIOLIB
edabd38e 541 select GENERIC_CLOCKEVENTS
c334bc15 542 select NEED_MACH_IO_H
edabd38e
SB
543 select PLAT_ORION
544 help
545 Support for the Marvell Dove SoC 88AP510
546
651c74c7
SB
547config ARCH_KIRKWOOD
548 bool "Marvell Kirkwood"
c750815e 549 select CPU_FEROCEON
651c74c7 550 select PCI
a8865655 551 select ARCH_REQUIRE_GPIOLIB
651c74c7 552 select GENERIC_CLOCKEVENTS
c334bc15 553 select NEED_MACH_IO_H
651c74c7
SB
554 select PLAT_ORION
555 help
556 Support for the following Marvell Kirkwood series SoCs:
557 88F6180, 88F6192 and 88F6281.
558
40805949
KW
559config ARCH_LPC32XX
560 bool "NXP LPC32XX"
234b6ced 561 select CLKSRC_MMIO
40805949
KW
562 select CPU_ARM926T
563 select ARCH_REQUIRE_GPIOLIB
564 select HAVE_IDE
565 select ARM_AMBA
566 select USB_ARCH_HAS_OHCI
6d803ba7 567 select CLKDEV_LOOKUP
40805949 568 select GENERIC_CLOCKEVENTS
f5c42271 569 select USE_OF
40805949
KW
570 help
571 Support for the NXP LPC32XX family of processors
572
794d15b2
SS
573config ARCH_MV78XX0
574 bool "Marvell MV78xx0"
c750815e 575 select CPU_FEROCEON
794d15b2 576 select PCI
a8865655 577 select ARCH_REQUIRE_GPIOLIB
794d15b2 578 select GENERIC_CLOCKEVENTS
c334bc15 579 select NEED_MACH_IO_H
794d15b2
SS
580 select PLAT_ORION
581 help
582 Support for the following Marvell MV78xx0 series SoCs:
583 MV781x0, MV782x0.
584
9dd0b194 585config ARCH_ORION5X
585cf175
TP
586 bool "Marvell Orion"
587 depends on MMU
c750815e 588 select CPU_FEROCEON
038ee083 589 select PCI
a8865655 590 select ARCH_REQUIRE_GPIOLIB
51cbff1d 591 select GENERIC_CLOCKEVENTS
69b02f6a 592 select PLAT_ORION
585cf175 593 help
9dd0b194 594 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 595 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 596 Orion-2 (5281), Orion-1-90 (6183).
585cf175 597
788c9700 598config ARCH_MMP
2f7e8fae 599 bool "Marvell PXA168/910/MMP2"
788c9700 600 depends on MMU
788c9700 601 select ARCH_REQUIRE_GPIOLIB
6d803ba7 602 select CLKDEV_LOOKUP
788c9700 603 select GENERIC_CLOCKEVENTS
157d2644 604 select GPIO_PXA
c24b3114 605 select IRQ_DOMAIN
788c9700 606 select PLAT_PXA
0bd86961 607 select SPARSE_IRQ
3c7241bd 608 select GENERIC_ALLOCATOR
788c9700 609 help
2f7e8fae 610 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
611
612config ARCH_KS8695
613 bool "Micrel/Kendin KS8695"
614 select CPU_ARM922T
98830bc9 615 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 616 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 617 select NEED_MACH_MEMORY_H
788c9700
RK
618 help
619 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
620 System-on-Chip devices.
621
788c9700
RK
622config ARCH_W90X900
623 bool "Nuvoton W90X900 CPU"
624 select CPU_ARM926T
c52d3d68 625 select ARCH_REQUIRE_GPIOLIB
6d803ba7 626 select CLKDEV_LOOKUP
6fa5d5f7 627 select CLKSRC_MMIO
58b5369e 628 select GENERIC_CLOCKEVENTS
788c9700 629 help
a8bc4ead 630 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
631 At present, the w90x900 has been renamed nuc900, regarding
632 the ARM series product line, you can login the following
633 link address to know more.
634
635 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
636 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 637
c5f80065
EG
638config ARCH_TEGRA
639 bool "NVIDIA Tegra"
4073723a 640 select CLKDEV_LOOKUP
234b6ced 641 select CLKSRC_MMIO
c5f80065
EG
642 select GENERIC_CLOCKEVENTS
643 select GENERIC_GPIO
644 select HAVE_CLK
3b55658a 645 select HAVE_SMP
ce5ea9f3 646 select MIGHT_HAVE_CACHE_L2X0
c334bc15 647 select NEED_MACH_IO_H if PCI
7056d423 648 select ARCH_HAS_CPUFREQ
c5f80065
EG
649 help
650 This enables support for NVIDIA Tegra based systems (Tegra APX,
651 Tegra 6xx and Tegra 2 series).
652
af75655c
JI
653config ARCH_PICOXCELL
654 bool "Picochip picoXcell"
655 select ARCH_REQUIRE_GPIOLIB
656 select ARM_PATCH_PHYS_VIRT
657 select ARM_VIC
658 select CPU_V6K
659 select DW_APB_TIMER
660 select GENERIC_CLOCKEVENTS
661 select GENERIC_GPIO
af75655c
JI
662 select HAVE_TCM
663 select NO_IOPORT
98e27a5c 664 select SPARSE_IRQ
af75655c
JI
665 select USE_OF
666 help
667 This enables support for systems based on the Picochip picoXcell
668 family of Femtocell devices. The picoxcell support requires device tree
669 for all boards.
670
4af6fee1
DS
671config ARCH_PNX4008
672 bool "Philips Nexperia PNX4008 Mobile"
c750815e 673 select CPU_ARM926T
6d803ba7 674 select CLKDEV_LOOKUP
5cfc8ee0 675 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
676 help
677 This enables support for Philips PNX4008 mobile platform.
678
1da177e4 679config ARCH_PXA
2c8086a5 680 bool "PXA2xx/PXA3xx-based"
a4f7e763 681 depends on MMU
034d2f5a 682 select ARCH_MTD_XIP
89c52ed4 683 select ARCH_HAS_CPUFREQ
6d803ba7 684 select CLKDEV_LOOKUP
234b6ced 685 select CLKSRC_MMIO
7444a72e 686 select ARCH_REQUIRE_GPIOLIB
981d0f39 687 select GENERIC_CLOCKEVENTS
157d2644 688 select GPIO_PXA
bd5ce433 689 select PLAT_PXA
6ac6b817 690 select SPARSE_IRQ
4e234cc0 691 select AUTO_ZRELADDR
8a97ae2f 692 select MULTI_IRQ_HANDLER
15e0d9e3 693 select ARM_CPU_SUSPEND if PM
d0ee9f40 694 select HAVE_IDE
f999b8bd 695 help
2c8086a5 696 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 697
788c9700
RK
698config ARCH_MSM
699 bool "Qualcomm MSM"
4b536b8d 700 select HAVE_CLK
49cbe786 701 select GENERIC_CLOCKEVENTS
923a081c 702 select ARCH_REQUIRE_GPIOLIB
bd32344a 703 select CLKDEV_LOOKUP
49cbe786 704 help
4b53eb4f
DW
705 Support for Qualcomm MSM/QSD based systems. This runs on the
706 apps processor of the MSM/QSD and depends on a shared memory
707 interface to the modem processor which runs the baseband
708 stack and controls some vital subsystems
709 (clock and power control, etc).
49cbe786 710
c793c1b0 711config ARCH_SHMOBILE
6d72ad35
PM
712 bool "Renesas SH-Mobile / R-Mobile"
713 select HAVE_CLK
5e93c6b4 714 select CLKDEV_LOOKUP
aa3831cf 715 select HAVE_MACH_CLKDEV
3b55658a 716 select HAVE_SMP
6d72ad35 717 select GENERIC_CLOCKEVENTS
ce5ea9f3 718 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
719 select NO_IOPORT
720 select SPARSE_IRQ
60f1435c 721 select MULTI_IRQ_HANDLER
e3e01091 722 select PM_GENERIC_DOMAINS if PM
0cdc8b92 723 select NEED_MACH_MEMORY_H
c793c1b0 724 help
6d72ad35 725 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 726
1da177e4
LT
727config ARCH_RPC
728 bool "RiscPC"
729 select ARCH_ACORN
730 select FIQ
a08b6b79 731 select ARCH_MAY_HAVE_PC_FDC
341eb781 732 select HAVE_PATA_PLATFORM
065909b9 733 select ISA_DMA_API
5ea81769 734 select NO_IOPORT
07f841b7 735 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 736 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 737 select HAVE_IDE
c334bc15 738 select NEED_MACH_IO_H
0cdc8b92 739 select NEED_MACH_MEMORY_H
1da177e4
LT
740 help
741 On the Acorn Risc-PC, Linux can support the internal IDE disk and
742 CD-ROM interface, serial and parallel port, and the floppy drive.
743
744config ARCH_SA1100
745 bool "SA1100-based"
234b6ced 746 select CLKSRC_MMIO
c750815e 747 select CPU_SA1100
f7e68bbf 748 select ISA
05944d74 749 select ARCH_SPARSEMEM_ENABLE
034d2f5a 750 select ARCH_MTD_XIP
89c52ed4 751 select ARCH_HAS_CPUFREQ
1937f5b9 752 select CPU_FREQ
3e238be2 753 select GENERIC_CLOCKEVENTS
4a8f8340 754 select CLKDEV_LOOKUP
7444a72e 755 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 756 select HAVE_IDE
0cdc8b92 757 select NEED_MACH_MEMORY_H
375dec92 758 select SPARSE_IRQ
f999b8bd
MM
759 help
760 Support for StrongARM 11x0 based boards.
1da177e4 761
b130d5c2
KK
762config ARCH_S3C24XX
763 bool "Samsung S3C24XX SoCs"
0a938b97 764 select GENERIC_GPIO
9d56c02a 765 select ARCH_HAS_CPUFREQ
9483a578 766 select HAVE_CLK
e83626f2 767 select CLKDEV_LOOKUP
5cfc8ee0 768 select ARCH_USES_GETTIMEOFFSET
20676c15 769 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
770 select HAVE_S3C_RTC if RTC_CLASS
771 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 772 select NEED_MACH_IO_H
1da177e4 773 help
b130d5c2
KK
774 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
775 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
776 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
777 Samsung SMDK2410 development board (and derivatives).
63b1f51b 778
a08ab637
BD
779config ARCH_S3C64XX
780 bool "Samsung S3C64XX"
89f1fa08 781 select PLAT_SAMSUNG
89f0ce72 782 select CPU_V6
89f0ce72 783 select ARM_VIC
a08ab637 784 select HAVE_CLK
6700397a 785 select HAVE_TCM
226e85f4 786 select CLKDEV_LOOKUP
89f0ce72 787 select NO_IOPORT
5cfc8ee0 788 select ARCH_USES_GETTIMEOFFSET
89c52ed4 789 select ARCH_HAS_CPUFREQ
89f0ce72
BD
790 select ARCH_REQUIRE_GPIOLIB
791 select SAMSUNG_CLKSRC
792 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 793 select S3C_GPIO_TRACK
89f0ce72
BD
794 select S3C_DEV_NAND
795 select USB_ARCH_HAS_OHCI
796 select SAMSUNG_GPIOLIB_4BIT
20676c15 797 select HAVE_S3C2410_I2C if I2C
c39d8d55 798 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
799 help
800 Samsung S3C64XX series based systems
801
49b7a491
KK
802config ARCH_S5P64X0
803 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
804 select CPU_V6
805 select GENERIC_GPIO
806 select HAVE_CLK
d8b22d25 807 select CLKDEV_LOOKUP
0665ccc4 808 select CLKSRC_MMIO
c39d8d55 809 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 810 select GENERIC_CLOCKEVENTS
20676c15 811 select HAVE_S3C2410_I2C if I2C
754961a8 812 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 813 help
49b7a491
KK
814 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
815 SMDK6450.
c4ffccdd 816
acc84707
MS
817config ARCH_S5PC100
818 bool "Samsung S5PC100"
5a7652f2
BM
819 select GENERIC_GPIO
820 select HAVE_CLK
29e8eb0f 821 select CLKDEV_LOOKUP
5a7652f2 822 select CPU_V7
925c68cd 823 select ARCH_USES_GETTIMEOFFSET
20676c15 824 select HAVE_S3C2410_I2C if I2C
754961a8 825 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 826 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 827 help
acc84707 828 Samsung S5PC100 series based systems
5a7652f2 829
170f4e42
KK
830config ARCH_S5PV210
831 bool "Samsung S5PV210/S5PC110"
832 select CPU_V7
eecb6a84 833 select ARCH_SPARSEMEM_ENABLE
0f75a96b 834 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
835 select GENERIC_GPIO
836 select HAVE_CLK
b2a9dd46 837 select CLKDEV_LOOKUP
0665ccc4 838 select CLKSRC_MMIO
d8144aea 839 select ARCH_HAS_CPUFREQ
9e65bbf2 840 select GENERIC_CLOCKEVENTS
20676c15 841 select HAVE_S3C2410_I2C if I2C
754961a8 842 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 843 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 844 select NEED_MACH_MEMORY_H
170f4e42
KK
845 help
846 Samsung S5PV210/S5PC110 series based systems
847
83014579
KK
848config ARCH_EXYNOS
849 bool "SAMSUNG EXYNOS"
cc0e72b8 850 select CPU_V7
f567fa6f 851 select ARCH_SPARSEMEM_ENABLE
0f75a96b 852 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
853 select GENERIC_GPIO
854 select HAVE_CLK
badc4f2d 855 select CLKDEV_LOOKUP
b333fb16 856 select ARCH_HAS_CPUFREQ
cc0e72b8 857 select GENERIC_CLOCKEVENTS
754961a8 858 select HAVE_S3C_RTC if RTC_CLASS
20676c15 859 select HAVE_S3C2410_I2C if I2C
c39d8d55 860 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 861 select NEED_MACH_MEMORY_H
cc0e72b8 862 help
83014579 863 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 864
1da177e4
LT
865config ARCH_SHARK
866 bool "Shark"
c750815e 867 select CPU_SA110
f7e68bbf
RK
868 select ISA
869 select ISA_DMA
3bca103a 870 select ZONE_DMA
f7e68bbf 871 select PCI
5cfc8ee0 872 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 873 select NEED_MACH_MEMORY_H
c334bc15 874 select NEED_MACH_IO_H
f999b8bd
MM
875 help
876 Support for the StrongARM based Digital DNARD machine, also known
877 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 878
d98aac75
LW
879config ARCH_U300
880 bool "ST-Ericsson U300 Series"
881 depends on MMU
234b6ced 882 select CLKSRC_MMIO
d98aac75 883 select CPU_ARM926T
bc581770 884 select HAVE_TCM
d98aac75 885 select ARM_AMBA
5485c1e0 886 select ARM_PATCH_PHYS_VIRT
d98aac75 887 select ARM_VIC
d98aac75 888 select GENERIC_CLOCKEVENTS
6d803ba7 889 select CLKDEV_LOOKUP
aa3831cf 890 select HAVE_MACH_CLKDEV
d98aac75 891 select GENERIC_GPIO
cc890cd7 892 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
893 help
894 Support for ST-Ericsson U300 series mobile platforms.
895
ccf50e23
RK
896config ARCH_U8500
897 bool "ST-Ericsson U8500 Series"
67ae14fc 898 depends on MMU
ccf50e23
RK
899 select CPU_V7
900 select ARM_AMBA
ccf50e23 901 select GENERIC_CLOCKEVENTS
6d803ba7 902 select CLKDEV_LOOKUP
94bdc0e2 903 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 904 select ARCH_HAS_CPUFREQ
3b55658a 905 select HAVE_SMP
ce5ea9f3 906 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
907 help
908 Support for ST-Ericsson's Ux500 architecture
909
910config ARCH_NOMADIK
911 bool "STMicroelectronics Nomadik"
912 select ARM_AMBA
913 select ARM_VIC
914 select CPU_ARM926T
6d803ba7 915 select CLKDEV_LOOKUP
ccf50e23 916 select GENERIC_CLOCKEVENTS
0fa7be40 917 select PINCTRL
ce5ea9f3 918 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
919 select ARCH_REQUIRE_GPIOLIB
920 help
921 Support for the Nomadik platform by ST-Ericsson
922
7c6337e2
KH
923config ARCH_DAVINCI
924 bool "TI DaVinci"
7c6337e2 925 select GENERIC_CLOCKEVENTS
dce1115b 926 select ARCH_REQUIRE_GPIOLIB
3bca103a 927 select ZONE_DMA
9232fcc9 928 select HAVE_IDE
6d803ba7 929 select CLKDEV_LOOKUP
20e9969b 930 select GENERIC_ALLOCATOR
dc7ad3b3 931 select GENERIC_IRQ_CHIP
ae88e05a 932 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
933 help
934 Support for TI's DaVinci platform.
935
3b938be6
RK
936config ARCH_OMAP
937 bool "TI OMAP"
9483a578 938 select HAVE_CLK
7444a72e 939 select ARCH_REQUIRE_GPIOLIB
89c52ed4 940 select ARCH_HAS_CPUFREQ
354a183f 941 select CLKSRC_MMIO
06cad098 942 select GENERIC_CLOCKEVENTS
9af915da 943 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 944 help
6e457bb0 945 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 946
cee37e50
VK
947config PLAT_SPEAR
948 bool "ST SPEAr"
949 select ARM_AMBA
950 select ARCH_REQUIRE_GPIOLIB
6d803ba7 951 select CLKDEV_LOOKUP
5df33a62 952 select COMMON_CLK
d6e15d78 953 select CLKSRC_MMIO
cee37e50 954 select GENERIC_CLOCKEVENTS
cee37e50
VK
955 select HAVE_CLK
956 help
957 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
958
21f47fbc
AC
959config ARCH_VT8500
960 bool "VIA/WonderMedia 85xx"
961 select CPU_ARM926T
962 select GENERIC_GPIO
963 select ARCH_HAS_CPUFREQ
964 select GENERIC_CLOCKEVENTS
965 select ARCH_REQUIRE_GPIOLIB
966 select HAVE_PWM
967 help
968 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 969
b85a3ef4
JL
970config ARCH_ZYNQ
971 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 972 select CPU_V7
02c981c0
BD
973 select GENERIC_CLOCKEVENTS
974 select CLKDEV_LOOKUP
b85a3ef4
JL
975 select ARM_GIC
976 select ARM_AMBA
977 select ICST
ce5ea9f3 978 select MIGHT_HAVE_CACHE_L2X0
02c981c0 979 select USE_OF
02c981c0 980 help
b85a3ef4 981 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
982endchoice
983
ccf50e23
RK
984#
985# This is sorted alphabetically by mach-* pathname. However, plat-*
986# Kconfigs may be included either alphabetically (according to the
987# plat- suffix) or along side the corresponding mach-* source.
988#
95b8f20f
RK
989source "arch/arm/mach-at91/Kconfig"
990
991source "arch/arm/mach-bcmring/Kconfig"
992
1da177e4
LT
993source "arch/arm/mach-clps711x/Kconfig"
994
d94f944e
AV
995source "arch/arm/mach-cns3xxx/Kconfig"
996
95b8f20f
RK
997source "arch/arm/mach-davinci/Kconfig"
998
999source "arch/arm/mach-dove/Kconfig"
1000
e7736d47
LB
1001source "arch/arm/mach-ep93xx/Kconfig"
1002
1da177e4
LT
1003source "arch/arm/mach-footbridge/Kconfig"
1004
59d3a193
PZ
1005source "arch/arm/mach-gemini/Kconfig"
1006
95b8f20f
RK
1007source "arch/arm/mach-h720x/Kconfig"
1008
1da177e4
LT
1009source "arch/arm/mach-integrator/Kconfig"
1010
3f7e5815
LB
1011source "arch/arm/mach-iop32x/Kconfig"
1012
1013source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1014
285f5fa7
DW
1015source "arch/arm/mach-iop13xx/Kconfig"
1016
1da177e4
LT
1017source "arch/arm/mach-ixp4xx/Kconfig"
1018
95b8f20f
RK
1019source "arch/arm/mach-kirkwood/Kconfig"
1020
1021source "arch/arm/mach-ks8695/Kconfig"
1022
40805949
KW
1023source "arch/arm/mach-lpc32xx/Kconfig"
1024
95b8f20f
RK
1025source "arch/arm/mach-msm/Kconfig"
1026
794d15b2
SS
1027source "arch/arm/mach-mv78xx0/Kconfig"
1028
95b8f20f 1029source "arch/arm/plat-mxc/Kconfig"
1da177e4 1030
1d3f33d5
SG
1031source "arch/arm/mach-mxs/Kconfig"
1032
95b8f20f 1033source "arch/arm/mach-netx/Kconfig"
49cbe786 1034
95b8f20f
RK
1035source "arch/arm/mach-nomadik/Kconfig"
1036source "arch/arm/plat-nomadik/Kconfig"
1037
d48af15e
TL
1038source "arch/arm/plat-omap/Kconfig"
1039
1040source "arch/arm/mach-omap1/Kconfig"
1da177e4 1041
1dbae815
TL
1042source "arch/arm/mach-omap2/Kconfig"
1043
9dd0b194 1044source "arch/arm/mach-orion5x/Kconfig"
585cf175 1045
95b8f20f
RK
1046source "arch/arm/mach-pxa/Kconfig"
1047source "arch/arm/plat-pxa/Kconfig"
585cf175 1048
95b8f20f
RK
1049source "arch/arm/mach-mmp/Kconfig"
1050
1051source "arch/arm/mach-realview/Kconfig"
1052
1053source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1054
cf383678 1055source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1056source "arch/arm/plat-s3c24xx/Kconfig"
1057
cee37e50 1058source "arch/arm/plat-spear/Kconfig"
a21765a7 1059
85fd6d63 1060source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1061if ARCH_S3C24XX
a21765a7
BD
1062source "arch/arm/mach-s3c2412/Kconfig"
1063source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1064endif
1da177e4 1065
a08ab637 1066if ARCH_S3C64XX
431107ea 1067source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1068endif
1069
49b7a491 1070source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1071
5a7652f2 1072source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1073
170f4e42
KK
1074source "arch/arm/mach-s5pv210/Kconfig"
1075
83014579 1076source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1077
882d01f9 1078source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1079
c5f80065
EG
1080source "arch/arm/mach-tegra/Kconfig"
1081
95b8f20f 1082source "arch/arm/mach-u300/Kconfig"
1da177e4 1083
95b8f20f 1084source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1085
1086source "arch/arm/mach-versatile/Kconfig"
1087
ceade897 1088source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1089source "arch/arm/plat-versatile/Kconfig"
ceade897 1090
21f47fbc
AC
1091source "arch/arm/mach-vt8500/Kconfig"
1092
7ec80ddf 1093source "arch/arm/mach-w90x900/Kconfig"
1094
1da177e4
LT
1095# Definitions to make life easier
1096config ARCH_ACORN
1097 bool
1098
7ae1f7ec
LB
1099config PLAT_IOP
1100 bool
469d3044 1101 select GENERIC_CLOCKEVENTS
7ae1f7ec 1102
69b02f6a
LB
1103config PLAT_ORION
1104 bool
bfe45e0b 1105 select CLKSRC_MMIO
dc7ad3b3 1106 select GENERIC_IRQ_CHIP
2f129bf4 1107 select COMMON_CLK
69b02f6a 1108
bd5ce433
EM
1109config PLAT_PXA
1110 bool
1111
f4b8b319
RK
1112config PLAT_VERSATILE
1113 bool
1114
e3887714
RK
1115config ARM_TIMER_SP804
1116 bool
bfe45e0b 1117 select CLKSRC_MMIO
a7bf6162 1118 select HAVE_SCHED_CLOCK
e3887714 1119
1da177e4
LT
1120source arch/arm/mm/Kconfig
1121
958cab0f
RK
1122config ARM_NR_BANKS
1123 int
1124 default 16 if ARCH_EP93XX
1125 default 8
1126
afe4b25e
LB
1127config IWMMXT
1128 bool "Enable iWMMXt support"
ef6c8445
HZ
1129 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1130 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1131 help
1132 Enable support for iWMMXt context switching at run time if
1133 running on a CPU that supports it.
1134
1da177e4
LT
1135config XSCALE_PMU
1136 bool
bfc994b5 1137 depends on CPU_XSCALE
1da177e4
LT
1138 default y
1139
0f4f0672 1140config CPU_HAS_PMU
e399b1a4 1141 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1142 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1143 default y
1144 bool
1145
52108641 1146config MULTI_IRQ_HANDLER
1147 bool
1148 help
1149 Allow each machine to specify it's own IRQ handler at run time.
1150
3b93e7b0
HC
1151if !MMU
1152source "arch/arm/Kconfig-nommu"
1153endif
1154
f0c4b8d6
WD
1155config ARM_ERRATA_326103
1156 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1157 depends on CPU_V6
1158 help
1159 Executing a SWP instruction to read-only memory does not set bit 11
1160 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1161 treat the access as a read, preventing a COW from occurring and
1162 causing the faulting task to livelock.
1163
9cba3ccc
CM
1164config ARM_ERRATA_411920
1165 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1166 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1167 help
1168 Invalidation of the Instruction Cache operation can
1169 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1170 It does not affect the MPCore. This option enables the ARM Ltd.
1171 recommended workaround.
1172
7ce236fc
CM
1173config ARM_ERRATA_430973
1174 bool "ARM errata: Stale prediction on replaced interworking branch"
1175 depends on CPU_V7
1176 help
1177 This option enables the workaround for the 430973 Cortex-A8
1178 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1179 interworking branch is replaced with another code sequence at the
1180 same virtual address, whether due to self-modifying code or virtual
1181 to physical address re-mapping, Cortex-A8 does not recover from the
1182 stale interworking branch prediction. This results in Cortex-A8
1183 executing the new code sequence in the incorrect ARM or Thumb state.
1184 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1185 and also flushes the branch target cache at every context switch.
1186 Note that setting specific bits in the ACTLR register may not be
1187 available in non-secure mode.
1188
855c551f
CM
1189config ARM_ERRATA_458693
1190 bool "ARM errata: Processor deadlock when a false hazard is created"
1191 depends on CPU_V7
1192 help
1193 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1194 erratum. For very specific sequences of memory operations, it is
1195 possible for a hazard condition intended for a cache line to instead
1196 be incorrectly associated with a different cache line. This false
1197 hazard might then cause a processor deadlock. The workaround enables
1198 the L1 caching of the NEON accesses and disables the PLD instruction
1199 in the ACTLR register. Note that setting specific bits in the ACTLR
1200 register may not be available in non-secure mode.
1201
0516e464
CM
1202config ARM_ERRATA_460075
1203 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1204 depends on CPU_V7
1205 help
1206 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1207 erratum. Any asynchronous access to the L2 cache may encounter a
1208 situation in which recent store transactions to the L2 cache are lost
1209 and overwritten with stale memory contents from external memory. The
1210 workaround disables the write-allocate mode for the L2 cache via the
1211 ACTLR register. Note that setting specific bits in the ACTLR register
1212 may not be available in non-secure mode.
1213
9f05027c
WD
1214config ARM_ERRATA_742230
1215 bool "ARM errata: DMB operation may be faulty"
1216 depends on CPU_V7 && SMP
1217 help
1218 This option enables the workaround for the 742230 Cortex-A9
1219 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1220 between two write operations may not ensure the correct visibility
1221 ordering of the two writes. This workaround sets a specific bit in
1222 the diagnostic register of the Cortex-A9 which causes the DMB
1223 instruction to behave as a DSB, ensuring the correct behaviour of
1224 the two writes.
1225
a672e99b
WD
1226config ARM_ERRATA_742231
1227 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1228 depends on CPU_V7 && SMP
1229 help
1230 This option enables the workaround for the 742231 Cortex-A9
1231 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1232 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1233 accessing some data located in the same cache line, may get corrupted
1234 data due to bad handling of the address hazard when the line gets
1235 replaced from one of the CPUs at the same time as another CPU is
1236 accessing it. This workaround sets specific bits in the diagnostic
1237 register of the Cortex-A9 which reduces the linefill issuing
1238 capabilities of the processor.
1239
9e65582a 1240config PL310_ERRATA_588369
fa0ce403 1241 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1242 depends on CACHE_L2X0
9e65582a
SS
1243 help
1244 The PL310 L2 cache controller implements three types of Clean &
1245 Invalidate maintenance operations: by Physical Address
1246 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1247 They are architecturally defined to behave as the execution of a
1248 clean operation followed immediately by an invalidate operation,
1249 both performing to the same memory location. This functionality
1250 is not correctly implemented in PL310 as clean lines are not
2839e06c 1251 invalidated as a result of these operations.
cdf357f1
WD
1252
1253config ARM_ERRATA_720789
1254 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1255 depends on CPU_V7
cdf357f1
WD
1256 help
1257 This option enables the workaround for the 720789 Cortex-A9 (prior to
1258 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1259 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1260 As a consequence of this erratum, some TLB entries which should be
1261 invalidated are not, resulting in an incoherency in the system page
1262 tables. The workaround changes the TLB flushing routines to invalidate
1263 entries regardless of the ASID.
475d92fc 1264
1f0090a1 1265config PL310_ERRATA_727915
fa0ce403 1266 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1267 depends on CACHE_L2X0
1268 help
1269 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1270 operation (offset 0x7FC). This operation runs in background so that
1271 PL310 can handle normal accesses while it is in progress. Under very
1272 rare circumstances, due to this erratum, write data can be lost when
1273 PL310 treats a cacheable write transaction during a Clean &
1274 Invalidate by Way operation.
1275
475d92fc
WD
1276config ARM_ERRATA_743622
1277 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1278 depends on CPU_V7
1279 help
1280 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1281 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1282 optimisation in the Cortex-A9 Store Buffer may lead to data
1283 corruption. This workaround sets a specific bit in the diagnostic
1284 register of the Cortex-A9 which disables the Store Buffer
1285 optimisation, preventing the defect from occurring. This has no
1286 visible impact on the overall performance or power consumption of the
1287 processor.
1288
9a27c27c
WD
1289config ARM_ERRATA_751472
1290 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1291 depends on CPU_V7
9a27c27c
WD
1292 help
1293 This option enables the workaround for the 751472 Cortex-A9 (prior
1294 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1295 completion of a following broadcasted operation if the second
1296 operation is received by a CPU before the ICIALLUIS has completed,
1297 potentially leading to corrupted entries in the cache or TLB.
1298
fa0ce403
WD
1299config PL310_ERRATA_753970
1300 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1301 depends on CACHE_PL310
1302 help
1303 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1304
1305 Under some condition the effect of cache sync operation on
1306 the store buffer still remains when the operation completes.
1307 This means that the store buffer is always asked to drain and
1308 this prevents it from merging any further writes. The workaround
1309 is to replace the normal offset of cache sync operation (0x730)
1310 by another offset targeting an unmapped PL310 register 0x740.
1311 This has the same effect as the cache sync operation: store buffer
1312 drain and waiting for all buffers empty.
1313
fcbdc5fe
WD
1314config ARM_ERRATA_754322
1315 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1316 depends on CPU_V7
1317 help
1318 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1319 r3p*) erratum. A speculative memory access may cause a page table walk
1320 which starts prior to an ASID switch but completes afterwards. This
1321 can populate the micro-TLB with a stale entry which may be hit with
1322 the new ASID. This workaround places two dsb instructions in the mm
1323 switching code so that no page table walks can cross the ASID switch.
1324
5dab26af
WD
1325config ARM_ERRATA_754327
1326 bool "ARM errata: no automatic Store Buffer drain"
1327 depends on CPU_V7 && SMP
1328 help
1329 This option enables the workaround for the 754327 Cortex-A9 (prior to
1330 r2p0) erratum. The Store Buffer does not have any automatic draining
1331 mechanism and therefore a livelock may occur if an external agent
1332 continuously polls a memory location waiting to observe an update.
1333 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1334 written polling loops from denying visibility of updates to memory.
1335
145e10e1
CM
1336config ARM_ERRATA_364296
1337 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1338 depends on CPU_V6 && !SMP
1339 help
1340 This options enables the workaround for the 364296 ARM1136
1341 r0p2 erratum (possible cache data corruption with
1342 hit-under-miss enabled). It sets the undocumented bit 31 in
1343 the auxiliary control register and the FI bit in the control
1344 register, thus disabling hit-under-miss without putting the
1345 processor into full low interrupt latency mode. ARM11MPCore
1346 is not affected.
1347
f630c1bd
WD
1348config ARM_ERRATA_764369
1349 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1350 depends on CPU_V7 && SMP
1351 help
1352 This option enables the workaround for erratum 764369
1353 affecting Cortex-A9 MPCore with two or more processors (all
1354 current revisions). Under certain timing circumstances, a data
1355 cache line maintenance operation by MVA targeting an Inner
1356 Shareable memory region may fail to proceed up to either the
1357 Point of Coherency or to the Point of Unification of the
1358 system. This workaround adds a DSB instruction before the
1359 relevant cache maintenance functions and sets a specific bit
1360 in the diagnostic control register of the SCU.
1361
11ed0ba1
WD
1362config PL310_ERRATA_769419
1363 bool "PL310 errata: no automatic Store Buffer drain"
1364 depends on CACHE_L2X0
1365 help
1366 On revisions of the PL310 prior to r3p2, the Store Buffer does
1367 not automatically drain. This can cause normal, non-cacheable
1368 writes to be retained when the memory system is idle, leading
1369 to suboptimal I/O performance for drivers using coherent DMA.
1370 This option adds a write barrier to the cpu_idle loop so that,
1371 on systems with an outer cache, the store buffer is drained
1372 explicitly.
1373
1da177e4
LT
1374endmenu
1375
1376source "arch/arm/common/Kconfig"
1377
1da177e4
LT
1378menu "Bus support"
1379
1380config ARM_AMBA
1381 bool
1382
1383config ISA
1384 bool
1da177e4
LT
1385 help
1386 Find out whether you have ISA slots on your motherboard. ISA is the
1387 name of a bus system, i.e. the way the CPU talks to the other stuff
1388 inside your box. Other bus systems are PCI, EISA, MicroChannel
1389 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1390 newer boards don't support it. If you have ISA, say Y, otherwise N.
1391
065909b9 1392# Select ISA DMA controller support
1da177e4
LT
1393config ISA_DMA
1394 bool
065909b9 1395 select ISA_DMA_API
1da177e4 1396
065909b9 1397# Select ISA DMA interface
5cae841b
AV
1398config ISA_DMA_API
1399 bool
5cae841b 1400
1da177e4 1401config PCI
0b05da72 1402 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1403 help
1404 Find out whether you have a PCI motherboard. PCI is the name of a
1405 bus system, i.e. the way the CPU talks to the other stuff inside
1406 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1407 VESA. If you have PCI, say Y, otherwise N.
1408
52882173
AV
1409config PCI_DOMAINS
1410 bool
1411 depends on PCI
1412
b080ac8a
MRJ
1413config PCI_NANOENGINE
1414 bool "BSE nanoEngine PCI support"
1415 depends on SA1100_NANOENGINE
1416 help
1417 Enable PCI on the BSE nanoEngine board.
1418
36e23590
MW
1419config PCI_SYSCALL
1420 def_bool PCI
1421
1da177e4
LT
1422# Select the host bridge type
1423config PCI_HOST_VIA82C505
1424 bool
1425 depends on PCI && ARCH_SHARK
1426 default y
1427
a0113a99
MR
1428config PCI_HOST_ITE8152
1429 bool
1430 depends on PCI && MACH_ARMCORE
1431 default y
1432 select DMABOUNCE
1433
1da177e4
LT
1434source "drivers/pci/Kconfig"
1435
1436source "drivers/pcmcia/Kconfig"
1437
1438endmenu
1439
1440menu "Kernel Features"
1441
3b55658a
DM
1442config HAVE_SMP
1443 bool
1444 help
1445 This option should be selected by machines which have an SMP-
1446 capable CPU.
1447
1448 The only effect of this option is to make the SMP-related
1449 options available to the user for configuration.
1450
1da177e4 1451config SMP
bb2d8130 1452 bool "Symmetric Multi-Processing"
fbb4ddac 1453 depends on CPU_V6K || CPU_V7
bc28248e 1454 depends on GENERIC_CLOCKEVENTS
3b55658a 1455 depends on HAVE_SMP
9934ebb8 1456 depends on MMU
f6dd9fa5 1457 select USE_GENERIC_SMP_HELPERS
89c3dedf 1458 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1459 help
1460 This enables support for systems with more than one CPU. If you have
1461 a system with only one CPU, like most personal computers, say N. If
1462 you have a system with more than one CPU, say Y.
1463
1464 If you say N here, the kernel will run on single and multiprocessor
1465 machines, but will use only one CPU of a multiprocessor machine. If
1466 you say Y here, the kernel will run on many, but not all, single
1467 processor machines. On a single processor machine, the kernel will
1468 run faster if you say N here.
1469
395cf969 1470 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1471 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1472 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1473
1474 If you don't know what to do here, say N.
1475
f00ec48f
RK
1476config SMP_ON_UP
1477 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1478 depends on EXPERIMENTAL
4d2692a7 1479 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1480 default y
1481 help
1482 SMP kernels contain instructions which fail on non-SMP processors.
1483 Enabling this option allows the kernel to modify itself to make
1484 these instructions safe. Disabling it allows about 1K of space
1485 savings.
1486
1487 If you don't know what to do here, say Y.
1488
c9018aab
VG
1489config ARM_CPU_TOPOLOGY
1490 bool "Support cpu topology definition"
1491 depends on SMP && CPU_V7
1492 default y
1493 help
1494 Support ARM cpu topology definition. The MPIDR register defines
1495 affinity between processors which is then used to describe the cpu
1496 topology of an ARM System.
1497
1498config SCHED_MC
1499 bool "Multi-core scheduler support"
1500 depends on ARM_CPU_TOPOLOGY
1501 help
1502 Multi-core scheduler support improves the CPU scheduler's decision
1503 making when dealing with multi-core CPU chips at a cost of slightly
1504 increased overhead in some places. If unsure say N here.
1505
1506config SCHED_SMT
1507 bool "SMT scheduler support"
1508 depends on ARM_CPU_TOPOLOGY
1509 help
1510 Improves the CPU scheduler's decision making when dealing with
1511 MultiThreading at a cost of slightly increased overhead in some
1512 places. If unsure say N here.
1513
a8cbcd92
RK
1514config HAVE_ARM_SCU
1515 bool
a8cbcd92
RK
1516 help
1517 This option enables support for the ARM system coherency unit
1518
022c03a2
MZ
1519config ARM_ARCH_TIMER
1520 bool "Architected timer support"
1521 depends on CPU_V7
1522 help
1523 This option enables support for the ARM architected timer
1524
f32f4ce2
RK
1525config HAVE_ARM_TWD
1526 bool
1527 depends on SMP
1528 help
1529 This options enables support for the ARM timer and watchdog unit
1530
8d5796d2
LB
1531choice
1532 prompt "Memory split"
1533 default VMSPLIT_3G
1534 help
1535 Select the desired split between kernel and user memory.
1536
1537 If you are not absolutely sure what you are doing, leave this
1538 option alone!
1539
1540 config VMSPLIT_3G
1541 bool "3G/1G user/kernel split"
1542 config VMSPLIT_2G
1543 bool "2G/2G user/kernel split"
1544 config VMSPLIT_1G
1545 bool "1G/3G user/kernel split"
1546endchoice
1547
1548config PAGE_OFFSET
1549 hex
1550 default 0x40000000 if VMSPLIT_1G
1551 default 0x80000000 if VMSPLIT_2G
1552 default 0xC0000000
1553
1da177e4
LT
1554config NR_CPUS
1555 int "Maximum number of CPUs (2-32)"
1556 range 2 32
1557 depends on SMP
1558 default "4"
1559
a054a811
RK
1560config HOTPLUG_CPU
1561 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1562 depends on SMP && HOTPLUG && EXPERIMENTAL
1563 help
1564 Say Y here to experiment with turning CPUs off and on. CPUs
1565 can be controlled through /sys/devices/system/cpu.
1566
37ee16ae
RK
1567config LOCAL_TIMERS
1568 bool "Use local timer interrupts"
971acb9b 1569 depends on SMP
37ee16ae 1570 default y
30d8bead 1571 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1572 help
1573 Enable support for local timers on SMP platforms, rather then the
1574 legacy IPI broadcast method. Local timers allows the system
1575 accounting to be spread across the timer interval, preventing a
1576 "thundering herd" at every timer tick.
1577
44986ab0
PDSN
1578config ARCH_NR_GPIO
1579 int
3dea19e8 1580 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1581 default 355 if ARCH_U8500
9a01ec30 1582 default 264 if MACH_H4700
44986ab0
PDSN
1583 default 0
1584 help
1585 Maximum number of GPIOs in the system.
1586
1587 If unsure, leave the default value.
1588
d45a398f 1589source kernel/Kconfig.preempt
1da177e4 1590
f8065813
RK
1591config HZ
1592 int
b130d5c2 1593 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1594 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1595 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1596 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1597 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1598 default 100
1599
16c79651 1600config THUMB2_KERNEL
4a50bfe3 1601 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1602 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1603 select AEABI
1604 select ARM_ASM_UNIFIED
89bace65 1605 select ARM_UNWIND
16c79651
CM
1606 help
1607 By enabling this option, the kernel will be compiled in
1608 Thumb-2 mode. A compiler/assembler that understand the unified
1609 ARM-Thumb syntax is needed.
1610
1611 If unsure, say N.
1612
6f685c5c
DM
1613config THUMB2_AVOID_R_ARM_THM_JUMP11
1614 bool "Work around buggy Thumb-2 short branch relocations in gas"
1615 depends on THUMB2_KERNEL && MODULES
1616 default y
1617 help
1618 Various binutils versions can resolve Thumb-2 branches to
1619 locally-defined, preemptible global symbols as short-range "b.n"
1620 branch instructions.
1621
1622 This is a problem, because there's no guarantee the final
1623 destination of the symbol, or any candidate locations for a
1624 trampoline, are within range of the branch. For this reason, the
1625 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1626 relocation in modules at all, and it makes little sense to add
1627 support.
1628
1629 The symptom is that the kernel fails with an "unsupported
1630 relocation" error when loading some modules.
1631
1632 Until fixed tools are available, passing
1633 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1634 code which hits this problem, at the cost of a bit of extra runtime
1635 stack usage in some cases.
1636
1637 The problem is described in more detail at:
1638 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1639
1640 Only Thumb-2 kernels are affected.
1641
1642 Unless you are sure your tools don't have this problem, say Y.
1643
0becb088
CM
1644config ARM_ASM_UNIFIED
1645 bool
1646
704bdda0
NP
1647config AEABI
1648 bool "Use the ARM EABI to compile the kernel"
1649 help
1650 This option allows for the kernel to be compiled using the latest
1651 ARM ABI (aka EABI). This is only useful if you are using a user
1652 space environment that is also compiled with EABI.
1653
1654 Since there are major incompatibilities between the legacy ABI and
1655 EABI, especially with regard to structure member alignment, this
1656 option also changes the kernel syscall calling convention to
1657 disambiguate both ABIs and allow for backward compatibility support
1658 (selected with CONFIG_OABI_COMPAT).
1659
1660 To use this you need GCC version 4.0.0 or later.
1661
6c90c872 1662config OABI_COMPAT
a73a3ff1 1663 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1664 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1665 default y
1666 help
1667 This option preserves the old syscall interface along with the
1668 new (ARM EABI) one. It also provides a compatibility layer to
1669 intercept syscalls that have structure arguments which layout
1670 in memory differs between the legacy ABI and the new ARM EABI
1671 (only for non "thumb" binaries). This option adds a tiny
1672 overhead to all syscalls and produces a slightly larger kernel.
1673 If you know you'll be using only pure EABI user space then you
1674 can say N here. If this option is not selected and you attempt
1675 to execute a legacy ABI binary then the result will be
1676 UNPREDICTABLE (in fact it can be predicted that it won't work
1677 at all). If in doubt say Y.
1678
eb33575c 1679config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1680 bool
e80d6a24 1681
05944d74
RK
1682config ARCH_SPARSEMEM_ENABLE
1683 bool
1684
07a2f737
RK
1685config ARCH_SPARSEMEM_DEFAULT
1686 def_bool ARCH_SPARSEMEM_ENABLE
1687
05944d74 1688config ARCH_SELECT_MEMORY_MODEL
be370302 1689 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1690
7b7bf499
WD
1691config HAVE_ARCH_PFN_VALID
1692 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1693
053a96ca 1694config HIGHMEM
e8db89a2
RK
1695 bool "High Memory Support"
1696 depends on MMU
053a96ca
NP
1697 help
1698 The address space of ARM processors is only 4 Gigabytes large
1699 and it has to accommodate user address space, kernel address
1700 space as well as some memory mapped IO. That means that, if you
1701 have a large amount of physical memory and/or IO, not all of the
1702 memory can be "permanently mapped" by the kernel. The physical
1703 memory that is not permanently mapped is called "high memory".
1704
1705 Depending on the selected kernel/user memory split, minimum
1706 vmalloc space and actual amount of RAM, you may not need this
1707 option which should result in a slightly faster kernel.
1708
1709 If unsure, say n.
1710
65cec8e3
RK
1711config HIGHPTE
1712 bool "Allocate 2nd-level pagetables from highmem"
1713 depends on HIGHMEM
65cec8e3 1714
1b8873a0
JI
1715config HW_PERF_EVENTS
1716 bool "Enable hardware performance counter support for perf events"
fe166148 1717 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1718 default y
1719 help
1720 Enable hardware performance counter support for perf events. If
1721 disabled, perf events will use software events only.
1722
3f22ab27
DH
1723source "mm/Kconfig"
1724
c1b2d970
MD
1725config FORCE_MAX_ZONEORDER
1726 int "Maximum zone order" if ARCH_SHMOBILE
1727 range 11 64 if ARCH_SHMOBILE
1728 default "9" if SA1111
1729 default "11"
1730 help
1731 The kernel memory allocator divides physically contiguous memory
1732 blocks into "zones", where each zone is a power of two number of
1733 pages. This option selects the largest power of two that the kernel
1734 keeps in the memory allocator. If you need to allocate very large
1735 blocks of physically contiguous memory, then you may need to
1736 increase this value.
1737
1738 This config option is actually maximum order plus one. For example,
1739 a value of 11 means that the largest free memory block is 2^10 pages.
1740
1da177e4
LT
1741config LEDS
1742 bool "Timer and CPU usage LEDs"
e055d5bf 1743 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1744 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1745 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1746 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1747 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1748 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1749 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1750 help
1751 If you say Y here, the LEDs on your machine will be used
1752 to provide useful information about your current system status.
1753
1754 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1755 be able to select which LEDs are active using the options below. If
1756 you are compiling a kernel for the EBSA-110 or the LART however, the
1757 red LED will simply flash regularly to indicate that the system is
1758 still functional. It is safe to say Y here if you have a CATS
1759 system, but the driver will do nothing.
1760
1761config LEDS_TIMER
1762 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1763 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1764 || MACH_OMAP_PERSEUS2
1da177e4 1765 depends on LEDS
0567a0c0 1766 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1767 default y if ARCH_EBSA110
1768 help
1769 If you say Y here, one of the system LEDs (the green one on the
1770 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1771 will flash regularly to indicate that the system is still
1772 operational. This is mainly useful to kernel hackers who are
1773 debugging unstable kernels.
1774
1775 The LART uses the same LED for both Timer LED and CPU usage LED
1776 functions. You may choose to use both, but the Timer LED function
1777 will overrule the CPU usage LED.
1778
1779config LEDS_CPU
1780 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1781 !ARCH_OMAP) \
1782 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1783 || MACH_OMAP_PERSEUS2
1da177e4
LT
1784 depends on LEDS
1785 help
1786 If you say Y here, the red LED will be used to give a good real
1787 time indication of CPU usage, by lighting whenever the idle task
1788 is not currently executing.
1789
1790 The LART uses the same LED for both Timer LED and CPU usage LED
1791 functions. You may choose to use both, but the Timer LED function
1792 will overrule the CPU usage LED.
1793
1794config ALIGNMENT_TRAP
1795 bool
f12d0d7c 1796 depends on CPU_CP15_MMU
1da177e4 1797 default y if !ARCH_EBSA110
e119bfff 1798 select HAVE_PROC_CPU if PROC_FS
1da177e4 1799 help
84eb8d06 1800 ARM processors cannot fetch/store information which is not
1da177e4
LT
1801 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1802 address divisible by 4. On 32-bit ARM processors, these non-aligned
1803 fetch/store instructions will be emulated in software if you say
1804 here, which has a severe performance impact. This is necessary for
1805 correct operation of some network protocols. With an IP-only
1806 configuration it is safe to say N, otherwise say Y.
1807
39ec58f3
LB
1808config UACCESS_WITH_MEMCPY
1809 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1810 depends on MMU && EXPERIMENTAL
1811 default y if CPU_FEROCEON
1812 help
1813 Implement faster copy_to_user and clear_user methods for CPU
1814 cores where a 8-word STM instruction give significantly higher
1815 memory write throughput than a sequence of individual 32bit stores.
1816
1817 A possible side effect is a slight increase in scheduling latency
1818 between threads sharing the same address space if they invoke
1819 such copy operations with large buffers.
1820
1821 However, if the CPU data cache is using a write-allocate mode,
1822 this option is unlikely to provide any performance gain.
1823
70c70d97
NP
1824config SECCOMP
1825 bool
1826 prompt "Enable seccomp to safely compute untrusted bytecode"
1827 ---help---
1828 This kernel feature is useful for number crunching applications
1829 that may need to compute untrusted bytecode during their
1830 execution. By using pipes or other transports made available to
1831 the process as file descriptors supporting the read/write
1832 syscalls, it's possible to isolate those applications in
1833 their own address space using seccomp. Once seccomp is
1834 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1835 and the task is only allowed to execute a few safe syscalls
1836 defined by each seccomp mode.
1837
c743f380
NP
1838config CC_STACKPROTECTOR
1839 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1840 depends on EXPERIMENTAL
c743f380
NP
1841 help
1842 This option turns on the -fstack-protector GCC feature. This
1843 feature puts, at the beginning of functions, a canary value on
1844 the stack just before the return address, and validates
1845 the value just before actually returning. Stack based buffer
1846 overflows (that need to overwrite this return address) now also
1847 overwrite the canary, which gets detected and the attack is then
1848 neutralized via a kernel panic.
1849 This feature requires gcc version 4.2 or above.
1850
73a65b3f
UKK
1851config DEPRECATED_PARAM_STRUCT
1852 bool "Provide old way to pass kernel parameters"
1853 help
1854 This was deprecated in 2001 and announced to live on for 5 years.
1855 Some old boot loaders still use this way.
1856
1da177e4
LT
1857endmenu
1858
1859menu "Boot options"
1860
9eb8f674
GL
1861config USE_OF
1862 bool "Flattened Device Tree support"
1863 select OF
1864 select OF_EARLY_FLATTREE
08a543ad 1865 select IRQ_DOMAIN
9eb8f674
GL
1866 help
1867 Include support for flattened device tree machine descriptions.
1868
1da177e4
LT
1869# Compressed boot loader in ROM. Yes, we really want to ask about
1870# TEXT and BSS so we preserve their values in the config files.
1871config ZBOOT_ROM_TEXT
1872 hex "Compressed ROM boot loader base address"
1873 default "0"
1874 help
1875 The physical address at which the ROM-able zImage is to be
1876 placed in the target. Platforms which normally make use of
1877 ROM-able zImage formats normally set this to a suitable
1878 value in their defconfig file.
1879
1880 If ZBOOT_ROM is not enabled, this has no effect.
1881
1882config ZBOOT_ROM_BSS
1883 hex "Compressed ROM boot loader BSS address"
1884 default "0"
1885 help
f8c440b2
DF
1886 The base address of an area of read/write memory in the target
1887 for the ROM-able zImage which must be available while the
1888 decompressor is running. It must be large enough to hold the
1889 entire decompressed kernel plus an additional 128 KiB.
1890 Platforms which normally make use of ROM-able zImage formats
1891 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1892
1893 If ZBOOT_ROM is not enabled, this has no effect.
1894
1895config ZBOOT_ROM
1896 bool "Compressed boot loader in ROM/flash"
1897 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1898 help
1899 Say Y here if you intend to execute your compressed kernel image
1900 (zImage) directly from ROM or flash. If unsure, say N.
1901
090ab3ff
SH
1902choice
1903 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1904 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1905 default ZBOOT_ROM_NONE
1906 help
1907 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1908 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1909 kernel image to an MMC or SD card and boot the kernel straight
1910 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1911 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1912 rest the kernel image to RAM.
1913
1914config ZBOOT_ROM_NONE
1915 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1916 help
1917 Do not load image from SD or MMC
1918
f45b1149
SH
1919config ZBOOT_ROM_MMCIF
1920 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1921 help
090ab3ff
SH
1922 Load image from MMCIF hardware block.
1923
1924config ZBOOT_ROM_SH_MOBILE_SDHI
1925 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1926 help
1927 Load image from SDHI hardware block
1928
1929endchoice
f45b1149 1930
e2a6a3aa
JB
1931config ARM_APPENDED_DTB
1932 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1933 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1934 help
1935 With this option, the boot code will look for a device tree binary
1936 (DTB) appended to zImage
1937 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1938
1939 This is meant as a backward compatibility convenience for those
1940 systems with a bootloader that can't be upgraded to accommodate
1941 the documented boot protocol using a device tree.
1942
1943 Beware that there is very little in terms of protection against
1944 this option being confused by leftover garbage in memory that might
1945 look like a DTB header after a reboot if no actual DTB is appended
1946 to zImage. Do not leave this option active in a production kernel
1947 if you don't intend to always append a DTB. Proper passing of the
1948 location into r2 of a bootloader provided DTB is always preferable
1949 to this option.
1950
b90b9a38
NP
1951config ARM_ATAG_DTB_COMPAT
1952 bool "Supplement the appended DTB with traditional ATAG information"
1953 depends on ARM_APPENDED_DTB
1954 help
1955 Some old bootloaders can't be updated to a DTB capable one, yet
1956 they provide ATAGs with memory configuration, the ramdisk address,
1957 the kernel cmdline string, etc. Such information is dynamically
1958 provided by the bootloader and can't always be stored in a static
1959 DTB. To allow a device tree enabled kernel to be used with such
1960 bootloaders, this option allows zImage to extract the information
1961 from the ATAG list and store it at run time into the appended DTB.
1962
1da177e4
LT
1963config CMDLINE
1964 string "Default kernel command string"
1965 default ""
1966 help
1967 On some architectures (EBSA110 and CATS), there is currently no way
1968 for the boot loader to pass arguments to the kernel. For these
1969 architectures, you should supply some command-line options at build
1970 time by entering them here. As a minimum, you should specify the
1971 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1972
4394c124
VB
1973choice
1974 prompt "Kernel command line type" if CMDLINE != ""
1975 default CMDLINE_FROM_BOOTLOADER
1976
1977config CMDLINE_FROM_BOOTLOADER
1978 bool "Use bootloader kernel arguments if available"
1979 help
1980 Uses the command-line options passed by the boot loader. If
1981 the boot loader doesn't provide any, the default kernel command
1982 string provided in CMDLINE will be used.
1983
1984config CMDLINE_EXTEND
1985 bool "Extend bootloader kernel arguments"
1986 help
1987 The command-line arguments provided by the boot loader will be
1988 appended to the default kernel command string.
1989
92d2040d
AH
1990config CMDLINE_FORCE
1991 bool "Always use the default kernel command string"
92d2040d
AH
1992 help
1993 Always use the default kernel command string, even if the boot
1994 loader passes other arguments to the kernel.
1995 This is useful if you cannot or don't want to change the
1996 command-line options your boot loader passes to the kernel.
4394c124 1997endchoice
92d2040d 1998
1da177e4
LT
1999config XIP_KERNEL
2000 bool "Kernel Execute-In-Place from ROM"
497b7e94 2001 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2002 help
2003 Execute-In-Place allows the kernel to run from non-volatile storage
2004 directly addressable by the CPU, such as NOR flash. This saves RAM
2005 space since the text section of the kernel is not loaded from flash
2006 to RAM. Read-write sections, such as the data section and stack,
2007 are still copied to RAM. The XIP kernel is not compressed since
2008 it has to run directly from flash, so it will take more space to
2009 store it. The flash address used to link the kernel object files,
2010 and for storing it, is configuration dependent. Therefore, if you
2011 say Y here, you must know the proper physical address where to
2012 store the kernel image depending on your own flash memory usage.
2013
2014 Also note that the make target becomes "make xipImage" rather than
2015 "make zImage" or "make Image". The final kernel binary to put in
2016 ROM memory will be arch/arm/boot/xipImage.
2017
2018 If unsure, say N.
2019
2020config XIP_PHYS_ADDR
2021 hex "XIP Kernel Physical Location"
2022 depends on XIP_KERNEL
2023 default "0x00080000"
2024 help
2025 This is the physical address in your flash memory the kernel will
2026 be linked for and stored to. This address is dependent on your
2027 own flash usage.
2028
c587e4a6
RP
2029config KEXEC
2030 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2031 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2032 help
2033 kexec is a system call that implements the ability to shutdown your
2034 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2035 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2036 you can start any kernel with it, not just Linux.
2037
2038 It is an ongoing process to be certain the hardware in a machine
2039 is properly shutdown, so do not be surprised if this code does not
2040 initially work for you. It may help to enable device hotplugging
2041 support.
2042
4cd9d6f7
RP
2043config ATAGS_PROC
2044 bool "Export atags in procfs"
b98d7291
UL
2045 depends on KEXEC
2046 default y
4cd9d6f7
RP
2047 help
2048 Should the atags used to boot the kernel be exported in an "atags"
2049 file in procfs. Useful with kexec.
2050
cb5d39b3
MW
2051config CRASH_DUMP
2052 bool "Build kdump crash kernel (EXPERIMENTAL)"
2053 depends on EXPERIMENTAL
2054 help
2055 Generate crash dump after being started by kexec. This should
2056 be normally only set in special crash dump kernels which are
2057 loaded in the main kernel with kexec-tools into a specially
2058 reserved region and then later executed after a crash by
2059 kdump/kexec. The crash dump kernel must be compiled to a
2060 memory address not used by the main kernel
2061
2062 For more details see Documentation/kdump/kdump.txt
2063
e69edc79
EM
2064config AUTO_ZRELADDR
2065 bool "Auto calculation of the decompressed kernel image address"
2066 depends on !ZBOOT_ROM && !ARCH_U300
2067 help
2068 ZRELADDR is the physical address where the decompressed kernel
2069 image will be placed. If AUTO_ZRELADDR is selected, the address
2070 will be determined at run-time by masking the current IP with
2071 0xf8000000. This assumes the zImage being placed in the first 128MB
2072 from start of memory.
2073
1da177e4
LT
2074endmenu
2075
ac9d7efc 2076menu "CPU Power Management"
1da177e4 2077
89c52ed4 2078if ARCH_HAS_CPUFREQ
1da177e4
LT
2079
2080source "drivers/cpufreq/Kconfig"
2081
64f102b6
YS
2082config CPU_FREQ_IMX
2083 tristate "CPUfreq driver for i.MX CPUs"
2084 depends on ARCH_MXC && CPU_FREQ
2085 help
2086 This enables the CPUfreq driver for i.MX CPUs.
2087
1da177e4
LT
2088config CPU_FREQ_SA1100
2089 bool
1da177e4
LT
2090
2091config CPU_FREQ_SA1110
2092 bool
1da177e4
LT
2093
2094config CPU_FREQ_INTEGRATOR
2095 tristate "CPUfreq driver for ARM Integrator CPUs"
2096 depends on ARCH_INTEGRATOR && CPU_FREQ
2097 default y
2098 help
2099 This enables the CPUfreq driver for ARM Integrator CPUs.
2100
2101 For details, take a look at <file:Documentation/cpu-freq>.
2102
2103 If in doubt, say Y.
2104
9e2697ff
RK
2105config CPU_FREQ_PXA
2106 bool
2107 depends on CPU_FREQ && ARCH_PXA && PXA25x
2108 default y
ca7d156e 2109 select CPU_FREQ_TABLE
9e2697ff
RK
2110 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2111
9d56c02a
BD
2112config CPU_FREQ_S3C
2113 bool
2114 help
2115 Internal configuration node for common cpufreq on Samsung SoC
2116
2117config CPU_FREQ_S3C24XX
4a50bfe3 2118 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2119 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2120 select CPU_FREQ_S3C
2121 help
2122 This enables the CPUfreq driver for the Samsung S3C24XX family
2123 of CPUs.
2124
2125 For details, take a look at <file:Documentation/cpu-freq>.
2126
2127 If in doubt, say N.
2128
2129config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2130 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2131 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2132 help
2133 Compile in support for changing the PLL frequency from the
2134 S3C24XX series CPUfreq driver. The PLL takes time to settle
2135 after a frequency change, so by default it is not enabled.
2136
2137 This also means that the PLL tables for the selected CPU(s) will
2138 be built which may increase the size of the kernel image.
2139
2140config CPU_FREQ_S3C24XX_DEBUG
2141 bool "Debug CPUfreq Samsung driver core"
2142 depends on CPU_FREQ_S3C24XX
2143 help
2144 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2145
2146config CPU_FREQ_S3C24XX_IODEBUG
2147 bool "Debug CPUfreq Samsung driver IO timing"
2148 depends on CPU_FREQ_S3C24XX
2149 help
2150 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2151
e6d197a6
BD
2152config CPU_FREQ_S3C24XX_DEBUGFS
2153 bool "Export debugfs for CPUFreq"
2154 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2155 help
2156 Export status information via debugfs.
2157
1da177e4
LT
2158endif
2159
ac9d7efc
RK
2160source "drivers/cpuidle/Kconfig"
2161
2162endmenu
2163
1da177e4
LT
2164menu "Floating point emulation"
2165
2166comment "At least one emulation must be selected"
2167
2168config FPE_NWFPE
2169 bool "NWFPE math emulation"
593c252a 2170 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2171 ---help---
2172 Say Y to include the NWFPE floating point emulator in the kernel.
2173 This is necessary to run most binaries. Linux does not currently
2174 support floating point hardware so you need to say Y here even if
2175 your machine has an FPA or floating point co-processor podule.
2176
2177 You may say N here if you are going to load the Acorn FPEmulator
2178 early in the bootup.
2179
2180config FPE_NWFPE_XP
2181 bool "Support extended precision"
bedf142b 2182 depends on FPE_NWFPE
1da177e4
LT
2183 help
2184 Say Y to include 80-bit support in the kernel floating-point
2185 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2186 Note that gcc does not generate 80-bit operations by default,
2187 so in most cases this option only enlarges the size of the
2188 floating point emulator without any good reason.
2189
2190 You almost surely want to say N here.
2191
2192config FPE_FASTFPE
2193 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2194 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2195 ---help---
2196 Say Y here to include the FAST floating point emulator in the kernel.
2197 This is an experimental much faster emulator which now also has full
2198 precision for the mantissa. It does not support any exceptions.
2199 It is very simple, and approximately 3-6 times faster than NWFPE.
2200
2201 It should be sufficient for most programs. It may be not suitable
2202 for scientific calculations, but you have to check this for yourself.
2203 If you do not feel you need a faster FP emulation you should better
2204 choose NWFPE.
2205
2206config VFP
2207 bool "VFP-format floating point maths"
e399b1a4 2208 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2209 help
2210 Say Y to include VFP support code in the kernel. This is needed
2211 if your hardware includes a VFP unit.
2212
2213 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2214 release notes and additional status information.
2215
2216 Say N if your target does not have VFP hardware.
2217
25ebee02
CM
2218config VFPv3
2219 bool
2220 depends on VFP
2221 default y if CPU_V7
2222
b5872db4
CM
2223config NEON
2224 bool "Advanced SIMD (NEON) Extension support"
2225 depends on VFPv3 && CPU_V7
2226 help
2227 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2228 Extension.
2229
1da177e4
LT
2230endmenu
2231
2232menu "Userspace binary formats"
2233
2234source "fs/Kconfig.binfmt"
2235
2236config ARTHUR
2237 tristate "RISC OS personality"
704bdda0 2238 depends on !AEABI
1da177e4
LT
2239 help
2240 Say Y here to include the kernel code necessary if you want to run
2241 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2242 experimental; if this sounds frightening, say N and sleep in peace.
2243 You can also say M here to compile this support as a module (which
2244 will be called arthur).
2245
2246endmenu
2247
2248menu "Power management options"
2249
eceab4ac 2250source "kernel/power/Kconfig"
1da177e4 2251
f4cb5700 2252config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2253 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2254 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2255 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2256 def_bool y
2257
15e0d9e3
AB
2258config ARM_CPU_SUSPEND
2259 def_bool PM_SLEEP
2260
1da177e4
LT
2261endmenu
2262
d5950b43
SR
2263source "net/Kconfig"
2264
ac25150f 2265source "drivers/Kconfig"
1da177e4
LT
2266
2267source "fs/Kconfig"
2268
1da177e4
LT
2269source "arch/arm/Kconfig.debug"
2270
2271source "security/Kconfig"
2272
2273source "crypto/Kconfig"
2274
2275source "lib/Kconfig"