]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
ARM: 7449/1: use generic strnlen_user and strncpy_from_user functions
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509
MS
9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
10 select CMA if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 11 select HAVE_MEMBLOCK
12b824fb 12 select RTC_LIB
75e7153a 13 select SYS_SUPPORTS_APM_EMULATION
a41297a0 14 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
d4aa8b15
TG
41 select GENERIC_IRQ_PROBE
42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
1da177e4
LT
51 help
52 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 53 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 54 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 55 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
56 Europe. There is an ARM Linux project with a web page at
57 <http://www.arm.linux.org.uk/>.
58
74facffe
RK
59config ARM_HAS_SG_CHAIN
60 bool
61
4ce63fcd
MS
62config NEED_SG_DMA_LENGTH
63 bool
64
65config ARM_DMA_USE_IOMMU
66 select NEED_SG_DMA_LENGTH
67 select ARM_HAS_SG_CHAIN
68 bool
69
1a189b97
RK
70config HAVE_PWM
71 bool
72
0b05da72
HUK
73config MIGHT_HAVE_PCI
74 bool
75
75e7153a
RB
76config SYS_SUPPORTS_APM_EMULATION
77 bool
78
0a938b97
DB
79config GENERIC_GPIO
80 bool
0a938b97 81
bc581770
LW
82config HAVE_TCM
83 bool
84 select GENERIC_ALLOCATOR
85
e119bfff
RK
86config HAVE_PROC_CPU
87 bool
88
5ea81769
AV
89config NO_IOPORT
90 bool
5ea81769 91
1da177e4
LT
92config EISA
93 bool
94 ---help---
95 The Extended Industry Standard Architecture (EISA) bus was
96 developed as an open alternative to the IBM MicroChannel bus.
97
98 The EISA bus provided some of the features of the IBM MicroChannel
99 bus while maintaining backward compatibility with cards made for
100 the older ISA bus. The EISA bus saw limited use between 1988 and
101 1995 when it was made obsolete by the PCI bus.
102
103 Say Y here if you are building a kernel for an EISA-based machine.
104
105 Otherwise, say N.
106
107config SBUS
108 bool
109
f16fb1ec
RK
110config STACKTRACE_SUPPORT
111 bool
112 default y
113
f76e9154
NP
114config HAVE_LATENCYTOP_SUPPORT
115 bool
116 depends on !SMP
117 default y
118
f16fb1ec
RK
119config LOCKDEP_SUPPORT
120 bool
121 default y
122
7ad1bcb2
RK
123config TRACE_IRQFLAGS_SUPPORT
124 bool
125 default y
126
95c354fe
NP
127config GENERIC_LOCKBREAK
128 bool
129 default y
130 depends on SMP && PREEMPT
131
1da177e4
LT
132config RWSEM_GENERIC_SPINLOCK
133 bool
134 default y
135
136config RWSEM_XCHGADD_ALGORITHM
137 bool
138
f0d1b0b3
DH
139config ARCH_HAS_ILOG2_U32
140 bool
f0d1b0b3
DH
141
142config ARCH_HAS_ILOG2_U64
143 bool
f0d1b0b3 144
89c52ed4
BD
145config ARCH_HAS_CPUFREQ
146 bool
147 help
148 Internal node to signify that the ARCH has CPUFREQ support
149 and that the relevant menu configurations are displayed for
150 it.
151
b89c3b16
AM
152config GENERIC_HWEIGHT
153 bool
154 default y
155
1da177e4
LT
156config GENERIC_CALIBRATE_DELAY
157 bool
158 default y
159
a08b6b79
AV
160config ARCH_MAY_HAVE_PC_FDC
161 bool
162
5ac6da66
CL
163config ZONE_DMA
164 bool
5ac6da66 165
ccd7ab7f
FT
166config NEED_DMA_MAP_STATE
167 def_bool y
168
58af4a24
RH
169config ARCH_HAS_DMA_SET_COHERENT_MASK
170 bool
171
1da177e4
LT
172config GENERIC_ISA_DMA
173 bool
174
1da177e4
LT
175config FIQ
176 bool
177
13a5045d
RH
178config NEED_RET_TO_USER
179 bool
180
034d2f5a
AV
181config ARCH_MTD_XIP
182 bool
183
c760fc19
HC
184config VECTORS_BASE
185 hex
6afd6fae 186 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
187 default DRAM_BASE if REMAP_VECTORS_TO_RAM
188 default 0x00000000
189 help
190 The base address of exception vectors.
191
dc21af99 192config ARM_PATCH_PHYS_VIRT
c1becedc
RK
193 bool "Patch physical to virtual translations at runtime" if EMBEDDED
194 default y
b511d75d 195 depends on !XIP_KERNEL && MMU
dc21af99
RK
196 depends on !ARCH_REALVIEW || !SPARSEMEM
197 help
111e9a5c
RK
198 Patch phys-to-virt and virt-to-phys translation functions at
199 boot and module load time according to the position of the
200 kernel in system memory.
dc21af99 201
111e9a5c 202 This can only be used with non-XIP MMU kernels where the base
daece596 203 of physical memory is at a 16MB boundary.
dc21af99 204
c1becedc
RK
205 Only disable this option if you know that you do not require
206 this feature (eg, building a kernel for a single machine) and
207 you need to shrink the kernel to the minimal size.
dc21af99 208
c334bc15
RH
209config NEED_MACH_IO_H
210 bool
211 help
212 Select this when mach/io.h is required to provide special
213 definitions for this platform. The need for mach/io.h should
214 be avoided when possible.
215
0cdc8b92 216config NEED_MACH_MEMORY_H
1b9f95f8
NP
217 bool
218 help
0cdc8b92
NP
219 Select this when mach/memory.h is required to provide special
220 definitions for this platform. The need for mach/memory.h should
221 be avoided when possible.
dc21af99 222
1b9f95f8 223config PHYS_OFFSET
974c0724 224 hex "Physical address of main memory" if MMU
0cdc8b92 225 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 226 default DRAM_BASE if !MMU
111e9a5c 227 help
1b9f95f8
NP
228 Please provide the physical address corresponding to the
229 location of main memory in your system.
cada3c08 230
87e040b6
SG
231config GENERIC_BUG
232 def_bool y
233 depends on BUG
234
1da177e4
LT
235source "init/Kconfig"
236
dc52ddc0
MH
237source "kernel/Kconfig.freezer"
238
1da177e4
LT
239menu "System Type"
240
3c427975
HC
241config MMU
242 bool "MMU-based Paged Memory Management Support"
243 default y
244 help
245 Select if you want MMU-based virtualised addressing space
246 support by paged memory management. If unsure, say 'Y'.
247
ccf50e23
RK
248#
249# The "ARM system type" choice list is ordered alphabetically by option
250# text. Please add new entries in the option alphabetic order.
251#
1da177e4
LT
252choice
253 prompt "ARM system type"
6a0e2430 254 default ARCH_VERSATILE
1da177e4 255
4af6fee1
DS
256config ARCH_INTEGRATOR
257 bool "ARM Ltd. Integrator family"
258 select ARM_AMBA
89c52ed4 259 select ARCH_HAS_CPUFREQ
6d803ba7 260 select CLKDEV_LOOKUP
aa3831cf 261 select HAVE_MACH_CLKDEV
9904f793 262 select HAVE_TCM
c5a0adb5 263 select ICST
13edd86d 264 select GENERIC_CLOCKEVENTS
f4b8b319 265 select PLAT_VERSATILE
c41b16f8 266 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 267 select NEED_MACH_IO_H
0cdc8b92 268 select NEED_MACH_MEMORY_H
695436e3 269 select SPARSE_IRQ
3108e6ab 270 select MULTI_IRQ_HANDLER
4af6fee1
DS
271 help
272 Support for ARM's Integrator platform.
273
274config ARCH_REALVIEW
275 bool "ARM Ltd. RealView family"
276 select ARM_AMBA
6d803ba7 277 select CLKDEV_LOOKUP
aa3831cf 278 select HAVE_MACH_CLKDEV
c5a0adb5 279 select ICST
ae30ceac 280 select GENERIC_CLOCKEVENTS
eb7fffa3 281 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 282 select PLAT_VERSATILE
3cb5ee49 283 select PLAT_VERSATILE_CLCD
e3887714 284 select ARM_TIMER_SP804
b56ba8aa 285 select GPIO_PL061 if GPIOLIB
0cdc8b92 286 select NEED_MACH_MEMORY_H
4af6fee1
DS
287 help
288 This enables support for ARM Ltd RealView boards.
289
290config ARCH_VERSATILE
291 bool "ARM Ltd. Versatile family"
292 select ARM_AMBA
293 select ARM_VIC
6d803ba7 294 select CLKDEV_LOOKUP
aa3831cf 295 select HAVE_MACH_CLKDEV
c5a0adb5 296 select ICST
89df1272 297 select GENERIC_CLOCKEVENTS
bbeddc43 298 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 299 select PLAT_VERSATILE
3414ba8c 300 select PLAT_VERSATILE_CLCD
c41b16f8 301 select PLAT_VERSATILE_FPGA_IRQ
e3887714 302 select ARM_TIMER_SP804
4af6fee1
DS
303 help
304 This enables support for ARM Ltd Versatile board.
305
ceade897
RK
306config ARCH_VEXPRESS
307 bool "ARM Ltd. Versatile Express family"
308 select ARCH_WANT_OPTIONAL_GPIOLIB
309 select ARM_AMBA
310 select ARM_TIMER_SP804
6d803ba7 311 select CLKDEV_LOOKUP
aa3831cf 312 select HAVE_MACH_CLKDEV
ceade897 313 select GENERIC_CLOCKEVENTS
ceade897 314 select HAVE_CLK
95c34f83 315 select HAVE_PATA_PLATFORM
ceade897 316 select ICST
ba81f502 317 select NO_IOPORT
ceade897 318 select PLAT_VERSATILE
0fb44b91 319 select PLAT_VERSATILE_CLCD
ceade897
RK
320 help
321 This enables support for the ARM Ltd Versatile Express boards.
322
8fc5ffa0
AV
323config ARCH_AT91
324 bool "Atmel AT91"
f373e8c0 325 select ARCH_REQUIRE_GPIOLIB
93686ae8 326 select HAVE_CLK
bd602995 327 select CLKDEV_LOOKUP
e261501d 328 select IRQ_DOMAIN
1ac02d79 329 select NEED_MACH_IO_H if PCCARD
4af6fee1 330 help
929e994f
NF
331 This enables support for systems based on Atmel
332 AT91RM9200 and AT91SAM9* processors.
4af6fee1 333
ccf50e23
RK
334config ARCH_BCMRING
335 bool "Broadcom BCMRING"
336 depends on MMU
337 select CPU_V6
338 select ARM_AMBA
82d63734 339 select ARM_TIMER_SP804
6d803ba7 340 select CLKDEV_LOOKUP
ccf50e23
RK
341 select GENERIC_CLOCKEVENTS
342 select ARCH_WANT_OPTIONAL_GPIOLIB
343 help
344 Support for Broadcom's BCMRing platform.
345
220e6cf7
RH
346config ARCH_HIGHBANK
347 bool "Calxeda Highbank-based"
348 select ARCH_WANT_OPTIONAL_GPIOLIB
349 select ARM_AMBA
350 select ARM_GIC
351 select ARM_TIMER_SP804
22d80379 352 select CACHE_L2X0
220e6cf7
RH
353 select CLKDEV_LOOKUP
354 select CPU_V7
355 select GENERIC_CLOCKEVENTS
356 select HAVE_ARM_SCU
3b55658a 357 select HAVE_SMP
fdfa64a4 358 select SPARSE_IRQ
220e6cf7
RH
359 select USE_OF
360 help
361 Support for the Calxeda Highbank SoC based boards.
362
1da177e4 363config ARCH_CLPS711X
0e2fce59 364 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 365 select CPU_ARM720T
5cfc8ee0 366 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 367 select NEED_MACH_MEMORY_H
f999b8bd 368 help
0e2fce59 369 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 370
d94f944e
AV
371config ARCH_CNS3XXX
372 bool "Cavium Networks CNS3XXX family"
00d2711d 373 select CPU_V6K
d94f944e
AV
374 select GENERIC_CLOCKEVENTS
375 select ARM_GIC
ce5ea9f3 376 select MIGHT_HAVE_CACHE_L2X0
0b05da72 377 select MIGHT_HAVE_PCI
5f32f7a0 378 select PCI_DOMAINS if PCI
d94f944e
AV
379 help
380 Support for Cavium Networks CNS3XXX platform.
381
788c9700
RK
382config ARCH_GEMINI
383 bool "Cortina Systems Gemini"
384 select CPU_FA526
788c9700 385 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 386 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
387 help
388 Support for the Cortina Systems Gemini family SoCs
389
3a6cb8ce
AB
390config ARCH_PRIMA2
391 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
392 select CPU_V7
3a6cb8ce
AB
393 select NO_IOPORT
394 select GENERIC_CLOCKEVENTS
395 select CLKDEV_LOOKUP
396 select GENERIC_IRQ_CHIP
ce5ea9f3 397 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
398 select PINCTRL
399 select PINCTRL_SIRF
3a6cb8ce
AB
400 select USE_OF
401 select ZONE_DMA
402 help
403 Support for CSR SiRFSoC ARM Cortex A9 Platform
404
1da177e4
LT
405config ARCH_EBSA110
406 bool "EBSA-110"
c750815e 407 select CPU_SA110
f7e68bbf 408 select ISA
c5eb2a2b 409 select NO_IOPORT
5cfc8ee0 410 select ARCH_USES_GETTIMEOFFSET
c334bc15 411 select NEED_MACH_IO_H
0cdc8b92 412 select NEED_MACH_MEMORY_H
1da177e4
LT
413 help
414 This is an evaluation board for the StrongARM processor available
f6c8965a 415 from Digital. It has limited hardware on-board, including an
1da177e4
LT
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
417 parallel port.
418
e7736d47
LB
419config ARCH_EP93XX
420 bool "EP93xx-based"
c750815e 421 select CPU_ARM920T
e7736d47
LB
422 select ARM_AMBA
423 select ARM_VIC
6d803ba7 424 select CLKDEV_LOOKUP
7444a72e 425 select ARCH_REQUIRE_GPIOLIB
eb33575c 426 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 427 select ARCH_USES_GETTIMEOFFSET
5725aeae 428 select NEED_MACH_MEMORY_H
e7736d47
LB
429 help
430 This enables support for the Cirrus EP93xx series of CPUs.
431
1da177e4
LT
432config ARCH_FOOTBRIDGE
433 bool "FootBridge"
c750815e 434 select CPU_SA110
1da177e4 435 select FOOTBRIDGE
4e8d7637 436 select GENERIC_CLOCKEVENTS
d0ee9f40 437 select HAVE_IDE
c334bc15 438 select NEED_MACH_IO_H
0cdc8b92 439 select NEED_MACH_MEMORY_H
f999b8bd
MM
440 help
441 Support for systems based on the DC21285 companion chip
442 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 443
788c9700
RK
444config ARCH_MXC
445 bool "Freescale MXC/iMX-based"
788c9700 446 select GENERIC_CLOCKEVENTS
788c9700 447 select ARCH_REQUIRE_GPIOLIB
6d803ba7 448 select CLKDEV_LOOKUP
234b6ced 449 select CLKSRC_MMIO
8b6c44f1 450 select GENERIC_IRQ_CHIP
ffa2ea3f 451 select MULTI_IRQ_HANDLER
788c9700
RK
452 help
453 Support for Freescale MXC/iMX-based family of processors
454
1d3f33d5
SG
455config ARCH_MXS
456 bool "Freescale MXS-based"
457 select GENERIC_CLOCKEVENTS
458 select ARCH_REQUIRE_GPIOLIB
b9214b97 459 select CLKDEV_LOOKUP
5c61ddcf 460 select CLKSRC_MMIO
2664681f 461 select COMMON_CLK
6abda3e1 462 select HAVE_CLK_PREPARE
a0f5e363 463 select PINCTRL
6c4d4efb 464 select USE_OF
1d3f33d5
SG
465 help
466 Support for Freescale MXS-based family of processors
467
4af6fee1
DS
468config ARCH_NETX
469 bool "Hilscher NetX based"
234b6ced 470 select CLKSRC_MMIO
c750815e 471 select CPU_ARM926T
4af6fee1 472 select ARM_VIC
2fcfe6b8 473 select GENERIC_CLOCKEVENTS
f999b8bd 474 help
4af6fee1
DS
475 This enables support for systems based on the Hilscher NetX Soc
476
477config ARCH_H720X
478 bool "Hynix HMS720x-based"
c750815e 479 select CPU_ARM720T
4af6fee1 480 select ISA_DMA_API
5cfc8ee0 481 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
482 help
483 This enables support for systems based on the Hynix HMS720x
484
3b938be6
RK
485config ARCH_IOP13XX
486 bool "IOP13xx-based"
487 depends on MMU
c750815e 488 select CPU_XSC3
3b938be6
RK
489 select PLAT_IOP
490 select PCI
491 select ARCH_SUPPORTS_MSI
8d5796d2 492 select VMSPLIT_1G
c334bc15 493 select NEED_MACH_IO_H
0cdc8b92 494 select NEED_MACH_MEMORY_H
13a5045d 495 select NEED_RET_TO_USER
3b938be6
RK
496 help
497 Support for Intel's IOP13XX (XScale) family of processors.
498
3f7e5815
LB
499config ARCH_IOP32X
500 bool "IOP32x-based"
a4f7e763 501 depends on MMU
c750815e 502 select CPU_XSCALE
c334bc15 503 select NEED_MACH_IO_H
13a5045d 504 select NEED_RET_TO_USER
7ae1f7ec 505 select PLAT_IOP
f7e68bbf 506 select PCI
bb2b180c 507 select ARCH_REQUIRE_GPIOLIB
f999b8bd 508 help
3f7e5815
LB
509 Support for Intel's 80219 and IOP32X (XScale) family of
510 processors.
511
512config ARCH_IOP33X
513 bool "IOP33x-based"
514 depends on MMU
c750815e 515 select CPU_XSCALE
c334bc15 516 select NEED_MACH_IO_H
13a5045d 517 select NEED_RET_TO_USER
7ae1f7ec 518 select PLAT_IOP
3f7e5815 519 select PCI
bb2b180c 520 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
521 help
522 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 523
3b938be6
RK
524config ARCH_IXP4XX
525 bool "IXP4xx-based"
a4f7e763 526 depends on MMU
58af4a24 527 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 528 select CLKSRC_MMIO
c750815e 529 select CPU_XSCALE
9dde0ae3 530 select ARCH_REQUIRE_GPIOLIB
3b938be6 531 select GENERIC_CLOCKEVENTS
0b05da72 532 select MIGHT_HAVE_PCI
c334bc15 533 select NEED_MACH_IO_H
485bdde7 534 select DMABOUNCE if PCI
c4713074 535 help
3b938be6 536 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 537
edabd38e
SB
538config ARCH_DOVE
539 bool "Marvell Dove"
7b769bb3 540 select CPU_V7
edabd38e 541 select PCI
edabd38e 542 select ARCH_REQUIRE_GPIOLIB
edabd38e 543 select GENERIC_CLOCKEVENTS
c334bc15 544 select NEED_MACH_IO_H
edabd38e
SB
545 select PLAT_ORION
546 help
547 Support for the Marvell Dove SoC 88AP510
548
651c74c7
SB
549config ARCH_KIRKWOOD
550 bool "Marvell Kirkwood"
c750815e 551 select CPU_FEROCEON
651c74c7 552 select PCI
a8865655 553 select ARCH_REQUIRE_GPIOLIB
651c74c7 554 select GENERIC_CLOCKEVENTS
c334bc15 555 select NEED_MACH_IO_H
651c74c7
SB
556 select PLAT_ORION
557 help
558 Support for the following Marvell Kirkwood series SoCs:
559 88F6180, 88F6192 and 88F6281.
560
40805949
KW
561config ARCH_LPC32XX
562 bool "NXP LPC32XX"
234b6ced 563 select CLKSRC_MMIO
40805949
KW
564 select CPU_ARM926T
565 select ARCH_REQUIRE_GPIOLIB
566 select HAVE_IDE
567 select ARM_AMBA
568 select USB_ARCH_HAS_OHCI
6d803ba7 569 select CLKDEV_LOOKUP
40805949 570 select GENERIC_CLOCKEVENTS
f5c42271 571 select USE_OF
40805949
KW
572 help
573 Support for the NXP LPC32XX family of processors
574
794d15b2
SS
575config ARCH_MV78XX0
576 bool "Marvell MV78xx0"
c750815e 577 select CPU_FEROCEON
794d15b2 578 select PCI
a8865655 579 select ARCH_REQUIRE_GPIOLIB
794d15b2 580 select GENERIC_CLOCKEVENTS
c334bc15 581 select NEED_MACH_IO_H
794d15b2
SS
582 select PLAT_ORION
583 help
584 Support for the following Marvell MV78xx0 series SoCs:
585 MV781x0, MV782x0.
586
9dd0b194 587config ARCH_ORION5X
585cf175
TP
588 bool "Marvell Orion"
589 depends on MMU
c750815e 590 select CPU_FEROCEON
038ee083 591 select PCI
a8865655 592 select ARCH_REQUIRE_GPIOLIB
51cbff1d 593 select GENERIC_CLOCKEVENTS
69b02f6a 594 select PLAT_ORION
585cf175 595 help
9dd0b194 596 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 597 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 598 Orion-2 (5281), Orion-1-90 (6183).
585cf175 599
788c9700 600config ARCH_MMP
2f7e8fae 601 bool "Marvell PXA168/910/MMP2"
788c9700 602 depends on MMU
788c9700 603 select ARCH_REQUIRE_GPIOLIB
6d803ba7 604 select CLKDEV_LOOKUP
788c9700 605 select GENERIC_CLOCKEVENTS
157d2644 606 select GPIO_PXA
c24b3114 607 select IRQ_DOMAIN
788c9700 608 select PLAT_PXA
0bd86961 609 select SPARSE_IRQ
3c7241bd 610 select GENERIC_ALLOCATOR
788c9700 611 help
2f7e8fae 612 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
613
614config ARCH_KS8695
615 bool "Micrel/Kendin KS8695"
616 select CPU_ARM922T
98830bc9 617 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 618 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 619 select NEED_MACH_MEMORY_H
788c9700
RK
620 help
621 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
622 System-on-Chip devices.
623
788c9700
RK
624config ARCH_W90X900
625 bool "Nuvoton W90X900 CPU"
626 select CPU_ARM926T
c52d3d68 627 select ARCH_REQUIRE_GPIOLIB
6d803ba7 628 select CLKDEV_LOOKUP
6fa5d5f7 629 select CLKSRC_MMIO
58b5369e 630 select GENERIC_CLOCKEVENTS
788c9700 631 help
a8bc4ead 632 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
633 At present, the w90x900 has been renamed nuc900, regarding
634 the ARM series product line, you can login the following
635 link address to know more.
636
637 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
638 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 639
c5f80065
EG
640config ARCH_TEGRA
641 bool "NVIDIA Tegra"
4073723a 642 select CLKDEV_LOOKUP
234b6ced 643 select CLKSRC_MMIO
c5f80065
EG
644 select GENERIC_CLOCKEVENTS
645 select GENERIC_GPIO
646 select HAVE_CLK
3b55658a 647 select HAVE_SMP
ce5ea9f3 648 select MIGHT_HAVE_CACHE_L2X0
c334bc15 649 select NEED_MACH_IO_H if PCI
7056d423 650 select ARCH_HAS_CPUFREQ
c5f80065
EG
651 help
652 This enables support for NVIDIA Tegra based systems (Tegra APX,
653 Tegra 6xx and Tegra 2 series).
654
af75655c
JI
655config ARCH_PICOXCELL
656 bool "Picochip picoXcell"
657 select ARCH_REQUIRE_GPIOLIB
658 select ARM_PATCH_PHYS_VIRT
659 select ARM_VIC
660 select CPU_V6K
661 select DW_APB_TIMER
662 select GENERIC_CLOCKEVENTS
663 select GENERIC_GPIO
af75655c
JI
664 select HAVE_TCM
665 select NO_IOPORT
98e27a5c 666 select SPARSE_IRQ
af75655c
JI
667 select USE_OF
668 help
669 This enables support for systems based on the Picochip picoXcell
670 family of Femtocell devices. The picoxcell support requires device tree
671 for all boards.
672
4af6fee1
DS
673config ARCH_PNX4008
674 bool "Philips Nexperia PNX4008 Mobile"
c750815e 675 select CPU_ARM926T
6d803ba7 676 select CLKDEV_LOOKUP
5cfc8ee0 677 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
678 help
679 This enables support for Philips PNX4008 mobile platform.
680
1da177e4 681config ARCH_PXA
2c8086a5 682 bool "PXA2xx/PXA3xx-based"
a4f7e763 683 depends on MMU
034d2f5a 684 select ARCH_MTD_XIP
89c52ed4 685 select ARCH_HAS_CPUFREQ
6d803ba7 686 select CLKDEV_LOOKUP
234b6ced 687 select CLKSRC_MMIO
7444a72e 688 select ARCH_REQUIRE_GPIOLIB
981d0f39 689 select GENERIC_CLOCKEVENTS
157d2644 690 select GPIO_PXA
bd5ce433 691 select PLAT_PXA
6ac6b817 692 select SPARSE_IRQ
4e234cc0 693 select AUTO_ZRELADDR
8a97ae2f 694 select MULTI_IRQ_HANDLER
15e0d9e3 695 select ARM_CPU_SUSPEND if PM
d0ee9f40 696 select HAVE_IDE
f999b8bd 697 help
2c8086a5 698 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 699
788c9700
RK
700config ARCH_MSM
701 bool "Qualcomm MSM"
4b536b8d 702 select HAVE_CLK
49cbe786 703 select GENERIC_CLOCKEVENTS
923a081c 704 select ARCH_REQUIRE_GPIOLIB
bd32344a 705 select CLKDEV_LOOKUP
49cbe786 706 help
4b53eb4f
DW
707 Support for Qualcomm MSM/QSD based systems. This runs on the
708 apps processor of the MSM/QSD and depends on a shared memory
709 interface to the modem processor which runs the baseband
710 stack and controls some vital subsystems
711 (clock and power control, etc).
49cbe786 712
c793c1b0 713config ARCH_SHMOBILE
6d72ad35
PM
714 bool "Renesas SH-Mobile / R-Mobile"
715 select HAVE_CLK
5e93c6b4 716 select CLKDEV_LOOKUP
aa3831cf 717 select HAVE_MACH_CLKDEV
3b55658a 718 select HAVE_SMP
6d72ad35 719 select GENERIC_CLOCKEVENTS
ce5ea9f3 720 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
721 select NO_IOPORT
722 select SPARSE_IRQ
60f1435c 723 select MULTI_IRQ_HANDLER
e3e01091 724 select PM_GENERIC_DOMAINS if PM
0cdc8b92 725 select NEED_MACH_MEMORY_H
c793c1b0 726 help
6d72ad35 727 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 728
1da177e4
LT
729config ARCH_RPC
730 bool "RiscPC"
731 select ARCH_ACORN
732 select FIQ
a08b6b79 733 select ARCH_MAY_HAVE_PC_FDC
341eb781 734 select HAVE_PATA_PLATFORM
065909b9 735 select ISA_DMA_API
5ea81769 736 select NO_IOPORT
07f841b7 737 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 738 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 739 select HAVE_IDE
c334bc15 740 select NEED_MACH_IO_H
0cdc8b92 741 select NEED_MACH_MEMORY_H
1da177e4
LT
742 help
743 On the Acorn Risc-PC, Linux can support the internal IDE disk and
744 CD-ROM interface, serial and parallel port, and the floppy drive.
745
746config ARCH_SA1100
747 bool "SA1100-based"
234b6ced 748 select CLKSRC_MMIO
c750815e 749 select CPU_SA1100
f7e68bbf 750 select ISA
05944d74 751 select ARCH_SPARSEMEM_ENABLE
034d2f5a 752 select ARCH_MTD_XIP
89c52ed4 753 select ARCH_HAS_CPUFREQ
1937f5b9 754 select CPU_FREQ
3e238be2 755 select GENERIC_CLOCKEVENTS
4a8f8340 756 select CLKDEV_LOOKUP
7444a72e 757 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 758 select HAVE_IDE
0cdc8b92 759 select NEED_MACH_MEMORY_H
375dec92 760 select SPARSE_IRQ
f999b8bd
MM
761 help
762 Support for StrongARM 11x0 based boards.
1da177e4 763
b130d5c2
KK
764config ARCH_S3C24XX
765 bool "Samsung S3C24XX SoCs"
0a938b97 766 select GENERIC_GPIO
9d56c02a 767 select ARCH_HAS_CPUFREQ
9483a578 768 select HAVE_CLK
e83626f2 769 select CLKDEV_LOOKUP
5cfc8ee0 770 select ARCH_USES_GETTIMEOFFSET
20676c15 771 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
772 select HAVE_S3C_RTC if RTC_CLASS
773 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 774 select NEED_MACH_IO_H
1da177e4 775 help
b130d5c2
KK
776 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
777 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
778 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
779 Samsung SMDK2410 development board (and derivatives).
63b1f51b 780
a08ab637
BD
781config ARCH_S3C64XX
782 bool "Samsung S3C64XX"
89f1fa08 783 select PLAT_SAMSUNG
89f0ce72 784 select CPU_V6
89f0ce72 785 select ARM_VIC
a08ab637 786 select HAVE_CLK
6700397a 787 select HAVE_TCM
226e85f4 788 select CLKDEV_LOOKUP
89f0ce72 789 select NO_IOPORT
5cfc8ee0 790 select ARCH_USES_GETTIMEOFFSET
89c52ed4 791 select ARCH_HAS_CPUFREQ
89f0ce72
BD
792 select ARCH_REQUIRE_GPIOLIB
793 select SAMSUNG_CLKSRC
794 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 795 select S3C_GPIO_TRACK
89f0ce72
BD
796 select S3C_DEV_NAND
797 select USB_ARCH_HAS_OHCI
798 select SAMSUNG_GPIOLIB_4BIT
20676c15 799 select HAVE_S3C2410_I2C if I2C
c39d8d55 800 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
801 help
802 Samsung S3C64XX series based systems
803
49b7a491
KK
804config ARCH_S5P64X0
805 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
806 select CPU_V6
807 select GENERIC_GPIO
808 select HAVE_CLK
d8b22d25 809 select CLKDEV_LOOKUP
0665ccc4 810 select CLKSRC_MMIO
c39d8d55 811 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 812 select GENERIC_CLOCKEVENTS
20676c15 813 select HAVE_S3C2410_I2C if I2C
754961a8 814 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 815 help
49b7a491
KK
816 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
817 SMDK6450.
c4ffccdd 818
acc84707
MS
819config ARCH_S5PC100
820 bool "Samsung S5PC100"
5a7652f2
BM
821 select GENERIC_GPIO
822 select HAVE_CLK
29e8eb0f 823 select CLKDEV_LOOKUP
5a7652f2 824 select CPU_V7
925c68cd 825 select ARCH_USES_GETTIMEOFFSET
20676c15 826 select HAVE_S3C2410_I2C if I2C
754961a8 827 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 828 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 829 help
acc84707 830 Samsung S5PC100 series based systems
5a7652f2 831
170f4e42
KK
832config ARCH_S5PV210
833 bool "Samsung S5PV210/S5PC110"
834 select CPU_V7
eecb6a84 835 select ARCH_SPARSEMEM_ENABLE
0f75a96b 836 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
837 select GENERIC_GPIO
838 select HAVE_CLK
b2a9dd46 839 select CLKDEV_LOOKUP
0665ccc4 840 select CLKSRC_MMIO
d8144aea 841 select ARCH_HAS_CPUFREQ
9e65bbf2 842 select GENERIC_CLOCKEVENTS
20676c15 843 select HAVE_S3C2410_I2C if I2C
754961a8 844 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 845 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 846 select NEED_MACH_MEMORY_H
170f4e42
KK
847 help
848 Samsung S5PV210/S5PC110 series based systems
849
83014579
KK
850config ARCH_EXYNOS
851 bool "SAMSUNG EXYNOS"
cc0e72b8 852 select CPU_V7
f567fa6f 853 select ARCH_SPARSEMEM_ENABLE
0f75a96b 854 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
855 select GENERIC_GPIO
856 select HAVE_CLK
badc4f2d 857 select CLKDEV_LOOKUP
b333fb16 858 select ARCH_HAS_CPUFREQ
cc0e72b8 859 select GENERIC_CLOCKEVENTS
754961a8 860 select HAVE_S3C_RTC if RTC_CLASS
20676c15 861 select HAVE_S3C2410_I2C if I2C
c39d8d55 862 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 863 select NEED_MACH_MEMORY_H
cc0e72b8 864 help
83014579 865 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 866
1da177e4
LT
867config ARCH_SHARK
868 bool "Shark"
c750815e 869 select CPU_SA110
f7e68bbf
RK
870 select ISA
871 select ISA_DMA
3bca103a 872 select ZONE_DMA
f7e68bbf 873 select PCI
5cfc8ee0 874 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 875 select NEED_MACH_MEMORY_H
c334bc15 876 select NEED_MACH_IO_H
f999b8bd
MM
877 help
878 Support for the StrongARM based Digital DNARD machine, also known
879 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 880
d98aac75
LW
881config ARCH_U300
882 bool "ST-Ericsson U300 Series"
883 depends on MMU
234b6ced 884 select CLKSRC_MMIO
d98aac75 885 select CPU_ARM926T
bc581770 886 select HAVE_TCM
d98aac75 887 select ARM_AMBA
5485c1e0 888 select ARM_PATCH_PHYS_VIRT
d98aac75 889 select ARM_VIC
d98aac75 890 select GENERIC_CLOCKEVENTS
6d803ba7 891 select CLKDEV_LOOKUP
aa3831cf 892 select HAVE_MACH_CLKDEV
d98aac75 893 select GENERIC_GPIO
cc890cd7 894 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
895 help
896 Support for ST-Ericsson U300 series mobile platforms.
897
ccf50e23
RK
898config ARCH_U8500
899 bool "ST-Ericsson U8500 Series"
67ae14fc 900 depends on MMU
ccf50e23
RK
901 select CPU_V7
902 select ARM_AMBA
ccf50e23 903 select GENERIC_CLOCKEVENTS
6d803ba7 904 select CLKDEV_LOOKUP
94bdc0e2 905 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 906 select ARCH_HAS_CPUFREQ
3b55658a 907 select HAVE_SMP
ce5ea9f3 908 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
909 help
910 Support for ST-Ericsson's Ux500 architecture
911
912config ARCH_NOMADIK
913 bool "STMicroelectronics Nomadik"
914 select ARM_AMBA
915 select ARM_VIC
916 select CPU_ARM926T
6d803ba7 917 select CLKDEV_LOOKUP
ccf50e23 918 select GENERIC_CLOCKEVENTS
0fa7be40 919 select PINCTRL
ce5ea9f3 920 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
921 select ARCH_REQUIRE_GPIOLIB
922 help
923 Support for the Nomadik platform by ST-Ericsson
924
7c6337e2
KH
925config ARCH_DAVINCI
926 bool "TI DaVinci"
7c6337e2 927 select GENERIC_CLOCKEVENTS
dce1115b 928 select ARCH_REQUIRE_GPIOLIB
3bca103a 929 select ZONE_DMA
9232fcc9 930 select HAVE_IDE
6d803ba7 931 select CLKDEV_LOOKUP
20e9969b 932 select GENERIC_ALLOCATOR
dc7ad3b3 933 select GENERIC_IRQ_CHIP
ae88e05a 934 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
935 help
936 Support for TI's DaVinci platform.
937
3b938be6
RK
938config ARCH_OMAP
939 bool "TI OMAP"
9483a578 940 select HAVE_CLK
7444a72e 941 select ARCH_REQUIRE_GPIOLIB
89c52ed4 942 select ARCH_HAS_CPUFREQ
354a183f 943 select CLKSRC_MMIO
06cad098 944 select GENERIC_CLOCKEVENTS
9af915da 945 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 946 help
6e457bb0 947 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 948
cee37e50
VK
949config PLAT_SPEAR
950 bool "ST SPEAr"
951 select ARM_AMBA
952 select ARCH_REQUIRE_GPIOLIB
6d803ba7 953 select CLKDEV_LOOKUP
5df33a62 954 select COMMON_CLK
d6e15d78 955 select CLKSRC_MMIO
cee37e50 956 select GENERIC_CLOCKEVENTS
cee37e50
VK
957 select HAVE_CLK
958 help
959 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
960
21f47fbc
AC
961config ARCH_VT8500
962 bool "VIA/WonderMedia 85xx"
963 select CPU_ARM926T
964 select GENERIC_GPIO
965 select ARCH_HAS_CPUFREQ
966 select GENERIC_CLOCKEVENTS
967 select ARCH_REQUIRE_GPIOLIB
968 select HAVE_PWM
969 help
970 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 971
b85a3ef4
JL
972config ARCH_ZYNQ
973 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 974 select CPU_V7
02c981c0
BD
975 select GENERIC_CLOCKEVENTS
976 select CLKDEV_LOOKUP
b85a3ef4
JL
977 select ARM_GIC
978 select ARM_AMBA
979 select ICST
ce5ea9f3 980 select MIGHT_HAVE_CACHE_L2X0
02c981c0 981 select USE_OF
02c981c0 982 help
b85a3ef4 983 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
984endchoice
985
ccf50e23
RK
986#
987# This is sorted alphabetically by mach-* pathname. However, plat-*
988# Kconfigs may be included either alphabetically (according to the
989# plat- suffix) or along side the corresponding mach-* source.
990#
95b8f20f
RK
991source "arch/arm/mach-at91/Kconfig"
992
993source "arch/arm/mach-bcmring/Kconfig"
994
1da177e4
LT
995source "arch/arm/mach-clps711x/Kconfig"
996
d94f944e
AV
997source "arch/arm/mach-cns3xxx/Kconfig"
998
95b8f20f
RK
999source "arch/arm/mach-davinci/Kconfig"
1000
1001source "arch/arm/mach-dove/Kconfig"
1002
e7736d47
LB
1003source "arch/arm/mach-ep93xx/Kconfig"
1004
1da177e4
LT
1005source "arch/arm/mach-footbridge/Kconfig"
1006
59d3a193
PZ
1007source "arch/arm/mach-gemini/Kconfig"
1008
95b8f20f
RK
1009source "arch/arm/mach-h720x/Kconfig"
1010
1da177e4
LT
1011source "arch/arm/mach-integrator/Kconfig"
1012
3f7e5815
LB
1013source "arch/arm/mach-iop32x/Kconfig"
1014
1015source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1016
285f5fa7
DW
1017source "arch/arm/mach-iop13xx/Kconfig"
1018
1da177e4
LT
1019source "arch/arm/mach-ixp4xx/Kconfig"
1020
95b8f20f
RK
1021source "arch/arm/mach-kirkwood/Kconfig"
1022
1023source "arch/arm/mach-ks8695/Kconfig"
1024
40805949
KW
1025source "arch/arm/mach-lpc32xx/Kconfig"
1026
95b8f20f
RK
1027source "arch/arm/mach-msm/Kconfig"
1028
794d15b2
SS
1029source "arch/arm/mach-mv78xx0/Kconfig"
1030
95b8f20f 1031source "arch/arm/plat-mxc/Kconfig"
1da177e4 1032
1d3f33d5
SG
1033source "arch/arm/mach-mxs/Kconfig"
1034
95b8f20f 1035source "arch/arm/mach-netx/Kconfig"
49cbe786 1036
95b8f20f
RK
1037source "arch/arm/mach-nomadik/Kconfig"
1038source "arch/arm/plat-nomadik/Kconfig"
1039
d48af15e
TL
1040source "arch/arm/plat-omap/Kconfig"
1041
1042source "arch/arm/mach-omap1/Kconfig"
1da177e4 1043
1dbae815
TL
1044source "arch/arm/mach-omap2/Kconfig"
1045
9dd0b194 1046source "arch/arm/mach-orion5x/Kconfig"
585cf175 1047
95b8f20f
RK
1048source "arch/arm/mach-pxa/Kconfig"
1049source "arch/arm/plat-pxa/Kconfig"
585cf175 1050
95b8f20f
RK
1051source "arch/arm/mach-mmp/Kconfig"
1052
1053source "arch/arm/mach-realview/Kconfig"
1054
1055source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1056
cf383678 1057source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1058source "arch/arm/plat-s3c24xx/Kconfig"
1059
cee37e50 1060source "arch/arm/plat-spear/Kconfig"
a21765a7 1061
85fd6d63 1062source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1063if ARCH_S3C24XX
a21765a7
BD
1064source "arch/arm/mach-s3c2412/Kconfig"
1065source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1066endif
1da177e4 1067
a08ab637 1068if ARCH_S3C64XX
431107ea 1069source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1070endif
1071
49b7a491 1072source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1073
5a7652f2 1074source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1075
170f4e42
KK
1076source "arch/arm/mach-s5pv210/Kconfig"
1077
83014579 1078source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1079
882d01f9 1080source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1081
c5f80065
EG
1082source "arch/arm/mach-tegra/Kconfig"
1083
95b8f20f 1084source "arch/arm/mach-u300/Kconfig"
1da177e4 1085
95b8f20f 1086source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1087
1088source "arch/arm/mach-versatile/Kconfig"
1089
ceade897 1090source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1091source "arch/arm/plat-versatile/Kconfig"
ceade897 1092
21f47fbc
AC
1093source "arch/arm/mach-vt8500/Kconfig"
1094
7ec80ddf 1095source "arch/arm/mach-w90x900/Kconfig"
1096
1da177e4
LT
1097# Definitions to make life easier
1098config ARCH_ACORN
1099 bool
1100
7ae1f7ec
LB
1101config PLAT_IOP
1102 bool
469d3044 1103 select GENERIC_CLOCKEVENTS
7ae1f7ec 1104
69b02f6a
LB
1105config PLAT_ORION
1106 bool
bfe45e0b 1107 select CLKSRC_MMIO
dc7ad3b3 1108 select GENERIC_IRQ_CHIP
2f129bf4 1109 select COMMON_CLK
69b02f6a 1110
bd5ce433
EM
1111config PLAT_PXA
1112 bool
1113
f4b8b319
RK
1114config PLAT_VERSATILE
1115 bool
1116
e3887714
RK
1117config ARM_TIMER_SP804
1118 bool
bfe45e0b 1119 select CLKSRC_MMIO
a7bf6162 1120 select HAVE_SCHED_CLOCK
e3887714 1121
1da177e4
LT
1122source arch/arm/mm/Kconfig
1123
958cab0f
RK
1124config ARM_NR_BANKS
1125 int
1126 default 16 if ARCH_EP93XX
1127 default 8
1128
afe4b25e
LB
1129config IWMMXT
1130 bool "Enable iWMMXt support"
ef6c8445
HZ
1131 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1132 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1133 help
1134 Enable support for iWMMXt context switching at run time if
1135 running on a CPU that supports it.
1136
1da177e4
LT
1137config XSCALE_PMU
1138 bool
bfc994b5 1139 depends on CPU_XSCALE
1da177e4
LT
1140 default y
1141
0f4f0672 1142config CPU_HAS_PMU
e399b1a4 1143 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1144 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1145 default y
1146 bool
1147
52108641 1148config MULTI_IRQ_HANDLER
1149 bool
1150 help
1151 Allow each machine to specify it's own IRQ handler at run time.
1152
3b93e7b0
HC
1153if !MMU
1154source "arch/arm/Kconfig-nommu"
1155endif
1156
f0c4b8d6
WD
1157config ARM_ERRATA_326103
1158 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1159 depends on CPU_V6
1160 help
1161 Executing a SWP instruction to read-only memory does not set bit 11
1162 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1163 treat the access as a read, preventing a COW from occurring and
1164 causing the faulting task to livelock.
1165
9cba3ccc
CM
1166config ARM_ERRATA_411920
1167 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1168 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1169 help
1170 Invalidation of the Instruction Cache operation can
1171 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1172 It does not affect the MPCore. This option enables the ARM Ltd.
1173 recommended workaround.
1174
7ce236fc
CM
1175config ARM_ERRATA_430973
1176 bool "ARM errata: Stale prediction on replaced interworking branch"
1177 depends on CPU_V7
1178 help
1179 This option enables the workaround for the 430973 Cortex-A8
1180 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1181 interworking branch is replaced with another code sequence at the
1182 same virtual address, whether due to self-modifying code or virtual
1183 to physical address re-mapping, Cortex-A8 does not recover from the
1184 stale interworking branch prediction. This results in Cortex-A8
1185 executing the new code sequence in the incorrect ARM or Thumb state.
1186 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1187 and also flushes the branch target cache at every context switch.
1188 Note that setting specific bits in the ACTLR register may not be
1189 available in non-secure mode.
1190
855c551f
CM
1191config ARM_ERRATA_458693
1192 bool "ARM errata: Processor deadlock when a false hazard is created"
1193 depends on CPU_V7
1194 help
1195 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1196 erratum. For very specific sequences of memory operations, it is
1197 possible for a hazard condition intended for a cache line to instead
1198 be incorrectly associated with a different cache line. This false
1199 hazard might then cause a processor deadlock. The workaround enables
1200 the L1 caching of the NEON accesses and disables the PLD instruction
1201 in the ACTLR register. Note that setting specific bits in the ACTLR
1202 register may not be available in non-secure mode.
1203
0516e464
CM
1204config ARM_ERRATA_460075
1205 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1206 depends on CPU_V7
1207 help
1208 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1209 erratum. Any asynchronous access to the L2 cache may encounter a
1210 situation in which recent store transactions to the L2 cache are lost
1211 and overwritten with stale memory contents from external memory. The
1212 workaround disables the write-allocate mode for the L2 cache via the
1213 ACTLR register. Note that setting specific bits in the ACTLR register
1214 may not be available in non-secure mode.
1215
9f05027c
WD
1216config ARM_ERRATA_742230
1217 bool "ARM errata: DMB operation may be faulty"
1218 depends on CPU_V7 && SMP
1219 help
1220 This option enables the workaround for the 742230 Cortex-A9
1221 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1222 between two write operations may not ensure the correct visibility
1223 ordering of the two writes. This workaround sets a specific bit in
1224 the diagnostic register of the Cortex-A9 which causes the DMB
1225 instruction to behave as a DSB, ensuring the correct behaviour of
1226 the two writes.
1227
a672e99b
WD
1228config ARM_ERRATA_742231
1229 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1230 depends on CPU_V7 && SMP
1231 help
1232 This option enables the workaround for the 742231 Cortex-A9
1233 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1234 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1235 accessing some data located in the same cache line, may get corrupted
1236 data due to bad handling of the address hazard when the line gets
1237 replaced from one of the CPUs at the same time as another CPU is
1238 accessing it. This workaround sets specific bits in the diagnostic
1239 register of the Cortex-A9 which reduces the linefill issuing
1240 capabilities of the processor.
1241
9e65582a 1242config PL310_ERRATA_588369
fa0ce403 1243 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1244 depends on CACHE_L2X0
9e65582a
SS
1245 help
1246 The PL310 L2 cache controller implements three types of Clean &
1247 Invalidate maintenance operations: by Physical Address
1248 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1249 They are architecturally defined to behave as the execution of a
1250 clean operation followed immediately by an invalidate operation,
1251 both performing to the same memory location. This functionality
1252 is not correctly implemented in PL310 as clean lines are not
2839e06c 1253 invalidated as a result of these operations.
cdf357f1
WD
1254
1255config ARM_ERRATA_720789
1256 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1257 depends on CPU_V7
cdf357f1
WD
1258 help
1259 This option enables the workaround for the 720789 Cortex-A9 (prior to
1260 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1261 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1262 As a consequence of this erratum, some TLB entries which should be
1263 invalidated are not, resulting in an incoherency in the system page
1264 tables. The workaround changes the TLB flushing routines to invalidate
1265 entries regardless of the ASID.
475d92fc 1266
1f0090a1 1267config PL310_ERRATA_727915
fa0ce403 1268 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1269 depends on CACHE_L2X0
1270 help
1271 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1272 operation (offset 0x7FC). This operation runs in background so that
1273 PL310 can handle normal accesses while it is in progress. Under very
1274 rare circumstances, due to this erratum, write data can be lost when
1275 PL310 treats a cacheable write transaction during a Clean &
1276 Invalidate by Way operation.
1277
475d92fc
WD
1278config ARM_ERRATA_743622
1279 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1280 depends on CPU_V7
1281 help
1282 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1283 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1284 optimisation in the Cortex-A9 Store Buffer may lead to data
1285 corruption. This workaround sets a specific bit in the diagnostic
1286 register of the Cortex-A9 which disables the Store Buffer
1287 optimisation, preventing the defect from occurring. This has no
1288 visible impact on the overall performance or power consumption of the
1289 processor.
1290
9a27c27c
WD
1291config ARM_ERRATA_751472
1292 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1293 depends on CPU_V7
9a27c27c
WD
1294 help
1295 This option enables the workaround for the 751472 Cortex-A9 (prior
1296 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1297 completion of a following broadcasted operation if the second
1298 operation is received by a CPU before the ICIALLUIS has completed,
1299 potentially leading to corrupted entries in the cache or TLB.
1300
fa0ce403
WD
1301config PL310_ERRATA_753970
1302 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1303 depends on CACHE_PL310
1304 help
1305 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1306
1307 Under some condition the effect of cache sync operation on
1308 the store buffer still remains when the operation completes.
1309 This means that the store buffer is always asked to drain and
1310 this prevents it from merging any further writes. The workaround
1311 is to replace the normal offset of cache sync operation (0x730)
1312 by another offset targeting an unmapped PL310 register 0x740.
1313 This has the same effect as the cache sync operation: store buffer
1314 drain and waiting for all buffers empty.
1315
fcbdc5fe
WD
1316config ARM_ERRATA_754322
1317 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1318 depends on CPU_V7
1319 help
1320 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1321 r3p*) erratum. A speculative memory access may cause a page table walk
1322 which starts prior to an ASID switch but completes afterwards. This
1323 can populate the micro-TLB with a stale entry which may be hit with
1324 the new ASID. This workaround places two dsb instructions in the mm
1325 switching code so that no page table walks can cross the ASID switch.
1326
5dab26af
WD
1327config ARM_ERRATA_754327
1328 bool "ARM errata: no automatic Store Buffer drain"
1329 depends on CPU_V7 && SMP
1330 help
1331 This option enables the workaround for the 754327 Cortex-A9 (prior to
1332 r2p0) erratum. The Store Buffer does not have any automatic draining
1333 mechanism and therefore a livelock may occur if an external agent
1334 continuously polls a memory location waiting to observe an update.
1335 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1336 written polling loops from denying visibility of updates to memory.
1337
145e10e1
CM
1338config ARM_ERRATA_364296
1339 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1340 depends on CPU_V6 && !SMP
1341 help
1342 This options enables the workaround for the 364296 ARM1136
1343 r0p2 erratum (possible cache data corruption with
1344 hit-under-miss enabled). It sets the undocumented bit 31 in
1345 the auxiliary control register and the FI bit in the control
1346 register, thus disabling hit-under-miss without putting the
1347 processor into full low interrupt latency mode. ARM11MPCore
1348 is not affected.
1349
f630c1bd
WD
1350config ARM_ERRATA_764369
1351 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1352 depends on CPU_V7 && SMP
1353 help
1354 This option enables the workaround for erratum 764369
1355 affecting Cortex-A9 MPCore with two or more processors (all
1356 current revisions). Under certain timing circumstances, a data
1357 cache line maintenance operation by MVA targeting an Inner
1358 Shareable memory region may fail to proceed up to either the
1359 Point of Coherency or to the Point of Unification of the
1360 system. This workaround adds a DSB instruction before the
1361 relevant cache maintenance functions and sets a specific bit
1362 in the diagnostic control register of the SCU.
1363
11ed0ba1
WD
1364config PL310_ERRATA_769419
1365 bool "PL310 errata: no automatic Store Buffer drain"
1366 depends on CACHE_L2X0
1367 help
1368 On revisions of the PL310 prior to r3p2, the Store Buffer does
1369 not automatically drain. This can cause normal, non-cacheable
1370 writes to be retained when the memory system is idle, leading
1371 to suboptimal I/O performance for drivers using coherent DMA.
1372 This option adds a write barrier to the cpu_idle loop so that,
1373 on systems with an outer cache, the store buffer is drained
1374 explicitly.
1375
1da177e4
LT
1376endmenu
1377
1378source "arch/arm/common/Kconfig"
1379
1da177e4
LT
1380menu "Bus support"
1381
1382config ARM_AMBA
1383 bool
1384
1385config ISA
1386 bool
1da177e4
LT
1387 help
1388 Find out whether you have ISA slots on your motherboard. ISA is the
1389 name of a bus system, i.e. the way the CPU talks to the other stuff
1390 inside your box. Other bus systems are PCI, EISA, MicroChannel
1391 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1392 newer boards don't support it. If you have ISA, say Y, otherwise N.
1393
065909b9 1394# Select ISA DMA controller support
1da177e4
LT
1395config ISA_DMA
1396 bool
065909b9 1397 select ISA_DMA_API
1da177e4 1398
065909b9 1399# Select ISA DMA interface
5cae841b
AV
1400config ISA_DMA_API
1401 bool
5cae841b 1402
1da177e4 1403config PCI
0b05da72 1404 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1405 help
1406 Find out whether you have a PCI motherboard. PCI is the name of a
1407 bus system, i.e. the way the CPU talks to the other stuff inside
1408 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1409 VESA. If you have PCI, say Y, otherwise N.
1410
52882173
AV
1411config PCI_DOMAINS
1412 bool
1413 depends on PCI
1414
b080ac8a
MRJ
1415config PCI_NANOENGINE
1416 bool "BSE nanoEngine PCI support"
1417 depends on SA1100_NANOENGINE
1418 help
1419 Enable PCI on the BSE nanoEngine board.
1420
36e23590
MW
1421config PCI_SYSCALL
1422 def_bool PCI
1423
1da177e4
LT
1424# Select the host bridge type
1425config PCI_HOST_VIA82C505
1426 bool
1427 depends on PCI && ARCH_SHARK
1428 default y
1429
a0113a99
MR
1430config PCI_HOST_ITE8152
1431 bool
1432 depends on PCI && MACH_ARMCORE
1433 default y
1434 select DMABOUNCE
1435
1da177e4
LT
1436source "drivers/pci/Kconfig"
1437
1438source "drivers/pcmcia/Kconfig"
1439
1440endmenu
1441
1442menu "Kernel Features"
1443
3b55658a
DM
1444config HAVE_SMP
1445 bool
1446 help
1447 This option should be selected by machines which have an SMP-
1448 capable CPU.
1449
1450 The only effect of this option is to make the SMP-related
1451 options available to the user for configuration.
1452
1da177e4 1453config SMP
bb2d8130 1454 bool "Symmetric Multi-Processing"
fbb4ddac 1455 depends on CPU_V6K || CPU_V7
bc28248e 1456 depends on GENERIC_CLOCKEVENTS
3b55658a 1457 depends on HAVE_SMP
9934ebb8 1458 depends on MMU
f6dd9fa5 1459 select USE_GENERIC_SMP_HELPERS
89c3dedf 1460 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1461 help
1462 This enables support for systems with more than one CPU. If you have
1463 a system with only one CPU, like most personal computers, say N. If
1464 you have a system with more than one CPU, say Y.
1465
1466 If you say N here, the kernel will run on single and multiprocessor
1467 machines, but will use only one CPU of a multiprocessor machine. If
1468 you say Y here, the kernel will run on many, but not all, single
1469 processor machines. On a single processor machine, the kernel will
1470 run faster if you say N here.
1471
395cf969 1472 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1473 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1474 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1475
1476 If you don't know what to do here, say N.
1477
f00ec48f
RK
1478config SMP_ON_UP
1479 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1480 depends on EXPERIMENTAL
4d2692a7 1481 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1482 default y
1483 help
1484 SMP kernels contain instructions which fail on non-SMP processors.
1485 Enabling this option allows the kernel to modify itself to make
1486 these instructions safe. Disabling it allows about 1K of space
1487 savings.
1488
1489 If you don't know what to do here, say Y.
1490
c9018aab
VG
1491config ARM_CPU_TOPOLOGY
1492 bool "Support cpu topology definition"
1493 depends on SMP && CPU_V7
1494 default y
1495 help
1496 Support ARM cpu topology definition. The MPIDR register defines
1497 affinity between processors which is then used to describe the cpu
1498 topology of an ARM System.
1499
1500config SCHED_MC
1501 bool "Multi-core scheduler support"
1502 depends on ARM_CPU_TOPOLOGY
1503 help
1504 Multi-core scheduler support improves the CPU scheduler's decision
1505 making when dealing with multi-core CPU chips at a cost of slightly
1506 increased overhead in some places. If unsure say N here.
1507
1508config SCHED_SMT
1509 bool "SMT scheduler support"
1510 depends on ARM_CPU_TOPOLOGY
1511 help
1512 Improves the CPU scheduler's decision making when dealing with
1513 MultiThreading at a cost of slightly increased overhead in some
1514 places. If unsure say N here.
1515
a8cbcd92
RK
1516config HAVE_ARM_SCU
1517 bool
a8cbcd92
RK
1518 help
1519 This option enables support for the ARM system coherency unit
1520
022c03a2
MZ
1521config ARM_ARCH_TIMER
1522 bool "Architected timer support"
1523 depends on CPU_V7
1524 help
1525 This option enables support for the ARM architected timer
1526
f32f4ce2
RK
1527config HAVE_ARM_TWD
1528 bool
1529 depends on SMP
1530 help
1531 This options enables support for the ARM timer and watchdog unit
1532
8d5796d2
LB
1533choice
1534 prompt "Memory split"
1535 default VMSPLIT_3G
1536 help
1537 Select the desired split between kernel and user memory.
1538
1539 If you are not absolutely sure what you are doing, leave this
1540 option alone!
1541
1542 config VMSPLIT_3G
1543 bool "3G/1G user/kernel split"
1544 config VMSPLIT_2G
1545 bool "2G/2G user/kernel split"
1546 config VMSPLIT_1G
1547 bool "1G/3G user/kernel split"
1548endchoice
1549
1550config PAGE_OFFSET
1551 hex
1552 default 0x40000000 if VMSPLIT_1G
1553 default 0x80000000 if VMSPLIT_2G
1554 default 0xC0000000
1555
1da177e4
LT
1556config NR_CPUS
1557 int "Maximum number of CPUs (2-32)"
1558 range 2 32
1559 depends on SMP
1560 default "4"
1561
a054a811
RK
1562config HOTPLUG_CPU
1563 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1564 depends on SMP && HOTPLUG && EXPERIMENTAL
1565 help
1566 Say Y here to experiment with turning CPUs off and on. CPUs
1567 can be controlled through /sys/devices/system/cpu.
1568
37ee16ae
RK
1569config LOCAL_TIMERS
1570 bool "Use local timer interrupts"
971acb9b 1571 depends on SMP
37ee16ae 1572 default y
30d8bead 1573 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1574 help
1575 Enable support for local timers on SMP platforms, rather then the
1576 legacy IPI broadcast method. Local timers allows the system
1577 accounting to be spread across the timer interval, preventing a
1578 "thundering herd" at every timer tick.
1579
44986ab0
PDSN
1580config ARCH_NR_GPIO
1581 int
3dea19e8 1582 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1583 default 355 if ARCH_U8500
9a01ec30 1584 default 264 if MACH_H4700
44986ab0
PDSN
1585 default 0
1586 help
1587 Maximum number of GPIOs in the system.
1588
1589 If unsure, leave the default value.
1590
d45a398f 1591source kernel/Kconfig.preempt
1da177e4 1592
f8065813
RK
1593config HZ
1594 int
b130d5c2 1595 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1596 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1597 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1598 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1599 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1600 default 100
1601
16c79651 1602config THUMB2_KERNEL
4a50bfe3 1603 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1604 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1605 select AEABI
1606 select ARM_ASM_UNIFIED
89bace65 1607 select ARM_UNWIND
16c79651
CM
1608 help
1609 By enabling this option, the kernel will be compiled in
1610 Thumb-2 mode. A compiler/assembler that understand the unified
1611 ARM-Thumb syntax is needed.
1612
1613 If unsure, say N.
1614
6f685c5c
DM
1615config THUMB2_AVOID_R_ARM_THM_JUMP11
1616 bool "Work around buggy Thumb-2 short branch relocations in gas"
1617 depends on THUMB2_KERNEL && MODULES
1618 default y
1619 help
1620 Various binutils versions can resolve Thumb-2 branches to
1621 locally-defined, preemptible global symbols as short-range "b.n"
1622 branch instructions.
1623
1624 This is a problem, because there's no guarantee the final
1625 destination of the symbol, or any candidate locations for a
1626 trampoline, are within range of the branch. For this reason, the
1627 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1628 relocation in modules at all, and it makes little sense to add
1629 support.
1630
1631 The symptom is that the kernel fails with an "unsupported
1632 relocation" error when loading some modules.
1633
1634 Until fixed tools are available, passing
1635 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1636 code which hits this problem, at the cost of a bit of extra runtime
1637 stack usage in some cases.
1638
1639 The problem is described in more detail at:
1640 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1641
1642 Only Thumb-2 kernels are affected.
1643
1644 Unless you are sure your tools don't have this problem, say Y.
1645
0becb088
CM
1646config ARM_ASM_UNIFIED
1647 bool
1648
704bdda0
NP
1649config AEABI
1650 bool "Use the ARM EABI to compile the kernel"
1651 help
1652 This option allows for the kernel to be compiled using the latest
1653 ARM ABI (aka EABI). This is only useful if you are using a user
1654 space environment that is also compiled with EABI.
1655
1656 Since there are major incompatibilities between the legacy ABI and
1657 EABI, especially with regard to structure member alignment, this
1658 option also changes the kernel syscall calling convention to
1659 disambiguate both ABIs and allow for backward compatibility support
1660 (selected with CONFIG_OABI_COMPAT).
1661
1662 To use this you need GCC version 4.0.0 or later.
1663
6c90c872 1664config OABI_COMPAT
a73a3ff1 1665 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1666 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1667 default y
1668 help
1669 This option preserves the old syscall interface along with the
1670 new (ARM EABI) one. It also provides a compatibility layer to
1671 intercept syscalls that have structure arguments which layout
1672 in memory differs between the legacy ABI and the new ARM EABI
1673 (only for non "thumb" binaries). This option adds a tiny
1674 overhead to all syscalls and produces a slightly larger kernel.
1675 If you know you'll be using only pure EABI user space then you
1676 can say N here. If this option is not selected and you attempt
1677 to execute a legacy ABI binary then the result will be
1678 UNPREDICTABLE (in fact it can be predicted that it won't work
1679 at all). If in doubt say Y.
1680
eb33575c 1681config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1682 bool
e80d6a24 1683
05944d74
RK
1684config ARCH_SPARSEMEM_ENABLE
1685 bool
1686
07a2f737
RK
1687config ARCH_SPARSEMEM_DEFAULT
1688 def_bool ARCH_SPARSEMEM_ENABLE
1689
05944d74 1690config ARCH_SELECT_MEMORY_MODEL
be370302 1691 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1692
7b7bf499
WD
1693config HAVE_ARCH_PFN_VALID
1694 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1695
053a96ca 1696config HIGHMEM
e8db89a2
RK
1697 bool "High Memory Support"
1698 depends on MMU
053a96ca
NP
1699 help
1700 The address space of ARM processors is only 4 Gigabytes large
1701 and it has to accommodate user address space, kernel address
1702 space as well as some memory mapped IO. That means that, if you
1703 have a large amount of physical memory and/or IO, not all of the
1704 memory can be "permanently mapped" by the kernel. The physical
1705 memory that is not permanently mapped is called "high memory".
1706
1707 Depending on the selected kernel/user memory split, minimum
1708 vmalloc space and actual amount of RAM, you may not need this
1709 option which should result in a slightly faster kernel.
1710
1711 If unsure, say n.
1712
65cec8e3
RK
1713config HIGHPTE
1714 bool "Allocate 2nd-level pagetables from highmem"
1715 depends on HIGHMEM
65cec8e3 1716
1b8873a0
JI
1717config HW_PERF_EVENTS
1718 bool "Enable hardware performance counter support for perf events"
fe166148 1719 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1720 default y
1721 help
1722 Enable hardware performance counter support for perf events. If
1723 disabled, perf events will use software events only.
1724
3f22ab27
DH
1725source "mm/Kconfig"
1726
c1b2d970
MD
1727config FORCE_MAX_ZONEORDER
1728 int "Maximum zone order" if ARCH_SHMOBILE
1729 range 11 64 if ARCH_SHMOBILE
1730 default "9" if SA1111
1731 default "11"
1732 help
1733 The kernel memory allocator divides physically contiguous memory
1734 blocks into "zones", where each zone is a power of two number of
1735 pages. This option selects the largest power of two that the kernel
1736 keeps in the memory allocator. If you need to allocate very large
1737 blocks of physically contiguous memory, then you may need to
1738 increase this value.
1739
1740 This config option is actually maximum order plus one. For example,
1741 a value of 11 means that the largest free memory block is 2^10 pages.
1742
1da177e4
LT
1743config LEDS
1744 bool "Timer and CPU usage LEDs"
e055d5bf 1745 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1746 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1747 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1748 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1749 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1750 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1751 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1752 help
1753 If you say Y here, the LEDs on your machine will be used
1754 to provide useful information about your current system status.
1755
1756 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1757 be able to select which LEDs are active using the options below. If
1758 you are compiling a kernel for the EBSA-110 or the LART however, the
1759 red LED will simply flash regularly to indicate that the system is
1760 still functional. It is safe to say Y here if you have a CATS
1761 system, but the driver will do nothing.
1762
1763config LEDS_TIMER
1764 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1765 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1766 || MACH_OMAP_PERSEUS2
1da177e4 1767 depends on LEDS
0567a0c0 1768 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1769 default y if ARCH_EBSA110
1770 help
1771 If you say Y here, one of the system LEDs (the green one on the
1772 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1773 will flash regularly to indicate that the system is still
1774 operational. This is mainly useful to kernel hackers who are
1775 debugging unstable kernels.
1776
1777 The LART uses the same LED for both Timer LED and CPU usage LED
1778 functions. You may choose to use both, but the Timer LED function
1779 will overrule the CPU usage LED.
1780
1781config LEDS_CPU
1782 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1783 !ARCH_OMAP) \
1784 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1785 || MACH_OMAP_PERSEUS2
1da177e4
LT
1786 depends on LEDS
1787 help
1788 If you say Y here, the red LED will be used to give a good real
1789 time indication of CPU usage, by lighting whenever the idle task
1790 is not currently executing.
1791
1792 The LART uses the same LED for both Timer LED and CPU usage LED
1793 functions. You may choose to use both, but the Timer LED function
1794 will overrule the CPU usage LED.
1795
1796config ALIGNMENT_TRAP
1797 bool
f12d0d7c 1798 depends on CPU_CP15_MMU
1da177e4 1799 default y if !ARCH_EBSA110
e119bfff 1800 select HAVE_PROC_CPU if PROC_FS
1da177e4 1801 help
84eb8d06 1802 ARM processors cannot fetch/store information which is not
1da177e4
LT
1803 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1804 address divisible by 4. On 32-bit ARM processors, these non-aligned
1805 fetch/store instructions will be emulated in software if you say
1806 here, which has a severe performance impact. This is necessary for
1807 correct operation of some network protocols. With an IP-only
1808 configuration it is safe to say N, otherwise say Y.
1809
39ec58f3
LB
1810config UACCESS_WITH_MEMCPY
1811 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1812 depends on MMU && EXPERIMENTAL
1813 default y if CPU_FEROCEON
1814 help
1815 Implement faster copy_to_user and clear_user methods for CPU
1816 cores where a 8-word STM instruction give significantly higher
1817 memory write throughput than a sequence of individual 32bit stores.
1818
1819 A possible side effect is a slight increase in scheduling latency
1820 between threads sharing the same address space if they invoke
1821 such copy operations with large buffers.
1822
1823 However, if the CPU data cache is using a write-allocate mode,
1824 this option is unlikely to provide any performance gain.
1825
70c70d97
NP
1826config SECCOMP
1827 bool
1828 prompt "Enable seccomp to safely compute untrusted bytecode"
1829 ---help---
1830 This kernel feature is useful for number crunching applications
1831 that may need to compute untrusted bytecode during their
1832 execution. By using pipes or other transports made available to
1833 the process as file descriptors supporting the read/write
1834 syscalls, it's possible to isolate those applications in
1835 their own address space using seccomp. Once seccomp is
1836 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1837 and the task is only allowed to execute a few safe syscalls
1838 defined by each seccomp mode.
1839
c743f380
NP
1840config CC_STACKPROTECTOR
1841 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1842 depends on EXPERIMENTAL
c743f380
NP
1843 help
1844 This option turns on the -fstack-protector GCC feature. This
1845 feature puts, at the beginning of functions, a canary value on
1846 the stack just before the return address, and validates
1847 the value just before actually returning. Stack based buffer
1848 overflows (that need to overwrite this return address) now also
1849 overwrite the canary, which gets detected and the attack is then
1850 neutralized via a kernel panic.
1851 This feature requires gcc version 4.2 or above.
1852
73a65b3f
UKK
1853config DEPRECATED_PARAM_STRUCT
1854 bool "Provide old way to pass kernel parameters"
1855 help
1856 This was deprecated in 2001 and announced to live on for 5 years.
1857 Some old boot loaders still use this way.
1858
1da177e4
LT
1859endmenu
1860
1861menu "Boot options"
1862
9eb8f674
GL
1863config USE_OF
1864 bool "Flattened Device Tree support"
1865 select OF
1866 select OF_EARLY_FLATTREE
08a543ad 1867 select IRQ_DOMAIN
9eb8f674
GL
1868 help
1869 Include support for flattened device tree machine descriptions.
1870
1da177e4
LT
1871# Compressed boot loader in ROM. Yes, we really want to ask about
1872# TEXT and BSS so we preserve their values in the config files.
1873config ZBOOT_ROM_TEXT
1874 hex "Compressed ROM boot loader base address"
1875 default "0"
1876 help
1877 The physical address at which the ROM-able zImage is to be
1878 placed in the target. Platforms which normally make use of
1879 ROM-able zImage formats normally set this to a suitable
1880 value in their defconfig file.
1881
1882 If ZBOOT_ROM is not enabled, this has no effect.
1883
1884config ZBOOT_ROM_BSS
1885 hex "Compressed ROM boot loader BSS address"
1886 default "0"
1887 help
f8c440b2
DF
1888 The base address of an area of read/write memory in the target
1889 for the ROM-able zImage which must be available while the
1890 decompressor is running. It must be large enough to hold the
1891 entire decompressed kernel plus an additional 128 KiB.
1892 Platforms which normally make use of ROM-able zImage formats
1893 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1894
1895 If ZBOOT_ROM is not enabled, this has no effect.
1896
1897config ZBOOT_ROM
1898 bool "Compressed boot loader in ROM/flash"
1899 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1900 help
1901 Say Y here if you intend to execute your compressed kernel image
1902 (zImage) directly from ROM or flash. If unsure, say N.
1903
090ab3ff
SH
1904choice
1905 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1906 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1907 default ZBOOT_ROM_NONE
1908 help
1909 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1910 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1911 kernel image to an MMC or SD card and boot the kernel straight
1912 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1913 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1914 rest the kernel image to RAM.
1915
1916config ZBOOT_ROM_NONE
1917 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1918 help
1919 Do not load image from SD or MMC
1920
f45b1149
SH
1921config ZBOOT_ROM_MMCIF
1922 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1923 help
090ab3ff
SH
1924 Load image from MMCIF hardware block.
1925
1926config ZBOOT_ROM_SH_MOBILE_SDHI
1927 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1928 help
1929 Load image from SDHI hardware block
1930
1931endchoice
f45b1149 1932
e2a6a3aa
JB
1933config ARM_APPENDED_DTB
1934 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1935 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1936 help
1937 With this option, the boot code will look for a device tree binary
1938 (DTB) appended to zImage
1939 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1940
1941 This is meant as a backward compatibility convenience for those
1942 systems with a bootloader that can't be upgraded to accommodate
1943 the documented boot protocol using a device tree.
1944
1945 Beware that there is very little in terms of protection against
1946 this option being confused by leftover garbage in memory that might
1947 look like a DTB header after a reboot if no actual DTB is appended
1948 to zImage. Do not leave this option active in a production kernel
1949 if you don't intend to always append a DTB. Proper passing of the
1950 location into r2 of a bootloader provided DTB is always preferable
1951 to this option.
1952
b90b9a38
NP
1953config ARM_ATAG_DTB_COMPAT
1954 bool "Supplement the appended DTB with traditional ATAG information"
1955 depends on ARM_APPENDED_DTB
1956 help
1957 Some old bootloaders can't be updated to a DTB capable one, yet
1958 they provide ATAGs with memory configuration, the ramdisk address,
1959 the kernel cmdline string, etc. Such information is dynamically
1960 provided by the bootloader and can't always be stored in a static
1961 DTB. To allow a device tree enabled kernel to be used with such
1962 bootloaders, this option allows zImage to extract the information
1963 from the ATAG list and store it at run time into the appended DTB.
1964
d0f34a11
GR
1965choice
1966 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1967 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1968
1969config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1970 bool "Use bootloader kernel arguments if available"
1971 help
1972 Uses the command-line options passed by the boot loader instead of
1973 the device tree bootargs property. If the boot loader doesn't provide
1974 any, the device tree bootargs property will be used.
1975
1976config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1977 bool "Extend with bootloader kernel arguments"
1978 help
1979 The command-line arguments provided by the boot loader will be
1980 appended to the the device tree bootargs property.
1981
1982endchoice
1983
1da177e4
LT
1984config CMDLINE
1985 string "Default kernel command string"
1986 default ""
1987 help
1988 On some architectures (EBSA110 and CATS), there is currently no way
1989 for the boot loader to pass arguments to the kernel. For these
1990 architectures, you should supply some command-line options at build
1991 time by entering them here. As a minimum, you should specify the
1992 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1993
4394c124
VB
1994choice
1995 prompt "Kernel command line type" if CMDLINE != ""
1996 default CMDLINE_FROM_BOOTLOADER
1997
1998config CMDLINE_FROM_BOOTLOADER
1999 bool "Use bootloader kernel arguments if available"
2000 help
2001 Uses the command-line options passed by the boot loader. If
2002 the boot loader doesn't provide any, the default kernel command
2003 string provided in CMDLINE will be used.
2004
2005config CMDLINE_EXTEND
2006 bool "Extend bootloader kernel arguments"
2007 help
2008 The command-line arguments provided by the boot loader will be
2009 appended to the default kernel command string.
2010
92d2040d
AH
2011config CMDLINE_FORCE
2012 bool "Always use the default kernel command string"
92d2040d
AH
2013 help
2014 Always use the default kernel command string, even if the boot
2015 loader passes other arguments to the kernel.
2016 This is useful if you cannot or don't want to change the
2017 command-line options your boot loader passes to the kernel.
4394c124 2018endchoice
92d2040d 2019
1da177e4
LT
2020config XIP_KERNEL
2021 bool "Kernel Execute-In-Place from ROM"
497b7e94 2022 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2023 help
2024 Execute-In-Place allows the kernel to run from non-volatile storage
2025 directly addressable by the CPU, such as NOR flash. This saves RAM
2026 space since the text section of the kernel is not loaded from flash
2027 to RAM. Read-write sections, such as the data section and stack,
2028 are still copied to RAM. The XIP kernel is not compressed since
2029 it has to run directly from flash, so it will take more space to
2030 store it. The flash address used to link the kernel object files,
2031 and for storing it, is configuration dependent. Therefore, if you
2032 say Y here, you must know the proper physical address where to
2033 store the kernel image depending on your own flash memory usage.
2034
2035 Also note that the make target becomes "make xipImage" rather than
2036 "make zImage" or "make Image". The final kernel binary to put in
2037 ROM memory will be arch/arm/boot/xipImage.
2038
2039 If unsure, say N.
2040
2041config XIP_PHYS_ADDR
2042 hex "XIP Kernel Physical Location"
2043 depends on XIP_KERNEL
2044 default "0x00080000"
2045 help
2046 This is the physical address in your flash memory the kernel will
2047 be linked for and stored to. This address is dependent on your
2048 own flash usage.
2049
c587e4a6
RP
2050config KEXEC
2051 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2052 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2053 help
2054 kexec is a system call that implements the ability to shutdown your
2055 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2056 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2057 you can start any kernel with it, not just Linux.
2058
2059 It is an ongoing process to be certain the hardware in a machine
2060 is properly shutdown, so do not be surprised if this code does not
2061 initially work for you. It may help to enable device hotplugging
2062 support.
2063
4cd9d6f7
RP
2064config ATAGS_PROC
2065 bool "Export atags in procfs"
b98d7291
UL
2066 depends on KEXEC
2067 default y
4cd9d6f7
RP
2068 help
2069 Should the atags used to boot the kernel be exported in an "atags"
2070 file in procfs. Useful with kexec.
2071
cb5d39b3
MW
2072config CRASH_DUMP
2073 bool "Build kdump crash kernel (EXPERIMENTAL)"
2074 depends on EXPERIMENTAL
2075 help
2076 Generate crash dump after being started by kexec. This should
2077 be normally only set in special crash dump kernels which are
2078 loaded in the main kernel with kexec-tools into a specially
2079 reserved region and then later executed after a crash by
2080 kdump/kexec. The crash dump kernel must be compiled to a
2081 memory address not used by the main kernel
2082
2083 For more details see Documentation/kdump/kdump.txt
2084
e69edc79
EM
2085config AUTO_ZRELADDR
2086 bool "Auto calculation of the decompressed kernel image address"
2087 depends on !ZBOOT_ROM && !ARCH_U300
2088 help
2089 ZRELADDR is the physical address where the decompressed kernel
2090 image will be placed. If AUTO_ZRELADDR is selected, the address
2091 will be determined at run-time by masking the current IP with
2092 0xf8000000. This assumes the zImage being placed in the first 128MB
2093 from start of memory.
2094
1da177e4
LT
2095endmenu
2096
ac9d7efc 2097menu "CPU Power Management"
1da177e4 2098
89c52ed4 2099if ARCH_HAS_CPUFREQ
1da177e4
LT
2100
2101source "drivers/cpufreq/Kconfig"
2102
64f102b6
YS
2103config CPU_FREQ_IMX
2104 tristate "CPUfreq driver for i.MX CPUs"
2105 depends on ARCH_MXC && CPU_FREQ
2106 help
2107 This enables the CPUfreq driver for i.MX CPUs.
2108
1da177e4
LT
2109config CPU_FREQ_SA1100
2110 bool
1da177e4
LT
2111
2112config CPU_FREQ_SA1110
2113 bool
1da177e4
LT
2114
2115config CPU_FREQ_INTEGRATOR
2116 tristate "CPUfreq driver for ARM Integrator CPUs"
2117 depends on ARCH_INTEGRATOR && CPU_FREQ
2118 default y
2119 help
2120 This enables the CPUfreq driver for ARM Integrator CPUs.
2121
2122 For details, take a look at <file:Documentation/cpu-freq>.
2123
2124 If in doubt, say Y.
2125
9e2697ff
RK
2126config CPU_FREQ_PXA
2127 bool
2128 depends on CPU_FREQ && ARCH_PXA && PXA25x
2129 default y
ca7d156e 2130 select CPU_FREQ_TABLE
9e2697ff
RK
2131 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2132
9d56c02a
BD
2133config CPU_FREQ_S3C
2134 bool
2135 help
2136 Internal configuration node for common cpufreq on Samsung SoC
2137
2138config CPU_FREQ_S3C24XX
4a50bfe3 2139 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2140 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2141 select CPU_FREQ_S3C
2142 help
2143 This enables the CPUfreq driver for the Samsung S3C24XX family
2144 of CPUs.
2145
2146 For details, take a look at <file:Documentation/cpu-freq>.
2147
2148 If in doubt, say N.
2149
2150config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2151 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2152 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2153 help
2154 Compile in support for changing the PLL frequency from the
2155 S3C24XX series CPUfreq driver. The PLL takes time to settle
2156 after a frequency change, so by default it is not enabled.
2157
2158 This also means that the PLL tables for the selected CPU(s) will
2159 be built which may increase the size of the kernel image.
2160
2161config CPU_FREQ_S3C24XX_DEBUG
2162 bool "Debug CPUfreq Samsung driver core"
2163 depends on CPU_FREQ_S3C24XX
2164 help
2165 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2166
2167config CPU_FREQ_S3C24XX_IODEBUG
2168 bool "Debug CPUfreq Samsung driver IO timing"
2169 depends on CPU_FREQ_S3C24XX
2170 help
2171 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2172
e6d197a6
BD
2173config CPU_FREQ_S3C24XX_DEBUGFS
2174 bool "Export debugfs for CPUFreq"
2175 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2176 help
2177 Export status information via debugfs.
2178
1da177e4
LT
2179endif
2180
ac9d7efc
RK
2181source "drivers/cpuidle/Kconfig"
2182
2183endmenu
2184
1da177e4
LT
2185menu "Floating point emulation"
2186
2187comment "At least one emulation must be selected"
2188
2189config FPE_NWFPE
2190 bool "NWFPE math emulation"
593c252a 2191 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2192 ---help---
2193 Say Y to include the NWFPE floating point emulator in the kernel.
2194 This is necessary to run most binaries. Linux does not currently
2195 support floating point hardware so you need to say Y here even if
2196 your machine has an FPA or floating point co-processor podule.
2197
2198 You may say N here if you are going to load the Acorn FPEmulator
2199 early in the bootup.
2200
2201config FPE_NWFPE_XP
2202 bool "Support extended precision"
bedf142b 2203 depends on FPE_NWFPE
1da177e4
LT
2204 help
2205 Say Y to include 80-bit support in the kernel floating-point
2206 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2207 Note that gcc does not generate 80-bit operations by default,
2208 so in most cases this option only enlarges the size of the
2209 floating point emulator without any good reason.
2210
2211 You almost surely want to say N here.
2212
2213config FPE_FASTFPE
2214 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2215 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2216 ---help---
2217 Say Y here to include the FAST floating point emulator in the kernel.
2218 This is an experimental much faster emulator which now also has full
2219 precision for the mantissa. It does not support any exceptions.
2220 It is very simple, and approximately 3-6 times faster than NWFPE.
2221
2222 It should be sufficient for most programs. It may be not suitable
2223 for scientific calculations, but you have to check this for yourself.
2224 If you do not feel you need a faster FP emulation you should better
2225 choose NWFPE.
2226
2227config VFP
2228 bool "VFP-format floating point maths"
e399b1a4 2229 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2230 help
2231 Say Y to include VFP support code in the kernel. This is needed
2232 if your hardware includes a VFP unit.
2233
2234 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2235 release notes and additional status information.
2236
2237 Say N if your target does not have VFP hardware.
2238
25ebee02
CM
2239config VFPv3
2240 bool
2241 depends on VFP
2242 default y if CPU_V7
2243
b5872db4
CM
2244config NEON
2245 bool "Advanced SIMD (NEON) Extension support"
2246 depends on VFPv3 && CPU_V7
2247 help
2248 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2249 Extension.
2250
1da177e4
LT
2251endmenu
2252
2253menu "Userspace binary formats"
2254
2255source "fs/Kconfig.binfmt"
2256
2257config ARTHUR
2258 tristate "RISC OS personality"
704bdda0 2259 depends on !AEABI
1da177e4
LT
2260 help
2261 Say Y here to include the kernel code necessary if you want to run
2262 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2263 experimental; if this sounds frightening, say N and sleep in peace.
2264 You can also say M here to compile this support as a module (which
2265 will be called arthur).
2266
2267endmenu
2268
2269menu "Power management options"
2270
eceab4ac 2271source "kernel/power/Kconfig"
1da177e4 2272
f4cb5700 2273config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2274 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2275 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2276 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2277 def_bool y
2278
15e0d9e3
AB
2279config ARM_CPU_SUSPEND
2280 def_bool PM_SLEEP
2281
1da177e4
LT
2282endmenu
2283
d5950b43
SR
2284source "net/Kconfig"
2285
ac25150f 2286source "drivers/Kconfig"
1da177e4
LT
2287
2288source "fs/Kconfig"
2289
1da177e4
LT
2290source "arch/arm/Kconfig.debug"
2291
2292source "security/Kconfig"
2293
2294source "crypto/Kconfig"
2295
2296source "lib/Kconfig"