]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm/Kconfig
ARM: select HAVE_SMP for V7 multi-platform
[mirror_ubuntu-zesty-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
09f05d85 27 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 28 select HAVE_ARCH_KGDB
91702175 29 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 30 select HAVE_ARCH_TRACEHOOK
b1b3f49c 31 select HAVE_BPF_JIT
171b3f0d 32 select HAVE_CONTEXT_TRACKING
b1b3f49c 33 select HAVE_C_RECORDMCOUNT
19952a92 34 select HAVE_CC_STACKPROTECTOR
b1b3f49c
RK
35 select HAVE_DEBUG_KMEMLEAK
36 select HAVE_DMA_API_DEBUG
37 select HAVE_DMA_ATTRS
38 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 39 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 40 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 41 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 42 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 43 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 44 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
45 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 47 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 48 select HAVE_KERNEL_GZIP
f9b493ac 49 select HAVE_KERNEL_LZ4
6e8699f7 50 select HAVE_KERNEL_LZMA
b1b3f49c 51 select HAVE_KERNEL_LZO
a7f464f3 52 select HAVE_KERNEL_XZ
b1b3f49c
RK
53 select HAVE_KPROBES if !XIP_KERNEL
54 select HAVE_KRETPROBES if (HAVE_KPROBES)
55 select HAVE_MEMBLOCK
171b3f0d 56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 57 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 58 select HAVE_PERF_EVENTS
49863894
WD
59 select HAVE_PERF_REGS
60 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 61 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 62 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 63 select HAVE_UID16
31c1fc81 64 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 65 select IRQ_FORCED_THREADING
3d92a71a 66 select KTIME_SCALAR
171b3f0d 67 select MODULES_USE_ELF_REL
84f452b1 68 select NO_BOOTMEM
171b3f0d
RK
69 select OLD_SIGACTION
70 select OLD_SIGSUSPEND3
b1b3f49c
RK
71 select PERF_USE_VMALLOC
72 select RTC_LIB
73 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
74 # Above selects are sorted alphabetically; please add new ones
75 # according to that. Thanks.
1da177e4
LT
76 help
77 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 78 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 79 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 80 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
81 Europe. There is an ARM Linux project with a web page at
82 <http://www.arm.linux.org.uk/>.
83
74facffe
RK
84config ARM_HAS_SG_CHAIN
85 bool
86
4ce63fcd
MS
87config NEED_SG_DMA_LENGTH
88 bool
89
90config ARM_DMA_USE_IOMMU
4ce63fcd 91 bool
b1b3f49c
RK
92 select ARM_HAS_SG_CHAIN
93 select NEED_SG_DMA_LENGTH
4ce63fcd 94
60460abf
SWK
95if ARM_DMA_USE_IOMMU
96
97config ARM_DMA_IOMMU_ALIGNMENT
98 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
99 range 4 9
100 default 8
101 help
102 DMA mapping framework by default aligns all buffers to the smallest
103 PAGE_SIZE order which is greater than or equal to the requested buffer
104 size. This works well for buffers up to a few hundreds kilobytes, but
105 for larger buffers it just a waste of address space. Drivers which has
106 relatively small addressing window (like 64Mib) might run out of
107 virtual space with just a few allocations.
108
109 With this parameter you can specify the maximum PAGE_SIZE order for
110 DMA IOMMU buffers. Larger buffers will be aligned only to this
111 specified order. The order is expressed as a power of two multiplied
112 by the PAGE_SIZE.
113
114endif
115
1a189b97
RK
116config HAVE_PWM
117 bool
118
0b05da72
HUK
119config MIGHT_HAVE_PCI
120 bool
121
75e7153a
RB
122config SYS_SUPPORTS_APM_EMULATION
123 bool
124
bc581770
LW
125config HAVE_TCM
126 bool
127 select GENERIC_ALLOCATOR
128
e119bfff
RK
129config HAVE_PROC_CPU
130 bool
131
5ea81769
AV
132config NO_IOPORT
133 bool
5ea81769 134
1da177e4
LT
135config EISA
136 bool
137 ---help---
138 The Extended Industry Standard Architecture (EISA) bus was
139 developed as an open alternative to the IBM MicroChannel bus.
140
141 The EISA bus provided some of the features of the IBM MicroChannel
142 bus while maintaining backward compatibility with cards made for
143 the older ISA bus. The EISA bus saw limited use between 1988 and
144 1995 when it was made obsolete by the PCI bus.
145
146 Say Y here if you are building a kernel for an EISA-based machine.
147
148 Otherwise, say N.
149
150config SBUS
151 bool
152
f16fb1ec
RK
153config STACKTRACE_SUPPORT
154 bool
155 default y
156
f76e9154
NP
157config HAVE_LATENCYTOP_SUPPORT
158 bool
159 depends on !SMP
160 default y
161
f16fb1ec
RK
162config LOCKDEP_SUPPORT
163 bool
164 default y
165
7ad1bcb2
RK
166config TRACE_IRQFLAGS_SUPPORT
167 bool
168 default y
169
1da177e4
LT
170config RWSEM_GENERIC_SPINLOCK
171 bool
172 default y
173
174config RWSEM_XCHGADD_ALGORITHM
175 bool
176
f0d1b0b3
DH
177config ARCH_HAS_ILOG2_U32
178 bool
f0d1b0b3
DH
179
180config ARCH_HAS_ILOG2_U64
181 bool
f0d1b0b3 182
89c52ed4
BD
183config ARCH_HAS_CPUFREQ
184 bool
185 help
186 Internal node to signify that the ARCH has CPUFREQ support
187 and that the relevant menu configurations are displayed for
188 it.
189
4a1b5733
EV
190config ARCH_HAS_BANDGAP
191 bool
192
b89c3b16
AM
193config GENERIC_HWEIGHT
194 bool
195 default y
196
1da177e4
LT
197config GENERIC_CALIBRATE_DELAY
198 bool
199 default y
200
a08b6b79
AV
201config ARCH_MAY_HAVE_PC_FDC
202 bool
203
5ac6da66
CL
204config ZONE_DMA
205 bool
5ac6da66 206
ccd7ab7f
FT
207config NEED_DMA_MAP_STATE
208 def_bool y
209
58af4a24
RH
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211 bool
212
1da177e4
LT
213config GENERIC_ISA_DMA
214 bool
215
1da177e4
LT
216config FIQ
217 bool
218
13a5045d
RH
219config NEED_RET_TO_USER
220 bool
221
034d2f5a
AV
222config ARCH_MTD_XIP
223 bool
224
c760fc19
HC
225config VECTORS_BASE
226 hex
6afd6fae 227 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
228 default DRAM_BASE if REMAP_VECTORS_TO_RAM
229 default 0x00000000
230 help
19accfd3
RK
231 The base address of exception vectors. This must be two pages
232 in size.
c760fc19 233
dc21af99 234config ARM_PATCH_PHYS_VIRT
c1becedc
RK
235 bool "Patch physical to virtual translations at runtime" if EMBEDDED
236 default y
b511d75d 237 depends on !XIP_KERNEL && MMU
dc21af99
RK
238 depends on !ARCH_REALVIEW || !SPARSEMEM
239 help
111e9a5c
RK
240 Patch phys-to-virt and virt-to-phys translation functions at
241 boot and module load time according to the position of the
242 kernel in system memory.
dc21af99 243
111e9a5c 244 This can only be used with non-XIP MMU kernels where the base
daece596 245 of physical memory is at a 16MB boundary.
dc21af99 246
c1becedc
RK
247 Only disable this option if you know that you do not require
248 this feature (eg, building a kernel for a single machine) and
249 you need to shrink the kernel to the minimal size.
dc21af99 250
01464226
RH
251config NEED_MACH_GPIO_H
252 bool
253 help
254 Select this when mach/gpio.h is required to provide special
255 definitions for this platform. The need for mach/gpio.h should
256 be avoided when possible.
257
c334bc15
RH
258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
0cdc8b92 265config NEED_MACH_MEMORY_H
1b9f95f8
NP
266 bool
267 help
0cdc8b92
NP
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
dc21af99 271
1b9f95f8 272config PHYS_OFFSET
974c0724 273 hex "Physical address of main memory" if MMU
0cdc8b92 274 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 275 default DRAM_BASE if !MMU
111e9a5c 276 help
1b9f95f8
NP
277 Please provide the physical address corresponding to the
278 location of main memory in your system.
cada3c08 279
87e040b6
SG
280config GENERIC_BUG
281 def_bool y
282 depends on BUG
283
1da177e4
LT
284source "init/Kconfig"
285
dc52ddc0
MH
286source "kernel/Kconfig.freezer"
287
1da177e4
LT
288menu "System Type"
289
3c427975
HC
290config MMU
291 bool "MMU-based Paged Memory Management Support"
292 default y
293 help
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
296
ccf50e23
RK
297#
298# The "ARM system type" choice list is ordered alphabetically by option
299# text. Please add new entries in the option alphabetic order.
300#
1da177e4
LT
301choice
302 prompt "ARM system type"
1420b22b
AB
303 default ARCH_VERSATILE if !MMU
304 default ARCH_MULTIPLATFORM if MMU
1da177e4 305
387798b3
RH
306config ARCH_MULTIPLATFORM
307 bool "Allow multiple platforms to be selected"
b1b3f49c 308 depends on MMU
ddb902cc 309 select ARCH_WANT_OPTIONAL_GPIOLIB
387798b3
RH
310 select ARM_PATCH_PHYS_VIRT
311 select AUTO_ZRELADDR
66314223 312 select COMMON_CLK
ddb902cc 313 select GENERIC_CLOCKEVENTS
387798b3 314 select MULTI_IRQ_HANDLER
66314223
DN
315 select SPARSE_IRQ
316 select USE_OF
66314223 317
4af6fee1
DS
318config ARCH_INTEGRATOR
319 bool "ARM Ltd. Integrator family"
89c52ed4 320 select ARCH_HAS_CPUFREQ
b1b3f49c 321 select ARM_AMBA
fe989145 322 select ARM_PATCH_PHYS_VIRT
323 select AUTO_ZRELADDR
a613163d 324 select COMMON_CLK
f9a6aa43 325 select COMMON_CLK_VERSATILE
b1b3f49c 326 select GENERIC_CLOCKEVENTS
9904f793 327 select HAVE_TCM
c5a0adb5 328 select ICST
b1b3f49c
RK
329 select MULTI_IRQ_HANDLER
330 select NEED_MACH_MEMORY_H
f4b8b319 331 select PLAT_VERSATILE
695436e3 332 select SPARSE_IRQ
d7057e1d 333 select USE_OF
2389d501 334 select VERSATILE_FPGA_IRQ
4af6fee1
DS
335 help
336 Support for ARM's Integrator platform.
337
338config ARCH_REALVIEW
339 bool "ARM Ltd. RealView family"
b1b3f49c 340 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 341 select ARM_AMBA
b1b3f49c 342 select ARM_TIMER_SP804
f9a6aa43
LW
343 select COMMON_CLK
344 select COMMON_CLK_VERSATILE
ae30ceac 345 select GENERIC_CLOCKEVENTS
b56ba8aa 346 select GPIO_PL061 if GPIOLIB
b1b3f49c 347 select ICST
0cdc8b92 348 select NEED_MACH_MEMORY_H
b1b3f49c
RK
349 select PLAT_VERSATILE
350 select PLAT_VERSATILE_CLCD
4af6fee1
DS
351 help
352 This enables support for ARM Ltd RealView boards.
353
354config ARCH_VERSATILE
355 bool "ARM Ltd. Versatile family"
b1b3f49c 356 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 357 select ARM_AMBA
b1b3f49c 358 select ARM_TIMER_SP804
4af6fee1 359 select ARM_VIC
6d803ba7 360 select CLKDEV_LOOKUP
b1b3f49c 361 select GENERIC_CLOCKEVENTS
aa3831cf 362 select HAVE_MACH_CLKDEV
c5a0adb5 363 select ICST
f4b8b319 364 select PLAT_VERSATILE
3414ba8c 365 select PLAT_VERSATILE_CLCD
b1b3f49c 366 select PLAT_VERSATILE_CLOCK
2389d501 367 select VERSATILE_FPGA_IRQ
4af6fee1
DS
368 help
369 This enables support for ARM Ltd Versatile board.
370
8fc5ffa0
AV
371config ARCH_AT91
372 bool "Atmel AT91"
f373e8c0 373 select ARCH_REQUIRE_GPIOLIB
bd602995 374 select CLKDEV_LOOKUP
e261501d 375 select IRQ_DOMAIN
01464226 376 select NEED_MACH_GPIO_H
1ac02d79 377 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
378 select PINCTRL
379 select PINCTRL_AT91 if USE_OF
4af6fee1 380 help
929e994f
NF
381 This enables support for systems based on Atmel
382 AT91RM9200 and AT91SAM9* processors.
4af6fee1 383
93e22567
RK
384config ARCH_CLPS711X
385 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 386 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 387 select AUTO_ZRELADDR
c99f72ad 388 select CLKSRC_MMIO
93e22567
RK
389 select COMMON_CLK
390 select CPU_ARM720T
4a8355c4 391 select GENERIC_CLOCKEVENTS
6597619f 392 select MFD_SYSCON
99f04c8f 393 select MULTI_IRQ_HANDLER
0d8be81c 394 select SPARSE_IRQ
93e22567
RK
395 help
396 Support for Cirrus Logic 711x/721x/731x based boards.
397
788c9700
RK
398config ARCH_GEMINI
399 bool "Cortina Systems Gemini"
788c9700 400 select ARCH_REQUIRE_GPIOLIB
f3372c01 401 select CLKSRC_MMIO
b1b3f49c 402 select CPU_FA526
f3372c01 403 select GENERIC_CLOCKEVENTS
788c9700
RK
404 help
405 Support for the Cortina Systems Gemini family SoCs
406
1da177e4
LT
407config ARCH_EBSA110
408 bool "EBSA-110"
b1b3f49c 409 select ARCH_USES_GETTIMEOFFSET
c750815e 410 select CPU_SA110
f7e68bbf 411 select ISA
c334bc15 412 select NEED_MACH_IO_H
0cdc8b92 413 select NEED_MACH_MEMORY_H
b1b3f49c 414 select NO_IOPORT
1da177e4
LT
415 help
416 This is an evaluation board for the StrongARM processor available
f6c8965a 417 from Digital. It has limited hardware on-board, including an
1da177e4
LT
418 Ethernet interface, two PCMCIA sockets, two serial ports and a
419 parallel port.
420
6d85e2b0
UKK
421config ARCH_EFM32
422 bool "Energy Micro efm32"
423 depends on !MMU
424 select ARCH_REQUIRE_GPIOLIB
425 select ARM_NVIC
426 # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
427 # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
428 select CLKSRC_MMIO
429 select CLKSRC_OF
430 select COMMON_CLK
431 select CPU_V7M
432 select GENERIC_CLOCKEVENTS
433 select NO_DMA
434 select NO_IOPORT
435 select SPARSE_IRQ
436 select USE_OF
437 help
438 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
439 processors.
440
e7736d47
LB
441config ARCH_EP93XX
442 bool "EP93xx-based"
b1b3f49c
RK
443 select ARCH_HAS_HOLES_MEMORYMODEL
444 select ARCH_REQUIRE_GPIOLIB
445 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
446 select ARM_AMBA
447 select ARM_VIC
6d803ba7 448 select CLKDEV_LOOKUP
b1b3f49c 449 select CPU_ARM920T
5725aeae 450 select NEED_MACH_MEMORY_H
e7736d47
LB
451 help
452 This enables support for the Cirrus EP93xx series of CPUs.
453
1da177e4
LT
454config ARCH_FOOTBRIDGE
455 bool "FootBridge"
c750815e 456 select CPU_SA110
1da177e4 457 select FOOTBRIDGE
4e8d7637 458 select GENERIC_CLOCKEVENTS
d0ee9f40 459 select HAVE_IDE
8ef6e620 460 select NEED_MACH_IO_H if !MMU
0cdc8b92 461 select NEED_MACH_MEMORY_H
f999b8bd
MM
462 help
463 Support for systems based on the DC21285 companion chip
464 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 465
4af6fee1
DS
466config ARCH_NETX
467 bool "Hilscher NetX based"
b1b3f49c 468 select ARM_VIC
234b6ced 469 select CLKSRC_MMIO
c750815e 470 select CPU_ARM926T
2fcfe6b8 471 select GENERIC_CLOCKEVENTS
f999b8bd 472 help
4af6fee1
DS
473 This enables support for systems based on the Hilscher NetX Soc
474
3b938be6
RK
475config ARCH_IOP13XX
476 bool "IOP13xx-based"
477 depends on MMU
b1b3f49c 478 select CPU_XSC3
0cdc8b92 479 select NEED_MACH_MEMORY_H
13a5045d 480 select NEED_RET_TO_USER
b1b3f49c
RK
481 select PCI
482 select PLAT_IOP
483 select VMSPLIT_1G
3b938be6
RK
484 help
485 Support for Intel's IOP13XX (XScale) family of processors.
486
3f7e5815
LB
487config ARCH_IOP32X
488 bool "IOP32x-based"
a4f7e763 489 depends on MMU
b1b3f49c 490 select ARCH_REQUIRE_GPIOLIB
c750815e 491 select CPU_XSCALE
e9004f50 492 select GPIO_IOP
13a5045d 493 select NEED_RET_TO_USER
f7e68bbf 494 select PCI
b1b3f49c 495 select PLAT_IOP
f999b8bd 496 help
3f7e5815
LB
497 Support for Intel's 80219 and IOP32X (XScale) family of
498 processors.
499
500config ARCH_IOP33X
501 bool "IOP33x-based"
502 depends on MMU
b1b3f49c 503 select ARCH_REQUIRE_GPIOLIB
c750815e 504 select CPU_XSCALE
e9004f50 505 select GPIO_IOP
13a5045d 506 select NEED_RET_TO_USER
3f7e5815 507 select PCI
b1b3f49c 508 select PLAT_IOP
3f7e5815
LB
509 help
510 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 511
3b938be6
RK
512config ARCH_IXP4XX
513 bool "IXP4xx-based"
a4f7e763 514 depends on MMU
58af4a24 515 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 516 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 517 select ARCH_REQUIRE_GPIOLIB
234b6ced 518 select CLKSRC_MMIO
c750815e 519 select CPU_XSCALE
b1b3f49c 520 select DMABOUNCE if PCI
3b938be6 521 select GENERIC_CLOCKEVENTS
0b05da72 522 select MIGHT_HAVE_PCI
c334bc15 523 select NEED_MACH_IO_H
9296d94d 524 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 525 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 526 help
3b938be6 527 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 528
edabd38e
SB
529config ARCH_DOVE
530 bool "Marvell Dove"
edabd38e 531 select ARCH_REQUIRE_GPIOLIB
756b2531 532 select CPU_PJ4
edabd38e 533 select GENERIC_CLOCKEVENTS
0f81bd43 534 select MIGHT_HAVE_PCI
171b3f0d 535 select MVEBU_MBUS
9139acd1
SH
536 select PINCTRL
537 select PINCTRL_DOVE
abcda1dc 538 select PLAT_ORION_LEGACY
0f81bd43 539 select USB_ARCH_HAS_EHCI
edabd38e
SB
540 help
541 Support for the Marvell Dove SoC 88AP510
542
651c74c7
SB
543config ARCH_KIRKWOOD
544 bool "Marvell Kirkwood"
0e2ee0c0 545 select ARCH_HAS_CPUFREQ
a8865655 546 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 547 select CPU_FEROCEON
651c74c7 548 select GENERIC_CLOCKEVENTS
171b3f0d 549 select MVEBU_MBUS
b1b3f49c 550 select PCI
1dc831bf 551 select PCI_QUIRKS
f9e75922
AL
552 select PINCTRL
553 select PINCTRL_KIRKWOOD
abcda1dc 554 select PLAT_ORION_LEGACY
651c74c7
SB
555 help
556 Support for the following Marvell Kirkwood series SoCs:
557 88F6180, 88F6192 and 88F6281.
558
794d15b2
SS
559config ARCH_MV78XX0
560 bool "Marvell MV78xx0"
a8865655 561 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 562 select CPU_FEROCEON
794d15b2 563 select GENERIC_CLOCKEVENTS
171b3f0d 564 select MVEBU_MBUS
b1b3f49c 565 select PCI
abcda1dc 566 select PLAT_ORION_LEGACY
794d15b2
SS
567 help
568 Support for the following Marvell MV78xx0 series SoCs:
569 MV781x0, MV782x0.
570
9dd0b194 571config ARCH_ORION5X
585cf175
TP
572 bool "Marvell Orion"
573 depends on MMU
a8865655 574 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 575 select CPU_FEROCEON
51cbff1d 576 select GENERIC_CLOCKEVENTS
171b3f0d 577 select MVEBU_MBUS
b1b3f49c 578 select PCI
abcda1dc 579 select PLAT_ORION_LEGACY
585cf175 580 help
9dd0b194 581 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 582 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 583 Orion-2 (5281), Orion-1-90 (6183).
585cf175 584
788c9700 585config ARCH_MMP
2f7e8fae 586 bool "Marvell PXA168/910/MMP2"
788c9700 587 depends on MMU
788c9700 588 select ARCH_REQUIRE_GPIOLIB
6d803ba7 589 select CLKDEV_LOOKUP
b1b3f49c 590 select GENERIC_ALLOCATOR
788c9700 591 select GENERIC_CLOCKEVENTS
157d2644 592 select GPIO_PXA
c24b3114 593 select IRQ_DOMAIN
0f374561 594 select MULTI_IRQ_HANDLER
7c8f86a4 595 select PINCTRL
788c9700 596 select PLAT_PXA
0bd86961 597 select SPARSE_IRQ
788c9700 598 help
2f7e8fae 599 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
600
601config ARCH_KS8695
602 bool "Micrel/Kendin KS8695"
98830bc9 603 select ARCH_REQUIRE_GPIOLIB
c7e783d6 604 select CLKSRC_MMIO
b1b3f49c 605 select CPU_ARM922T
c7e783d6 606 select GENERIC_CLOCKEVENTS
b1b3f49c 607 select NEED_MACH_MEMORY_H
788c9700
RK
608 help
609 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
610 System-on-Chip devices.
611
788c9700
RK
612config ARCH_W90X900
613 bool "Nuvoton W90X900 CPU"
c52d3d68 614 select ARCH_REQUIRE_GPIOLIB
6d803ba7 615 select CLKDEV_LOOKUP
6fa5d5f7 616 select CLKSRC_MMIO
b1b3f49c 617 select CPU_ARM926T
58b5369e 618 select GENERIC_CLOCKEVENTS
788c9700 619 help
a8bc4ead 620 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
621 At present, the w90x900 has been renamed nuc900, regarding
622 the ARM series product line, you can login the following
623 link address to know more.
624
625 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
626 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 627
93e22567
RK
628config ARCH_LPC32XX
629 bool "NXP LPC32XX"
630 select ARCH_REQUIRE_GPIOLIB
631 select ARM_AMBA
632 select CLKDEV_LOOKUP
633 select CLKSRC_MMIO
634 select CPU_ARM926T
635 select GENERIC_CLOCKEVENTS
636 select HAVE_IDE
637 select HAVE_PWM
638 select USB_ARCH_HAS_OHCI
639 select USE_OF
640 help
641 Support for the NXP LPC32XX family of processors
642
1da177e4 643config ARCH_PXA
2c8086a5 644 bool "PXA2xx/PXA3xx-based"
a4f7e763 645 depends on MMU
89c52ed4 646 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
647 select ARCH_MTD_XIP
648 select ARCH_REQUIRE_GPIOLIB
649 select ARM_CPU_SUSPEND if PM
650 select AUTO_ZRELADDR
6d803ba7 651 select CLKDEV_LOOKUP
234b6ced 652 select CLKSRC_MMIO
981d0f39 653 select GENERIC_CLOCKEVENTS
157d2644 654 select GPIO_PXA
d0ee9f40 655 select HAVE_IDE
b1b3f49c 656 select MULTI_IRQ_HANDLER
b1b3f49c
RK
657 select PLAT_PXA
658 select SPARSE_IRQ
f999b8bd 659 help
2c8086a5 660 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 661
4f204117 662config ARCH_MSM_NODT
788c9700 663 bool "Qualcomm MSM"
4f204117 664 select ARCH_MSM
923a081c 665 select ARCH_REQUIRE_GPIOLIB
8cc7f533 666 select COMMON_CLK
b1b3f49c 667 select GENERIC_CLOCKEVENTS
49cbe786 668 help
4b53eb4f
DW
669 Support for Qualcomm MSM/QSD based systems. This runs on the
670 apps processor of the MSM/QSD and depends on a shared memory
671 interface to the modem processor which runs the baseband
672 stack and controls some vital subsystems
673 (clock and power control, etc).
49cbe786 674
bf98c1ea 675config ARCH_SHMOBILE_LEGACY
0d9fd616 676 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 677 select ARCH_SHMOBILE
69469995 678 select ARM_PATCH_PHYS_VIRT
5e93c6b4 679 select CLKDEV_LOOKUP
b1b3f49c 680 select GENERIC_CLOCKEVENTS
4c3ffffd 681 select HAVE_ARM_SCU if SMP
a894fcc2 682 select HAVE_ARM_TWD if SMP
aa3831cf 683 select HAVE_MACH_CLKDEV
3b55658a 684 select HAVE_SMP
ce5ea9f3 685 select MIGHT_HAVE_CACHE_L2X0
60f1435c 686 select MULTI_IRQ_HANDLER
b1b3f49c 687 select NO_IOPORT
2cd3c927 688 select PINCTRL
b1b3f49c
RK
689 select PM_GENERIC_DOMAINS if PM
690 select SPARSE_IRQ
c793c1b0 691 help
0d9fd616
LP
692 Support for Renesas ARM SoC platforms using a non-multiplatform
693 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
694 and RZ families.
c793c1b0 695
1da177e4
LT
696config ARCH_RPC
697 bool "RiscPC"
698 select ARCH_ACORN
a08b6b79 699 select ARCH_MAY_HAVE_PC_FDC
07f841b7 700 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 701 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 702 select FIQ
d0ee9f40 703 select HAVE_IDE
b1b3f49c
RK
704 select HAVE_PATA_PLATFORM
705 select ISA_DMA_API
c334bc15 706 select NEED_MACH_IO_H
0cdc8b92 707 select NEED_MACH_MEMORY_H
b1b3f49c 708 select NO_IOPORT
b4811bac 709 select VIRT_TO_BUS
1da177e4
LT
710 help
711 On the Acorn Risc-PC, Linux can support the internal IDE disk and
712 CD-ROM interface, serial and parallel port, and the floppy drive.
713
714config ARCH_SA1100
715 bool "SA1100-based"
89c52ed4 716 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
717 select ARCH_MTD_XIP
718 select ARCH_REQUIRE_GPIOLIB
719 select ARCH_SPARSEMEM_ENABLE
720 select CLKDEV_LOOKUP
721 select CLKSRC_MMIO
1937f5b9 722 select CPU_FREQ
b1b3f49c 723 select CPU_SA1100
3e238be2 724 select GENERIC_CLOCKEVENTS
d0ee9f40 725 select HAVE_IDE
b1b3f49c 726 select ISA
0cdc8b92 727 select NEED_MACH_MEMORY_H
375dec92 728 select SPARSE_IRQ
f999b8bd
MM
729 help
730 Support for StrongARM 11x0 based boards.
1da177e4 731
b130d5c2
KK
732config ARCH_S3C24XX
733 bool "Samsung S3C24XX SoCs"
9d56c02a 734 select ARCH_HAS_CPUFREQ
53650430 735 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 736 select CLKDEV_LOOKUP
4280506a 737 select CLKSRC_SAMSUNG_PWM
7f78b6eb 738 select GENERIC_CLOCKEVENTS
880cf071 739 select GPIO_SAMSUNG
20676c15 740 select HAVE_S3C2410_I2C if I2C
b130d5c2 741 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 742 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 743 select MULTI_IRQ_HANDLER
c334bc15 744 select NEED_MACH_IO_H
cd8dc7ae 745 select SAMSUNG_ATAGS
1da177e4 746 help
b130d5c2
KK
747 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
748 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
749 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
750 Samsung SMDK2410 development board (and derivatives).
63b1f51b 751
a08ab637
BD
752config ARCH_S3C64XX
753 bool "Samsung S3C64XX"
b1b3f49c
RK
754 select ARCH_HAS_CPUFREQ
755 select ARCH_REQUIRE_GPIOLIB
1db0287a 756 select ARM_AMBA
89f0ce72 757 select ARM_VIC
b1b3f49c 758 select CLKDEV_LOOKUP
4280506a 759 select CLKSRC_SAMSUNG_PWM
b69f460d 760 select COMMON_CLK
70bacadb 761 select CPU_V6K
04a49b71 762 select GENERIC_CLOCKEVENTS
880cf071 763 select GPIO_SAMSUNG
b1b3f49c
RK
764 select HAVE_S3C2410_I2C if I2C
765 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 766 select HAVE_TCM
89f0ce72 767 select NO_IOPORT
b1b3f49c 768 select PLAT_SAMSUNG
6e2d9e93 769 select PM_GENERIC_DOMAINS
b1b3f49c
RK
770 select S3C_DEV_NAND
771 select S3C_GPIO_TRACK
cd8dc7ae 772 select SAMSUNG_ATAGS
6e2d9e93 773 select SAMSUNG_WAKEMASK
88f59738 774 select SAMSUNG_WDT_RESET
89f0ce72 775 select USB_ARCH_HAS_OHCI
a08ab637
BD
776 help
777 Samsung S3C64XX series based systems
778
49b7a491
KK
779config ARCH_S5P64X0
780 bool "Samsung S5P6440 S5P6450"
d8b22d25 781 select CLKDEV_LOOKUP
4280506a 782 select CLKSRC_SAMSUNG_PWM
b1b3f49c 783 select CPU_V6
9e65bbf2 784 select GENERIC_CLOCKEVENTS
880cf071 785 select GPIO_SAMSUNG
20676c15 786 select HAVE_S3C2410_I2C if I2C
b1b3f49c 787 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 788 select HAVE_S3C_RTC if RTC_CLASS
01464226 789 select NEED_MACH_GPIO_H
cd8dc7ae 790 select SAMSUNG_ATAGS
171b3f0d 791 select SAMSUNG_WDT_RESET
c4ffccdd 792 help
49b7a491
KK
793 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
794 SMDK6450.
c4ffccdd 795
acc84707
MS
796config ARCH_S5PC100
797 bool "Samsung S5PC100"
53650430 798 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 799 select CLKDEV_LOOKUP
4280506a 800 select CLKSRC_SAMSUNG_PWM
5a7652f2 801 select CPU_V7
6a5a2e3b 802 select GENERIC_CLOCKEVENTS
880cf071 803 select GPIO_SAMSUNG
20676c15 804 select HAVE_S3C2410_I2C if I2C
c39d8d55 805 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 806 select HAVE_S3C_RTC if RTC_CLASS
01464226 807 select NEED_MACH_GPIO_H
cd8dc7ae 808 select SAMSUNG_ATAGS
171b3f0d 809 select SAMSUNG_WDT_RESET
5a7652f2 810 help
acc84707 811 Samsung S5PC100 series based systems
5a7652f2 812
170f4e42
KK
813config ARCH_S5PV210
814 bool "Samsung S5PV210/S5PC110"
b1b3f49c 815 select ARCH_HAS_CPUFREQ
0f75a96b 816 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 817 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 818 select CLKDEV_LOOKUP
4280506a 819 select CLKSRC_SAMSUNG_PWM
b1b3f49c 820 select CPU_V7
9e65bbf2 821 select GENERIC_CLOCKEVENTS
880cf071 822 select GPIO_SAMSUNG
20676c15 823 select HAVE_S3C2410_I2C if I2C
c39d8d55 824 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 825 select HAVE_S3C_RTC if RTC_CLASS
01464226 826 select NEED_MACH_GPIO_H
0cdc8b92 827 select NEED_MACH_MEMORY_H
cd8dc7ae 828 select SAMSUNG_ATAGS
170f4e42
KK
829 help
830 Samsung S5PV210/S5PC110 series based systems
831
83014579 832config ARCH_EXYNOS
93e22567 833 bool "Samsung EXYNOS"
b1b3f49c 834 select ARCH_HAS_CPUFREQ
0f75a96b 835 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 836 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 837 select ARCH_SPARSEMEM_ENABLE
e245f969 838 select ARM_GIC
340fcb5c 839 select COMMON_CLK
b1b3f49c 840 select CPU_V7
cc0e72b8 841 select GENERIC_CLOCKEVENTS
20676c15 842 select HAVE_S3C2410_I2C if I2C
c39d8d55 843 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 844 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 845 select NEED_MACH_MEMORY_H
6e726ea4 846 select SPARSE_IRQ
f8b1ac01 847 select USE_OF
cc0e72b8 848 help
83014579 849 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 850
7c6337e2
KH
851config ARCH_DAVINCI
852 bool "TI DaVinci"
b1b3f49c 853 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 854 select ARCH_REQUIRE_GPIOLIB
6d803ba7 855 select CLKDEV_LOOKUP
20e9969b 856 select GENERIC_ALLOCATOR
b1b3f49c 857 select GENERIC_CLOCKEVENTS
dc7ad3b3 858 select GENERIC_IRQ_CHIP
b1b3f49c 859 select HAVE_IDE
3ad7a42d 860 select TI_PRIV_EDMA
689e331f 861 select USE_OF
b1b3f49c 862 select ZONE_DMA
7c6337e2
KH
863 help
864 Support for TI's DaVinci platform.
865
a0694861
TL
866config ARCH_OMAP1
867 bool "TI OMAP1"
00a36698 868 depends on MMU
89c52ed4 869 select ARCH_HAS_CPUFREQ
9af915da 870 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 871 select ARCH_OMAP
21f47fbc 872 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 873 select CLKDEV_LOOKUP
d6e15d78 874 select CLKSRC_MMIO
b1b3f49c 875 select GENERIC_CLOCKEVENTS
a0694861 876 select GENERIC_IRQ_CHIP
a0694861
TL
877 select HAVE_IDE
878 select IRQ_DOMAIN
879 select NEED_MACH_IO_H if PCCARD
880 select NEED_MACH_MEMORY_H
21f47fbc 881 help
a0694861 882 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 883
1da177e4
LT
884endchoice
885
387798b3
RH
886menu "Multiple platform selection"
887 depends on ARCH_MULTIPLATFORM
888
889comment "CPU Core family selection"
890
387798b3
RH
891config ARCH_MULTI_V4T
892 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 893 depends on !ARCH_MULTI_V6_V7
b1b3f49c 894 select ARCH_MULTI_V4_V5
24e860fb
AB
895 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
896 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
897 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
898
899config ARCH_MULTI_V5
900 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 901 depends on !ARCH_MULTI_V6_V7
b1b3f49c 902 select ARCH_MULTI_V4_V5
24e860fb
AB
903 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
904 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
905 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
906
907config ARCH_MULTI_V4_V5
908 bool
909
910config ARCH_MULTI_V6
8dda05cc 911 bool "ARMv6 based platforms (ARM11)"
387798b3 912 select ARCH_MULTI_V6_V7
b1b3f49c 913 select CPU_V6
387798b3
RH
914
915config ARCH_MULTI_V7
8dda05cc 916 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
917 default y
918 select ARCH_MULTI_V6_V7
b1b3f49c 919 select CPU_V7
90bc8ac7 920 select HAVE_SMP
387798b3
RH
921
922config ARCH_MULTI_V6_V7
923 bool
924
925config ARCH_MULTI_CPU_AUTO
926 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
927 select ARCH_MULTI_V5
928
929endmenu
930
ccf50e23
RK
931#
932# This is sorted alphabetically by mach-* pathname. However, plat-*
933# Kconfigs may be included either alphabetically (according to the
934# plat- suffix) or along side the corresponding mach-* source.
935#
3e93a22b
GC
936source "arch/arm/mach-mvebu/Kconfig"
937
95b8f20f
RK
938source "arch/arm/mach-at91/Kconfig"
939
8ac49e04
CD
940source "arch/arm/mach-bcm/Kconfig"
941
f1ac922d
SW
942source "arch/arm/mach-bcm2835/Kconfig"
943
1c37fa10
SH
944source "arch/arm/mach-berlin/Kconfig"
945
1da177e4
LT
946source "arch/arm/mach-clps711x/Kconfig"
947
d94f944e
AV
948source "arch/arm/mach-cns3xxx/Kconfig"
949
95b8f20f
RK
950source "arch/arm/mach-davinci/Kconfig"
951
952source "arch/arm/mach-dove/Kconfig"
953
e7736d47
LB
954source "arch/arm/mach-ep93xx/Kconfig"
955
1da177e4
LT
956source "arch/arm/mach-footbridge/Kconfig"
957
59d3a193
PZ
958source "arch/arm/mach-gemini/Kconfig"
959
387798b3
RH
960source "arch/arm/mach-highbank/Kconfig"
961
389ee0c2
HZ
962source "arch/arm/mach-hisi/Kconfig"
963
1da177e4
LT
964source "arch/arm/mach-integrator/Kconfig"
965
3f7e5815
LB
966source "arch/arm/mach-iop32x/Kconfig"
967
968source "arch/arm/mach-iop33x/Kconfig"
1da177e4 969
285f5fa7
DW
970source "arch/arm/mach-iop13xx/Kconfig"
971
1da177e4
LT
972source "arch/arm/mach-ixp4xx/Kconfig"
973
828989ad
SS
974source "arch/arm/mach-keystone/Kconfig"
975
95b8f20f
RK
976source "arch/arm/mach-kirkwood/Kconfig"
977
978source "arch/arm/mach-ks8695/Kconfig"
979
95b8f20f
RK
980source "arch/arm/mach-msm/Kconfig"
981
17723fd3
JJ
982source "arch/arm/mach-moxart/Kconfig"
983
794d15b2
SS
984source "arch/arm/mach-mv78xx0/Kconfig"
985
3995eb82 986source "arch/arm/mach-imx/Kconfig"
1da177e4 987
1d3f33d5
SG
988source "arch/arm/mach-mxs/Kconfig"
989
95b8f20f 990source "arch/arm/mach-netx/Kconfig"
49cbe786 991
95b8f20f 992source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 993
9851ca57
DT
994source "arch/arm/mach-nspire/Kconfig"
995
d48af15e
TL
996source "arch/arm/plat-omap/Kconfig"
997
998source "arch/arm/mach-omap1/Kconfig"
1da177e4 999
1dbae815
TL
1000source "arch/arm/mach-omap2/Kconfig"
1001
9dd0b194 1002source "arch/arm/mach-orion5x/Kconfig"
585cf175 1003
387798b3
RH
1004source "arch/arm/mach-picoxcell/Kconfig"
1005
95b8f20f
RK
1006source "arch/arm/mach-pxa/Kconfig"
1007source "arch/arm/plat-pxa/Kconfig"
585cf175 1008
95b8f20f
RK
1009source "arch/arm/mach-mmp/Kconfig"
1010
1011source "arch/arm/mach-realview/Kconfig"
1012
d63dc051
HS
1013source "arch/arm/mach-rockchip/Kconfig"
1014
95b8f20f 1015source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1016
cf383678 1017source "arch/arm/plat-samsung/Kconfig"
a21765a7 1018
387798b3
RH
1019source "arch/arm/mach-socfpga/Kconfig"
1020
a7ed099f 1021source "arch/arm/mach-spear/Kconfig"
a21765a7 1022
65ebcc11
SK
1023source "arch/arm/mach-sti/Kconfig"
1024
85fd6d63 1025source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1026
431107ea 1027source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1028
49b7a491 1029source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1030
5a7652f2 1031source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1032
170f4e42
KK
1033source "arch/arm/mach-s5pv210/Kconfig"
1034
83014579 1035source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1036
882d01f9 1037source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1038
3b52634f
MR
1039source "arch/arm/mach-sunxi/Kconfig"
1040
156a0997
BS
1041source "arch/arm/mach-prima2/Kconfig"
1042
c5f80065
EG
1043source "arch/arm/mach-tegra/Kconfig"
1044
95b8f20f 1045source "arch/arm/mach-u300/Kconfig"
1da177e4 1046
95b8f20f 1047source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1048
1049source "arch/arm/mach-versatile/Kconfig"
1050
ceade897 1051source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1052source "arch/arm/plat-versatile/Kconfig"
ceade897 1053
2a0ba738
MZ
1054source "arch/arm/mach-virt/Kconfig"
1055
6f35f9a9
TP
1056source "arch/arm/mach-vt8500/Kconfig"
1057
7ec80ddf 1058source "arch/arm/mach-w90x900/Kconfig"
1059
9a45eb69
JC
1060source "arch/arm/mach-zynq/Kconfig"
1061
1da177e4
LT
1062# Definitions to make life easier
1063config ARCH_ACORN
1064 bool
1065
7ae1f7ec
LB
1066config PLAT_IOP
1067 bool
469d3044 1068 select GENERIC_CLOCKEVENTS
7ae1f7ec 1069
69b02f6a
LB
1070config PLAT_ORION
1071 bool
bfe45e0b 1072 select CLKSRC_MMIO
b1b3f49c 1073 select COMMON_CLK
dc7ad3b3 1074 select GENERIC_IRQ_CHIP
278b45b0 1075 select IRQ_DOMAIN
69b02f6a 1076
abcda1dc
TP
1077config PLAT_ORION_LEGACY
1078 bool
1079 select PLAT_ORION
1080
bd5ce433
EM
1081config PLAT_PXA
1082 bool
1083
f4b8b319
RK
1084config PLAT_VERSATILE
1085 bool
1086
e3887714
RK
1087config ARM_TIMER_SP804
1088 bool
bfe45e0b 1089 select CLKSRC_MMIO
7a0eca71 1090 select CLKSRC_OF if OF
e3887714 1091
d9a1beaa
AC
1092source "arch/arm/firmware/Kconfig"
1093
1da177e4
LT
1094source arch/arm/mm/Kconfig
1095
958cab0f
RK
1096config ARM_NR_BANKS
1097 int
1098 default 16 if ARCH_EP93XX
1099 default 8
1100
afe4b25e 1101config IWMMXT
698613b6 1102 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1103 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1104 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1105 help
1106 Enable support for iWMMXt context switching at run time if
1107 running on a CPU that supports it.
1108
52108641 1109config MULTI_IRQ_HANDLER
1110 bool
1111 help
1112 Allow each machine to specify it's own IRQ handler at run time.
1113
3b93e7b0
HC
1114if !MMU
1115source "arch/arm/Kconfig-nommu"
1116endif
1117
3e0a07f8
GC
1118config PJ4B_ERRATA_4742
1119 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1120 depends on CPU_PJ4B && MACH_ARMADA_370
1121 default y
1122 help
1123 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1124 Event (WFE) IDLE states, a specific timing sensitivity exists between
1125 the retiring WFI/WFE instructions and the newly issued subsequent
1126 instructions. This sensitivity can result in a CPU hang scenario.
1127 Workaround:
1128 The software must insert either a Data Synchronization Barrier (DSB)
1129 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1130 instruction
1131
f0c4b8d6
WD
1132config ARM_ERRATA_326103
1133 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1134 depends on CPU_V6
1135 help
1136 Executing a SWP instruction to read-only memory does not set bit 11
1137 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1138 treat the access as a read, preventing a COW from occurring and
1139 causing the faulting task to livelock.
1140
9cba3ccc
CM
1141config ARM_ERRATA_411920
1142 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1143 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1144 help
1145 Invalidation of the Instruction Cache operation can
1146 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1147 It does not affect the MPCore. This option enables the ARM Ltd.
1148 recommended workaround.
1149
7ce236fc
CM
1150config ARM_ERRATA_430973
1151 bool "ARM errata: Stale prediction on replaced interworking branch"
1152 depends on CPU_V7
1153 help
1154 This option enables the workaround for the 430973 Cortex-A8
1155 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1156 interworking branch is replaced with another code sequence at the
1157 same virtual address, whether due to self-modifying code or virtual
1158 to physical address re-mapping, Cortex-A8 does not recover from the
1159 stale interworking branch prediction. This results in Cortex-A8
1160 executing the new code sequence in the incorrect ARM or Thumb state.
1161 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1162 and also flushes the branch target cache at every context switch.
1163 Note that setting specific bits in the ACTLR register may not be
1164 available in non-secure mode.
1165
855c551f
CM
1166config ARM_ERRATA_458693
1167 bool "ARM errata: Processor deadlock when a false hazard is created"
1168 depends on CPU_V7
62e4d357 1169 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1170 help
1171 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1172 erratum. For very specific sequences of memory operations, it is
1173 possible for a hazard condition intended for a cache line to instead
1174 be incorrectly associated with a different cache line. This false
1175 hazard might then cause a processor deadlock. The workaround enables
1176 the L1 caching of the NEON accesses and disables the PLD instruction
1177 in the ACTLR register. Note that setting specific bits in the ACTLR
1178 register may not be available in non-secure mode.
1179
0516e464
CM
1180config ARM_ERRATA_460075
1181 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1182 depends on CPU_V7
62e4d357 1183 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1184 help
1185 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1186 erratum. Any asynchronous access to the L2 cache may encounter a
1187 situation in which recent store transactions to the L2 cache are lost
1188 and overwritten with stale memory contents from external memory. The
1189 workaround disables the write-allocate mode for the L2 cache via the
1190 ACTLR register. Note that setting specific bits in the ACTLR register
1191 may not be available in non-secure mode.
1192
9f05027c
WD
1193config ARM_ERRATA_742230
1194 bool "ARM errata: DMB operation may be faulty"
1195 depends on CPU_V7 && SMP
62e4d357 1196 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1197 help
1198 This option enables the workaround for the 742230 Cortex-A9
1199 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1200 between two write operations may not ensure the correct visibility
1201 ordering of the two writes. This workaround sets a specific bit in
1202 the diagnostic register of the Cortex-A9 which causes the DMB
1203 instruction to behave as a DSB, ensuring the correct behaviour of
1204 the two writes.
1205
a672e99b
WD
1206config ARM_ERRATA_742231
1207 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1208 depends on CPU_V7 && SMP
62e4d357 1209 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1210 help
1211 This option enables the workaround for the 742231 Cortex-A9
1212 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1213 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1214 accessing some data located in the same cache line, may get corrupted
1215 data due to bad handling of the address hazard when the line gets
1216 replaced from one of the CPUs at the same time as another CPU is
1217 accessing it. This workaround sets specific bits in the diagnostic
1218 register of the Cortex-A9 which reduces the linefill issuing
1219 capabilities of the processor.
1220
9e65582a 1221config PL310_ERRATA_588369
fa0ce403 1222 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1223 depends on CACHE_L2X0
9e65582a
SS
1224 help
1225 The PL310 L2 cache controller implements three types of Clean &
1226 Invalidate maintenance operations: by Physical Address
1227 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1228 They are architecturally defined to behave as the execution of a
1229 clean operation followed immediately by an invalidate operation,
1230 both performing to the same memory location. This functionality
1231 is not correctly implemented in PL310 as clean lines are not
2839e06c 1232 invalidated as a result of these operations.
cdf357f1 1233
69155794
JM
1234config ARM_ERRATA_643719
1235 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1236 depends on CPU_V7 && SMP
1237 help
1238 This option enables the workaround for the 643719 Cortex-A9 (prior to
1239 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1240 register returns zero when it should return one. The workaround
1241 corrects this value, ensuring cache maintenance operations which use
1242 it behave as intended and avoiding data corruption.
1243
cdf357f1
WD
1244config ARM_ERRATA_720789
1245 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1246 depends on CPU_V7
cdf357f1
WD
1247 help
1248 This option enables the workaround for the 720789 Cortex-A9 (prior to
1249 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1250 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1251 As a consequence of this erratum, some TLB entries which should be
1252 invalidated are not, resulting in an incoherency in the system page
1253 tables. The workaround changes the TLB flushing routines to invalidate
1254 entries regardless of the ASID.
475d92fc 1255
1f0090a1 1256config PL310_ERRATA_727915
fa0ce403 1257 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1258 depends on CACHE_L2X0
1259 help
1260 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1261 operation (offset 0x7FC). This operation runs in background so that
1262 PL310 can handle normal accesses while it is in progress. Under very
1263 rare circumstances, due to this erratum, write data can be lost when
1264 PL310 treats a cacheable write transaction during a Clean &
1265 Invalidate by Way operation.
1266
475d92fc
WD
1267config ARM_ERRATA_743622
1268 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1269 depends on CPU_V7
62e4d357 1270 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1271 help
1272 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1273 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1274 optimisation in the Cortex-A9 Store Buffer may lead to data
1275 corruption. This workaround sets a specific bit in the diagnostic
1276 register of the Cortex-A9 which disables the Store Buffer
1277 optimisation, preventing the defect from occurring. This has no
1278 visible impact on the overall performance or power consumption of the
1279 processor.
1280
9a27c27c
WD
1281config ARM_ERRATA_751472
1282 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1283 depends on CPU_V7
62e4d357 1284 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1285 help
1286 This option enables the workaround for the 751472 Cortex-A9 (prior
1287 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1288 completion of a following broadcasted operation if the second
1289 operation is received by a CPU before the ICIALLUIS has completed,
1290 potentially leading to corrupted entries in the cache or TLB.
1291
fa0ce403
WD
1292config PL310_ERRATA_753970
1293 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1294 depends on CACHE_PL310
1295 help
1296 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1297
1298 Under some condition the effect of cache sync operation on
1299 the store buffer still remains when the operation completes.
1300 This means that the store buffer is always asked to drain and
1301 this prevents it from merging any further writes. The workaround
1302 is to replace the normal offset of cache sync operation (0x730)
1303 by another offset targeting an unmapped PL310 register 0x740.
1304 This has the same effect as the cache sync operation: store buffer
1305 drain and waiting for all buffers empty.
1306
fcbdc5fe
WD
1307config ARM_ERRATA_754322
1308 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1309 depends on CPU_V7
1310 help
1311 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1312 r3p*) erratum. A speculative memory access may cause a page table walk
1313 which starts prior to an ASID switch but completes afterwards. This
1314 can populate the micro-TLB with a stale entry which may be hit with
1315 the new ASID. This workaround places two dsb instructions in the mm
1316 switching code so that no page table walks can cross the ASID switch.
1317
5dab26af
WD
1318config ARM_ERRATA_754327
1319 bool "ARM errata: no automatic Store Buffer drain"
1320 depends on CPU_V7 && SMP
1321 help
1322 This option enables the workaround for the 754327 Cortex-A9 (prior to
1323 r2p0) erratum. The Store Buffer does not have any automatic draining
1324 mechanism and therefore a livelock may occur if an external agent
1325 continuously polls a memory location waiting to observe an update.
1326 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1327 written polling loops from denying visibility of updates to memory.
1328
145e10e1
CM
1329config ARM_ERRATA_364296
1330 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1331 depends on CPU_V6
145e10e1
CM
1332 help
1333 This options enables the workaround for the 364296 ARM1136
1334 r0p2 erratum (possible cache data corruption with
1335 hit-under-miss enabled). It sets the undocumented bit 31 in
1336 the auxiliary control register and the FI bit in the control
1337 register, thus disabling hit-under-miss without putting the
1338 processor into full low interrupt latency mode. ARM11MPCore
1339 is not affected.
1340
f630c1bd
WD
1341config ARM_ERRATA_764369
1342 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1343 depends on CPU_V7 && SMP
1344 help
1345 This option enables the workaround for erratum 764369
1346 affecting Cortex-A9 MPCore with two or more processors (all
1347 current revisions). Under certain timing circumstances, a data
1348 cache line maintenance operation by MVA targeting an Inner
1349 Shareable memory region may fail to proceed up to either the
1350 Point of Coherency or to the Point of Unification of the
1351 system. This workaround adds a DSB instruction before the
1352 relevant cache maintenance functions and sets a specific bit
1353 in the diagnostic control register of the SCU.
1354
11ed0ba1
WD
1355config PL310_ERRATA_769419
1356 bool "PL310 errata: no automatic Store Buffer drain"
1357 depends on CACHE_L2X0
1358 help
1359 On revisions of the PL310 prior to r3p2, the Store Buffer does
1360 not automatically drain. This can cause normal, non-cacheable
1361 writes to be retained when the memory system is idle, leading
1362 to suboptimal I/O performance for drivers using coherent DMA.
1363 This option adds a write barrier to the cpu_idle loop so that,
1364 on systems with an outer cache, the store buffer is drained
1365 explicitly.
1366
7253b85c
SH
1367config ARM_ERRATA_775420
1368 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1369 depends on CPU_V7
1370 help
1371 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1372 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1373 operation aborts with MMU exception, it might cause the processor
1374 to deadlock. This workaround puts DSB before executing ISB if
1375 an abort may occur on cache maintenance.
1376
93dc6887
CM
1377config ARM_ERRATA_798181
1378 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1379 depends on CPU_V7 && SMP
1380 help
1381 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1382 adequately shooting down all use of the old entries. This
1383 option enables the Linux kernel workaround for this erratum
1384 which sends an IPI to the CPUs that are running the same ASID
1385 as the one being invalidated.
1386
84b6504f
WD
1387config ARM_ERRATA_773022
1388 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1389 depends on CPU_V7
1390 help
1391 This option enables the workaround for the 773022 Cortex-A15
1392 (up to r0p4) erratum. In certain rare sequences of code, the
1393 loop buffer may deliver incorrect instructions. This
1394 workaround disables the loop buffer to avoid the erratum.
1395
1da177e4
LT
1396endmenu
1397
1398source "arch/arm/common/Kconfig"
1399
1da177e4
LT
1400menu "Bus support"
1401
1402config ARM_AMBA
1403 bool
1404
1405config ISA
1406 bool
1da177e4
LT
1407 help
1408 Find out whether you have ISA slots on your motherboard. ISA is the
1409 name of a bus system, i.e. the way the CPU talks to the other stuff
1410 inside your box. Other bus systems are PCI, EISA, MicroChannel
1411 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1412 newer boards don't support it. If you have ISA, say Y, otherwise N.
1413
065909b9 1414# Select ISA DMA controller support
1da177e4
LT
1415config ISA_DMA
1416 bool
065909b9 1417 select ISA_DMA_API
1da177e4 1418
065909b9 1419# Select ISA DMA interface
5cae841b
AV
1420config ISA_DMA_API
1421 bool
5cae841b 1422
1da177e4 1423config PCI
0b05da72 1424 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1425 help
1426 Find out whether you have a PCI motherboard. PCI is the name of a
1427 bus system, i.e. the way the CPU talks to the other stuff inside
1428 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1429 VESA. If you have PCI, say Y, otherwise N.
1430
52882173
AV
1431config PCI_DOMAINS
1432 bool
1433 depends on PCI
1434
b080ac8a
MRJ
1435config PCI_NANOENGINE
1436 bool "BSE nanoEngine PCI support"
1437 depends on SA1100_NANOENGINE
1438 help
1439 Enable PCI on the BSE nanoEngine board.
1440
36e23590
MW
1441config PCI_SYSCALL
1442 def_bool PCI
1443
a0113a99
MR
1444config PCI_HOST_ITE8152
1445 bool
1446 depends on PCI && MACH_ARMCORE
1447 default y
1448 select DMABOUNCE
1449
1da177e4 1450source "drivers/pci/Kconfig"
3f06d157 1451source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1452
1453source "drivers/pcmcia/Kconfig"
1454
1455endmenu
1456
1457menu "Kernel Features"
1458
3b55658a
DM
1459config HAVE_SMP
1460 bool
1461 help
1462 This option should be selected by machines which have an SMP-
1463 capable CPU.
1464
1465 The only effect of this option is to make the SMP-related
1466 options available to the user for configuration.
1467
1da177e4 1468config SMP
bb2d8130 1469 bool "Symmetric Multi-Processing"
fbb4ddac 1470 depends on CPU_V6K || CPU_V7
bc28248e 1471 depends on GENERIC_CLOCKEVENTS
3b55658a 1472 depends on HAVE_SMP
801bb21c 1473 depends on MMU || ARM_MPU
1da177e4
LT
1474 help
1475 This enables support for systems with more than one CPU. If you have
4a474157
RG
1476 a system with only one CPU, say N. If you have a system with more
1477 than one CPU, say Y.
1da177e4 1478
4a474157 1479 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1480 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1481 you say Y here, the kernel will run on many, but not all,
1482 uniprocessor machines. On a uniprocessor machine, the kernel
1483 will run faster if you say N here.
1da177e4 1484
395cf969 1485 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1486 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1487 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1488
1489 If you don't know what to do here, say N.
1490
f00ec48f
RK
1491config SMP_ON_UP
1492 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1493 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1494 default y
1495 help
1496 SMP kernels contain instructions which fail on non-SMP processors.
1497 Enabling this option allows the kernel to modify itself to make
1498 these instructions safe. Disabling it allows about 1K of space
1499 savings.
1500
1501 If you don't know what to do here, say Y.
1502
c9018aab
VG
1503config ARM_CPU_TOPOLOGY
1504 bool "Support cpu topology definition"
1505 depends on SMP && CPU_V7
1506 default y
1507 help
1508 Support ARM cpu topology definition. The MPIDR register defines
1509 affinity between processors which is then used to describe the cpu
1510 topology of an ARM System.
1511
1512config SCHED_MC
1513 bool "Multi-core scheduler support"
1514 depends on ARM_CPU_TOPOLOGY
1515 help
1516 Multi-core scheduler support improves the CPU scheduler's decision
1517 making when dealing with multi-core CPU chips at a cost of slightly
1518 increased overhead in some places. If unsure say N here.
1519
1520config SCHED_SMT
1521 bool "SMT scheduler support"
1522 depends on ARM_CPU_TOPOLOGY
1523 help
1524 Improves the CPU scheduler's decision making when dealing with
1525 MultiThreading at a cost of slightly increased overhead in some
1526 places. If unsure say N here.
1527
a8cbcd92
RK
1528config HAVE_ARM_SCU
1529 bool
a8cbcd92
RK
1530 help
1531 This option enables support for the ARM system coherency unit
1532
8a4da6e3 1533config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1534 bool "Architected timer support"
1535 depends on CPU_V7
8a4da6e3 1536 select ARM_ARCH_TIMER
0c403462 1537 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1538 help
1539 This option enables support for the ARM architected timer
1540
f32f4ce2
RK
1541config HAVE_ARM_TWD
1542 bool
1543 depends on SMP
da4a686a 1544 select CLKSRC_OF if OF
f32f4ce2
RK
1545 help
1546 This options enables support for the ARM timer and watchdog unit
1547
e8db288e
NP
1548config MCPM
1549 bool "Multi-Cluster Power Management"
1550 depends on CPU_V7 && SMP
1551 help
1552 This option provides the common power management infrastructure
1553 for (multi-)cluster based systems, such as big.LITTLE based
1554 systems.
1555
1c33be57
NP
1556config BIG_LITTLE
1557 bool "big.LITTLE support (Experimental)"
1558 depends on CPU_V7 && SMP
1559 select MCPM
1560 help
1561 This option enables support selections for the big.LITTLE
1562 system architecture.
1563
1564config BL_SWITCHER
1565 bool "big.LITTLE switcher support"
1566 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1567 select CPU_PM
1568 select ARM_CPU_SUSPEND
1569 help
1570 The big.LITTLE "switcher" provides the core functionality to
1571 transparently handle transition between a cluster of A15's
1572 and a cluster of A7's in a big.LITTLE system.
1573
b22537c6
NP
1574config BL_SWITCHER_DUMMY_IF
1575 tristate "Simple big.LITTLE switcher user interface"
1576 depends on BL_SWITCHER && DEBUG_KERNEL
1577 help
1578 This is a simple and dummy char dev interface to control
1579 the big.LITTLE switcher core code. It is meant for
1580 debugging purposes only.
1581
8d5796d2
LB
1582choice
1583 prompt "Memory split"
1584 default VMSPLIT_3G
1585 help
1586 Select the desired split between kernel and user memory.
1587
1588 If you are not absolutely sure what you are doing, leave this
1589 option alone!
1590
1591 config VMSPLIT_3G
1592 bool "3G/1G user/kernel split"
1593 config VMSPLIT_2G
1594 bool "2G/2G user/kernel split"
1595 config VMSPLIT_1G
1596 bool "1G/3G user/kernel split"
1597endchoice
1598
1599config PAGE_OFFSET
1600 hex
1601 default 0x40000000 if VMSPLIT_1G
1602 default 0x80000000 if VMSPLIT_2G
1603 default 0xC0000000
1604
1da177e4
LT
1605config NR_CPUS
1606 int "Maximum number of CPUs (2-32)"
1607 range 2 32
1608 depends on SMP
1609 default "4"
1610
a054a811 1611config HOTPLUG_CPU
00b7dede 1612 bool "Support for hot-pluggable CPUs"
40b31360 1613 depends on SMP
a054a811
RK
1614 help
1615 Say Y here to experiment with turning CPUs off and on. CPUs
1616 can be controlled through /sys/devices/system/cpu.
1617
2bdd424f
WD
1618config ARM_PSCI
1619 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1620 depends on CPU_V7
1621 help
1622 Say Y here if you want Linux to communicate with system firmware
1623 implementing the PSCI specification for CPU-centric power
1624 management operations described in ARM document number ARM DEN
1625 0022A ("Power State Coordination Interface System Software on
1626 ARM processors").
1627
2a6ad871
MR
1628# The GPIO number here must be sorted by descending number. In case of
1629# a multiplatform kernel, we just want the highest value required by the
1630# selected platforms.
44986ab0
PDSN
1631config ARCH_NR_GPIO
1632 int
3dea19e8 1633 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1634 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
06b851e5 1635 default 392 if ARCH_U8500
01bb914c
TP
1636 default 352 if ARCH_VT8500
1637 default 288 if ARCH_SUNXI
2a6ad871 1638 default 264 if MACH_H4700
44986ab0
PDSN
1639 default 0
1640 help
1641 Maximum number of GPIOs in the system.
1642
1643 If unsure, leave the default value.
1644
d45a398f 1645source kernel/Kconfig.preempt
1da177e4 1646
c9218b16 1647config HZ_FIXED
f8065813 1648 int
b130d5c2 1649 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1650 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1651 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1652 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1653 default 0
c9218b16
RK
1654
1655choice
47d84682 1656 depends on HZ_FIXED = 0
c9218b16
RK
1657 prompt "Timer frequency"
1658
1659config HZ_100
1660 bool "100 Hz"
1661
1662config HZ_200
1663 bool "200 Hz"
1664
1665config HZ_250
1666 bool "250 Hz"
1667
1668config HZ_300
1669 bool "300 Hz"
1670
1671config HZ_500
1672 bool "500 Hz"
1673
1674config HZ_1000
1675 bool "1000 Hz"
1676
1677endchoice
1678
1679config HZ
1680 int
47d84682 1681 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1682 default 100 if HZ_100
1683 default 200 if HZ_200
1684 default 250 if HZ_250
1685 default 300 if HZ_300
1686 default 500 if HZ_500
1687 default 1000
1688
1689config SCHED_HRTICK
1690 def_bool HIGH_RES_TIMERS
f8065813 1691
16c79651 1692config THUMB2_KERNEL
bc7dea00 1693 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1694 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1695 default y if CPU_THUMBONLY
16c79651
CM
1696 select AEABI
1697 select ARM_ASM_UNIFIED
89bace65 1698 select ARM_UNWIND
16c79651
CM
1699 help
1700 By enabling this option, the kernel will be compiled in
1701 Thumb-2 mode. A compiler/assembler that understand the unified
1702 ARM-Thumb syntax is needed.
1703
1704 If unsure, say N.
1705
6f685c5c
DM
1706config THUMB2_AVOID_R_ARM_THM_JUMP11
1707 bool "Work around buggy Thumb-2 short branch relocations in gas"
1708 depends on THUMB2_KERNEL && MODULES
1709 default y
1710 help
1711 Various binutils versions can resolve Thumb-2 branches to
1712 locally-defined, preemptible global symbols as short-range "b.n"
1713 branch instructions.
1714
1715 This is a problem, because there's no guarantee the final
1716 destination of the symbol, or any candidate locations for a
1717 trampoline, are within range of the branch. For this reason, the
1718 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1719 relocation in modules at all, and it makes little sense to add
1720 support.
1721
1722 The symptom is that the kernel fails with an "unsupported
1723 relocation" error when loading some modules.
1724
1725 Until fixed tools are available, passing
1726 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1727 code which hits this problem, at the cost of a bit of extra runtime
1728 stack usage in some cases.
1729
1730 The problem is described in more detail at:
1731 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1732
1733 Only Thumb-2 kernels are affected.
1734
1735 Unless you are sure your tools don't have this problem, say Y.
1736
0becb088
CM
1737config ARM_ASM_UNIFIED
1738 bool
1739
704bdda0
NP
1740config AEABI
1741 bool "Use the ARM EABI to compile the kernel"
1742 help
1743 This option allows for the kernel to be compiled using the latest
1744 ARM ABI (aka EABI). This is only useful if you are using a user
1745 space environment that is also compiled with EABI.
1746
1747 Since there are major incompatibilities between the legacy ABI and
1748 EABI, especially with regard to structure member alignment, this
1749 option also changes the kernel syscall calling convention to
1750 disambiguate both ABIs and allow for backward compatibility support
1751 (selected with CONFIG_OABI_COMPAT).
1752
1753 To use this you need GCC version 4.0.0 or later.
1754
6c90c872 1755config OABI_COMPAT
a73a3ff1 1756 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1757 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1758 help
1759 This option preserves the old syscall interface along with the
1760 new (ARM EABI) one. It also provides a compatibility layer to
1761 intercept syscalls that have structure arguments which layout
1762 in memory differs between the legacy ABI and the new ARM EABI
1763 (only for non "thumb" binaries). This option adds a tiny
1764 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1765
1766 The seccomp filter system will not be available when this is
1767 selected, since there is no way yet to sensibly distinguish
1768 between calling conventions during filtering.
1769
6c90c872
NP
1770 If you know you'll be using only pure EABI user space then you
1771 can say N here. If this option is not selected and you attempt
1772 to execute a legacy ABI binary then the result will be
1773 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1774 at all). If in doubt say N.
6c90c872 1775
eb33575c 1776config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1777 bool
e80d6a24 1778
05944d74
RK
1779config ARCH_SPARSEMEM_ENABLE
1780 bool
1781
07a2f737
RK
1782config ARCH_SPARSEMEM_DEFAULT
1783 def_bool ARCH_SPARSEMEM_ENABLE
1784
05944d74 1785config ARCH_SELECT_MEMORY_MODEL
be370302 1786 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1787
7b7bf499
WD
1788config HAVE_ARCH_PFN_VALID
1789 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1790
053a96ca 1791config HIGHMEM
e8db89a2
RK
1792 bool "High Memory Support"
1793 depends on MMU
053a96ca
NP
1794 help
1795 The address space of ARM processors is only 4 Gigabytes large
1796 and it has to accommodate user address space, kernel address
1797 space as well as some memory mapped IO. That means that, if you
1798 have a large amount of physical memory and/or IO, not all of the
1799 memory can be "permanently mapped" by the kernel. The physical
1800 memory that is not permanently mapped is called "high memory".
1801
1802 Depending on the selected kernel/user memory split, minimum
1803 vmalloc space and actual amount of RAM, you may not need this
1804 option which should result in a slightly faster kernel.
1805
1806 If unsure, say n.
1807
65cec8e3
RK
1808config HIGHPTE
1809 bool "Allocate 2nd-level pagetables from highmem"
1810 depends on HIGHMEM
65cec8e3 1811
1b8873a0
JI
1812config HW_PERF_EVENTS
1813 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1814 depends on PERF_EVENTS
1b8873a0
JI
1815 default y
1816 help
1817 Enable hardware performance counter support for perf events. If
1818 disabled, perf events will use software events only.
1819
1355e2a6
CM
1820config SYS_SUPPORTS_HUGETLBFS
1821 def_bool y
1822 depends on ARM_LPAE
1823
8d962507
CM
1824config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1825 def_bool y
1826 depends on ARM_LPAE
1827
4bfab203
SC
1828config ARCH_WANT_GENERAL_HUGETLB
1829 def_bool y
1830
3f22ab27
DH
1831source "mm/Kconfig"
1832
c1b2d970 1833config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1834 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1835 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1836 default "12" if SOC_AM33XX
6d85e2b0 1837 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1838 default "11"
1839 help
1840 The kernel memory allocator divides physically contiguous memory
1841 blocks into "zones", where each zone is a power of two number of
1842 pages. This option selects the largest power of two that the kernel
1843 keeps in the memory allocator. If you need to allocate very large
1844 blocks of physically contiguous memory, then you may need to
1845 increase this value.
1846
1847 This config option is actually maximum order plus one. For example,
1848 a value of 11 means that the largest free memory block is 2^10 pages.
1849
1da177e4
LT
1850config ALIGNMENT_TRAP
1851 bool
f12d0d7c 1852 depends on CPU_CP15_MMU
1da177e4 1853 default y if !ARCH_EBSA110
e119bfff 1854 select HAVE_PROC_CPU if PROC_FS
1da177e4 1855 help
84eb8d06 1856 ARM processors cannot fetch/store information which is not
1da177e4
LT
1857 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1858 address divisible by 4. On 32-bit ARM processors, these non-aligned
1859 fetch/store instructions will be emulated in software if you say
1860 here, which has a severe performance impact. This is necessary for
1861 correct operation of some network protocols. With an IP-only
1862 configuration it is safe to say N, otherwise say Y.
1863
39ec58f3 1864config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1865 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1866 depends on MMU
39ec58f3
LB
1867 default y if CPU_FEROCEON
1868 help
1869 Implement faster copy_to_user and clear_user methods for CPU
1870 cores where a 8-word STM instruction give significantly higher
1871 memory write throughput than a sequence of individual 32bit stores.
1872
1873 A possible side effect is a slight increase in scheduling latency
1874 between threads sharing the same address space if they invoke
1875 such copy operations with large buffers.
1876
1877 However, if the CPU data cache is using a write-allocate mode,
1878 this option is unlikely to provide any performance gain.
1879
70c70d97
NP
1880config SECCOMP
1881 bool
1882 prompt "Enable seccomp to safely compute untrusted bytecode"
1883 ---help---
1884 This kernel feature is useful for number crunching applications
1885 that may need to compute untrusted bytecode during their
1886 execution. By using pipes or other transports made available to
1887 the process as file descriptors supporting the read/write
1888 syscalls, it's possible to isolate those applications in
1889 their own address space using seccomp. Once seccomp is
1890 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1891 and the task is only allowed to execute a few safe syscalls
1892 defined by each seccomp mode.
1893
06e6295b
SS
1894config SWIOTLB
1895 def_bool y
1896
1897config IOMMU_HELPER
1898 def_bool SWIOTLB
1899
eff8d644
SS
1900config XEN_DOM0
1901 def_bool y
1902 depends on XEN
1903
1904config XEN
1905 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1906 depends on ARM && AEABI && OF
f880b67d 1907 depends on CPU_V7 && !CPU_V6
85323a99 1908 depends on !GENERIC_ATOMIC64
17b7ab80 1909 select ARM_PSCI
83862ccf 1910 select SWIOTLB_XEN
e17b2f11 1911 select ARCH_DMA_ADDR_T_64BIT
eff8d644
SS
1912 help
1913 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1914
1da177e4
LT
1915endmenu
1916
1917menu "Boot options"
1918
9eb8f674
GL
1919config USE_OF
1920 bool "Flattened Device Tree support"
b1b3f49c 1921 select IRQ_DOMAIN
9eb8f674
GL
1922 select OF
1923 select OF_EARLY_FLATTREE
1924 help
1925 Include support for flattened device tree machine descriptions.
1926
bd51e2f5
NP
1927config ATAGS
1928 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1929 default y
1930 help
1931 This is the traditional way of passing data to the kernel at boot
1932 time. If you are solely relying on the flattened device tree (or
1933 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1934 to remove ATAGS support from your kernel binary. If unsure,
1935 leave this to y.
1936
1937config DEPRECATED_PARAM_STRUCT
1938 bool "Provide old way to pass kernel parameters"
1939 depends on ATAGS
1940 help
1941 This was deprecated in 2001 and announced to live on for 5 years.
1942 Some old boot loaders still use this way.
1943
1da177e4
LT
1944# Compressed boot loader in ROM. Yes, we really want to ask about
1945# TEXT and BSS so we preserve their values in the config files.
1946config ZBOOT_ROM_TEXT
1947 hex "Compressed ROM boot loader base address"
1948 default "0"
1949 help
1950 The physical address at which the ROM-able zImage is to be
1951 placed in the target. Platforms which normally make use of
1952 ROM-able zImage formats normally set this to a suitable
1953 value in their defconfig file.
1954
1955 If ZBOOT_ROM is not enabled, this has no effect.
1956
1957config ZBOOT_ROM_BSS
1958 hex "Compressed ROM boot loader BSS address"
1959 default "0"
1960 help
f8c440b2
DF
1961 The base address of an area of read/write memory in the target
1962 for the ROM-able zImage which must be available while the
1963 decompressor is running. It must be large enough to hold the
1964 entire decompressed kernel plus an additional 128 KiB.
1965 Platforms which normally make use of ROM-able zImage formats
1966 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1967
1968 If ZBOOT_ROM is not enabled, this has no effect.
1969
1970config ZBOOT_ROM
1971 bool "Compressed boot loader in ROM/flash"
1972 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1973 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1974 help
1975 Say Y here if you intend to execute your compressed kernel image
1976 (zImage) directly from ROM or flash. If unsure, say N.
1977
090ab3ff
SH
1978choice
1979 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1980 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1981 default ZBOOT_ROM_NONE
1982 help
1983 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1984 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1985 kernel image to an MMC or SD card and boot the kernel straight
1986 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1987 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1988 rest the kernel image to RAM.
1989
1990config ZBOOT_ROM_NONE
1991 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1992 help
1993 Do not load image from SD or MMC
1994
f45b1149
SH
1995config ZBOOT_ROM_MMCIF
1996 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1997 help
090ab3ff
SH
1998 Load image from MMCIF hardware block.
1999
2000config ZBOOT_ROM_SH_MOBILE_SDHI
2001 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2002 help
2003 Load image from SDHI hardware block
2004
2005endchoice
f45b1149 2006
e2a6a3aa
JB
2007config ARM_APPENDED_DTB
2008 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 2009 depends on OF
e2a6a3aa
JB
2010 help
2011 With this option, the boot code will look for a device tree binary
2012 (DTB) appended to zImage
2013 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2014
2015 This is meant as a backward compatibility convenience for those
2016 systems with a bootloader that can't be upgraded to accommodate
2017 the documented boot protocol using a device tree.
2018
2019 Beware that there is very little in terms of protection against
2020 this option being confused by leftover garbage in memory that might
2021 look like a DTB header after a reboot if no actual DTB is appended
2022 to zImage. Do not leave this option active in a production kernel
2023 if you don't intend to always append a DTB. Proper passing of the
2024 location into r2 of a bootloader provided DTB is always preferable
2025 to this option.
2026
b90b9a38
NP
2027config ARM_ATAG_DTB_COMPAT
2028 bool "Supplement the appended DTB with traditional ATAG information"
2029 depends on ARM_APPENDED_DTB
2030 help
2031 Some old bootloaders can't be updated to a DTB capable one, yet
2032 they provide ATAGs with memory configuration, the ramdisk address,
2033 the kernel cmdline string, etc. Such information is dynamically
2034 provided by the bootloader and can't always be stored in a static
2035 DTB. To allow a device tree enabled kernel to be used with such
2036 bootloaders, this option allows zImage to extract the information
2037 from the ATAG list and store it at run time into the appended DTB.
2038
d0f34a11
GR
2039choice
2040 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2041 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2042
2043config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2044 bool "Use bootloader kernel arguments if available"
2045 help
2046 Uses the command-line options passed by the boot loader instead of
2047 the device tree bootargs property. If the boot loader doesn't provide
2048 any, the device tree bootargs property will be used.
2049
2050config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2051 bool "Extend with bootloader kernel arguments"
2052 help
2053 The command-line arguments provided by the boot loader will be
2054 appended to the the device tree bootargs property.
2055
2056endchoice
2057
1da177e4
LT
2058config CMDLINE
2059 string "Default kernel command string"
2060 default ""
2061 help
2062 On some architectures (EBSA110 and CATS), there is currently no way
2063 for the boot loader to pass arguments to the kernel. For these
2064 architectures, you should supply some command-line options at build
2065 time by entering them here. As a minimum, you should specify the
2066 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2067
4394c124
VB
2068choice
2069 prompt "Kernel command line type" if CMDLINE != ""
2070 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2071 depends on ATAGS
4394c124
VB
2072
2073config CMDLINE_FROM_BOOTLOADER
2074 bool "Use bootloader kernel arguments if available"
2075 help
2076 Uses the command-line options passed by the boot loader. If
2077 the boot loader doesn't provide any, the default kernel command
2078 string provided in CMDLINE will be used.
2079
2080config CMDLINE_EXTEND
2081 bool "Extend bootloader kernel arguments"
2082 help
2083 The command-line arguments provided by the boot loader will be
2084 appended to the default kernel command string.
2085
92d2040d
AH
2086config CMDLINE_FORCE
2087 bool "Always use the default kernel command string"
92d2040d
AH
2088 help
2089 Always use the default kernel command string, even if the boot
2090 loader passes other arguments to the kernel.
2091 This is useful if you cannot or don't want to change the
2092 command-line options your boot loader passes to the kernel.
4394c124 2093endchoice
92d2040d 2094
1da177e4
LT
2095config XIP_KERNEL
2096 bool "Kernel Execute-In-Place from ROM"
10968131 2097 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2098 help
2099 Execute-In-Place allows the kernel to run from non-volatile storage
2100 directly addressable by the CPU, such as NOR flash. This saves RAM
2101 space since the text section of the kernel is not loaded from flash
2102 to RAM. Read-write sections, such as the data section and stack,
2103 are still copied to RAM. The XIP kernel is not compressed since
2104 it has to run directly from flash, so it will take more space to
2105 store it. The flash address used to link the kernel object files,
2106 and for storing it, is configuration dependent. Therefore, if you
2107 say Y here, you must know the proper physical address where to
2108 store the kernel image depending on your own flash memory usage.
2109
2110 Also note that the make target becomes "make xipImage" rather than
2111 "make zImage" or "make Image". The final kernel binary to put in
2112 ROM memory will be arch/arm/boot/xipImage.
2113
2114 If unsure, say N.
2115
2116config XIP_PHYS_ADDR
2117 hex "XIP Kernel Physical Location"
2118 depends on XIP_KERNEL
2119 default "0x00080000"
2120 help
2121 This is the physical address in your flash memory the kernel will
2122 be linked for and stored to. This address is dependent on your
2123 own flash usage.
2124
c587e4a6
RP
2125config KEXEC
2126 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2127 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2128 help
2129 kexec is a system call that implements the ability to shutdown your
2130 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2131 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2132 you can start any kernel with it, not just Linux.
2133
2134 It is an ongoing process to be certain the hardware in a machine
2135 is properly shutdown, so do not be surprised if this code does not
bf220695 2136 initially work for you.
c587e4a6 2137
4cd9d6f7
RP
2138config ATAGS_PROC
2139 bool "Export atags in procfs"
bd51e2f5 2140 depends on ATAGS && KEXEC
b98d7291 2141 default y
4cd9d6f7
RP
2142 help
2143 Should the atags used to boot the kernel be exported in an "atags"
2144 file in procfs. Useful with kexec.
2145
cb5d39b3
MW
2146config CRASH_DUMP
2147 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2148 help
2149 Generate crash dump after being started by kexec. This should
2150 be normally only set in special crash dump kernels which are
2151 loaded in the main kernel with kexec-tools into a specially
2152 reserved region and then later executed after a crash by
2153 kdump/kexec. The crash dump kernel must be compiled to a
2154 memory address not used by the main kernel
2155
2156 For more details see Documentation/kdump/kdump.txt
2157
e69edc79
EM
2158config AUTO_ZRELADDR
2159 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2160 help
2161 ZRELADDR is the physical address where the decompressed kernel
2162 image will be placed. If AUTO_ZRELADDR is selected, the address
2163 will be determined at run-time by masking the current IP with
2164 0xf8000000. This assumes the zImage being placed in the first 128MB
2165 from start of memory.
2166
1da177e4
LT
2167endmenu
2168
ac9d7efc 2169menu "CPU Power Management"
1da177e4 2170
89c52ed4 2171if ARCH_HAS_CPUFREQ
1da177e4 2172source "drivers/cpufreq/Kconfig"
1da177e4
LT
2173endif
2174
ac9d7efc
RK
2175source "drivers/cpuidle/Kconfig"
2176
2177endmenu
2178
1da177e4
LT
2179menu "Floating point emulation"
2180
2181comment "At least one emulation must be selected"
2182
2183config FPE_NWFPE
2184 bool "NWFPE math emulation"
593c252a 2185 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2186 ---help---
2187 Say Y to include the NWFPE floating point emulator in the kernel.
2188 This is necessary to run most binaries. Linux does not currently
2189 support floating point hardware so you need to say Y here even if
2190 your machine has an FPA or floating point co-processor podule.
2191
2192 You may say N here if you are going to load the Acorn FPEmulator
2193 early in the bootup.
2194
2195config FPE_NWFPE_XP
2196 bool "Support extended precision"
bedf142b 2197 depends on FPE_NWFPE
1da177e4
LT
2198 help
2199 Say Y to include 80-bit support in the kernel floating-point
2200 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2201 Note that gcc does not generate 80-bit operations by default,
2202 so in most cases this option only enlarges the size of the
2203 floating point emulator without any good reason.
2204
2205 You almost surely want to say N here.
2206
2207config FPE_FASTFPE
2208 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2209 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2210 ---help---
2211 Say Y here to include the FAST floating point emulator in the kernel.
2212 This is an experimental much faster emulator which now also has full
2213 precision for the mantissa. It does not support any exceptions.
2214 It is very simple, and approximately 3-6 times faster than NWFPE.
2215
2216 It should be sufficient for most programs. It may be not suitable
2217 for scientific calculations, but you have to check this for yourself.
2218 If you do not feel you need a faster FP emulation you should better
2219 choose NWFPE.
2220
2221config VFP
2222 bool "VFP-format floating point maths"
e399b1a4 2223 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2224 help
2225 Say Y to include VFP support code in the kernel. This is needed
2226 if your hardware includes a VFP unit.
2227
2228 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2229 release notes and additional status information.
2230
2231 Say N if your target does not have VFP hardware.
2232
25ebee02
CM
2233config VFPv3
2234 bool
2235 depends on VFP
2236 default y if CPU_V7
2237
b5872db4
CM
2238config NEON
2239 bool "Advanced SIMD (NEON) Extension support"
2240 depends on VFPv3 && CPU_V7
2241 help
2242 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2243 Extension.
2244
73c132c1
AB
2245config KERNEL_MODE_NEON
2246 bool "Support for NEON in kernel mode"
c4a30c3b 2247 depends on NEON && AEABI
73c132c1
AB
2248 help
2249 Say Y to include support for NEON in kernel mode.
2250
1da177e4
LT
2251endmenu
2252
2253menu "Userspace binary formats"
2254
2255source "fs/Kconfig.binfmt"
2256
2257config ARTHUR
2258 tristate "RISC OS personality"
704bdda0 2259 depends on !AEABI
1da177e4
LT
2260 help
2261 Say Y here to include the kernel code necessary if you want to run
2262 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2263 experimental; if this sounds frightening, say N and sleep in peace.
2264 You can also say M here to compile this support as a module (which
2265 will be called arthur).
2266
2267endmenu
2268
2269menu "Power management options"
2270
eceab4ac 2271source "kernel/power/Kconfig"
1da177e4 2272
f4cb5700 2273config ARCH_SUSPEND_POSSIBLE
4b1082ca 2274 depends on !ARCH_S5PC100
19a0519d 2275 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2276 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2277 def_bool y
2278
15e0d9e3
AB
2279config ARM_CPU_SUSPEND
2280 def_bool PM_SLEEP
2281
1da177e4
LT
2282endmenu
2283
d5950b43
SR
2284source "net/Kconfig"
2285
ac25150f 2286source "drivers/Kconfig"
1da177e4
LT
2287
2288source "fs/Kconfig"
2289
1da177e4
LT
2290source "arch/arm/Kconfig.debug"
2291
2292source "security/Kconfig"
2293
2294source "crypto/Kconfig"
2295
2296source "lib/Kconfig"
749cf76c
CD
2297
2298source "arch/arm/kvm/Kconfig"