]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
ARM: mxc: Add dummy_get_cycles to avoid access before init is done
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
ed7c84d5 13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
1da177e4
LT
31 help
32 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 33 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 34 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 35 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
36 Europe. There is an ARM Linux project with a web page at
37 <http://www.arm.linux.org.uk/>.
38
1a189b97
RK
39config HAVE_PWM
40 bool
41
0b05da72
HUK
42config MIGHT_HAVE_PCI
43 bool
44
75e7153a
RB
45config SYS_SUPPORTS_APM_EMULATION
46 bool
47
112f38a4
RK
48config HAVE_SCHED_CLOCK
49 bool
50
0a938b97
DB
51config GENERIC_GPIO
52 bool
0a938b97 53
5cfc8ee0
JS
54config ARCH_USES_GETTIMEOFFSET
55 bool
56 default n
746140c7 57
0567a0c0
KH
58config GENERIC_CLOCKEVENTS
59 bool
0567a0c0 60
a8655e83
CM
61config GENERIC_CLOCKEVENTS_BROADCAST
62 bool
63 depends on GENERIC_CLOCKEVENTS
5388a6b2 64 default y if SMP
a8655e83 65
bf9dd360
RH
66config KTIME_SCALAR
67 bool
68 default y
69
bc581770
LW
70config HAVE_TCM
71 bool
72 select GENERIC_ALLOCATOR
73
e119bfff
RK
74config HAVE_PROC_CPU
75 bool
76
5ea81769
AV
77config NO_IOPORT
78 bool
5ea81769 79
1da177e4
LT
80config EISA
81 bool
82 ---help---
83 The Extended Industry Standard Architecture (EISA) bus was
84 developed as an open alternative to the IBM MicroChannel bus.
85
86 The EISA bus provided some of the features of the IBM MicroChannel
87 bus while maintaining backward compatibility with cards made for
88 the older ISA bus. The EISA bus saw limited use between 1988 and
89 1995 when it was made obsolete by the PCI bus.
90
91 Say Y here if you are building a kernel for an EISA-based machine.
92
93 Otherwise, say N.
94
95config SBUS
96 bool
97
98config MCA
99 bool
100 help
101 MicroChannel Architecture is found in some IBM PS/2 machines and
102 laptops. It is a bus system similar to PCI or ISA. See
103 <file:Documentation/mca.txt> (and especially the web page given
104 there) before attempting to build an MCA bus kernel.
105
f16fb1ec
RK
106config STACKTRACE_SUPPORT
107 bool
108 default y
109
f76e9154
NP
110config HAVE_LATENCYTOP_SUPPORT
111 bool
112 depends on !SMP
113 default y
114
f16fb1ec
RK
115config LOCKDEP_SUPPORT
116 bool
117 default y
118
7ad1bcb2
RK
119config TRACE_IRQFLAGS_SUPPORT
120 bool
121 default y
122
4a2581a0
TG
123config HARDIRQS_SW_RESEND
124 bool
125 default y
126
127config GENERIC_IRQ_PROBE
128 bool
129 default y
130
95c354fe
NP
131config GENERIC_LOCKBREAK
132 bool
133 default y
134 depends on SMP && PREEMPT
135
1da177e4
LT
136config RWSEM_GENERIC_SPINLOCK
137 bool
138 default y
139
140config RWSEM_XCHGADD_ALGORITHM
141 bool
142
f0d1b0b3
DH
143config ARCH_HAS_ILOG2_U32
144 bool
f0d1b0b3
DH
145
146config ARCH_HAS_ILOG2_U64
147 bool
f0d1b0b3 148
89c52ed4
BD
149config ARCH_HAS_CPUFREQ
150 bool
151 help
152 Internal node to signify that the ARCH has CPUFREQ support
153 and that the relevant menu configurations are displayed for
154 it.
155
c7b0aff4
KH
156config ARCH_HAS_CPU_IDLE_WAIT
157 def_bool y
158
b89c3b16
AM
159config GENERIC_HWEIGHT
160 bool
161 default y
162
1da177e4
LT
163config GENERIC_CALIBRATE_DELAY
164 bool
165 default y
166
a08b6b79
AV
167config ARCH_MAY_HAVE_PC_FDC
168 bool
169
5ac6da66
CL
170config ZONE_DMA
171 bool
5ac6da66 172
ccd7ab7f
FT
173config NEED_DMA_MAP_STATE
174 def_bool y
175
1da177e4
LT
176config GENERIC_ISA_DMA
177 bool
178
1da177e4
LT
179config FIQ
180 bool
181
034d2f5a
AV
182config ARCH_MTD_XIP
183 bool
184
c760fc19
HC
185config VECTORS_BASE
186 hex
6afd6fae 187 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
188 default DRAM_BASE if REMAP_VECTORS_TO_RAM
189 default 0x00000000
190 help
191 The base address of exception vectors.
192
dc21af99
RK
193config ARM_PATCH_PHYS_VIRT
194 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
195 depends on EXPERIMENTAL
b511d75d 196 depends on !XIP_KERNEL && MMU
dc21af99
RK
197 depends on !ARCH_REALVIEW || !SPARSEMEM
198 help
199 Patch phys-to-virt translation functions at runtime according to
200 the position of the kernel in system memory.
201
b511d75d 202 This can only be used with non-XIP with MMU kernels where
dc21af99
RK
203 the base of physical memory is at a 16MB boundary.
204
cada3c08
RK
205config ARM_PATCH_PHYS_VIRT_16BIT
206 def_bool y
207 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
208
1da177e4
LT
209source "init/Kconfig"
210
dc52ddc0
MH
211source "kernel/Kconfig.freezer"
212
1da177e4
LT
213menu "System Type"
214
3c427975
HC
215config MMU
216 bool "MMU-based Paged Memory Management Support"
217 default y
218 help
219 Select if you want MMU-based virtualised addressing space
220 support by paged memory management. If unsure, say 'Y'.
221
ccf50e23
RK
222#
223# The "ARM system type" choice list is ordered alphabetically by option
224# text. Please add new entries in the option alphabetic order.
225#
1da177e4
LT
226choice
227 prompt "ARM system type"
6a0e2430 228 default ARCH_VERSATILE
1da177e4 229
4af6fee1
DS
230config ARCH_INTEGRATOR
231 bool "ARM Ltd. Integrator family"
232 select ARM_AMBA
89c52ed4 233 select ARCH_HAS_CPUFREQ
6d803ba7 234 select CLKDEV_LOOKUP
c5a0adb5 235 select ICST
13edd86d 236 select GENERIC_CLOCKEVENTS
f4b8b319 237 select PLAT_VERSATILE
4af6fee1
DS
238 help
239 Support for ARM's Integrator platform.
240
241config ARCH_REALVIEW
242 bool "ARM Ltd. RealView family"
243 select ARM_AMBA
6d803ba7 244 select CLKDEV_LOOKUP
1da0c89c 245 select HAVE_SCHED_CLOCK
c5a0adb5 246 select ICST
ae30ceac 247 select GENERIC_CLOCKEVENTS
eb7fffa3 248 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 249 select PLAT_VERSATILE
e3887714 250 select ARM_TIMER_SP804
b56ba8aa 251 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
252 help
253 This enables support for ARM Ltd RealView boards.
254
255config ARCH_VERSATILE
256 bool "ARM Ltd. Versatile family"
257 select ARM_AMBA
258 select ARM_VIC
6d803ba7 259 select CLKDEV_LOOKUP
1da0c89c 260 select HAVE_SCHED_CLOCK
c5a0adb5 261 select ICST
89df1272 262 select GENERIC_CLOCKEVENTS
bbeddc43 263 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 264 select PLAT_VERSATILE
e3887714 265 select ARM_TIMER_SP804
4af6fee1
DS
266 help
267 This enables support for ARM Ltd Versatile board.
268
ceade897
RK
269config ARCH_VEXPRESS
270 bool "ARM Ltd. Versatile Express family"
271 select ARCH_WANT_OPTIONAL_GPIOLIB
272 select ARM_AMBA
273 select ARM_TIMER_SP804
6d803ba7 274 select CLKDEV_LOOKUP
ceade897 275 select GENERIC_CLOCKEVENTS
ceade897 276 select HAVE_CLK
0af85dda 277 select HAVE_SCHED_CLOCK
ceade897
RK
278 select ICST
279 select PLAT_VERSATILE
280 help
281 This enables support for the ARM Ltd Versatile Express boards.
282
8fc5ffa0
AV
283config ARCH_AT91
284 bool "Atmel AT91"
f373e8c0 285 select ARCH_REQUIRE_GPIOLIB
93686ae8 286 select HAVE_CLK
4af6fee1 287 help
2b3b3516
AV
288 This enables support for systems based on the Atmel AT91RM9200,
289 AT91SAM9 and AT91CAP9 processors.
4af6fee1 290
ccf50e23
RK
291config ARCH_BCMRING
292 bool "Broadcom BCMRING"
293 depends on MMU
294 select CPU_V6
295 select ARM_AMBA
6d803ba7 296 select CLKDEV_LOOKUP
ccf50e23
RK
297 select GENERIC_CLOCKEVENTS
298 select ARCH_WANT_OPTIONAL_GPIOLIB
299 help
300 Support for Broadcom's BCMRing platform.
301
1da177e4 302config ARCH_CLPS711X
4af6fee1 303 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 304 select CPU_ARM720T
5cfc8ee0 305 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
306 help
307 Support for Cirrus Logic 711x/721x based boards.
1da177e4 308
d94f944e
AV
309config ARCH_CNS3XXX
310 bool "Cavium Networks CNS3XXX family"
311 select CPU_V6
d94f944e
AV
312 select GENERIC_CLOCKEVENTS
313 select ARM_GIC
0b05da72 314 select MIGHT_HAVE_PCI
5f32f7a0 315 select PCI_DOMAINS if PCI
d94f944e
AV
316 help
317 Support for Cavium Networks CNS3XXX platform.
318
788c9700
RK
319config ARCH_GEMINI
320 bool "Cortina Systems Gemini"
321 select CPU_FA526
788c9700 322 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 323 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
324 help
325 Support for the Cortina Systems Gemini family SoCs
326
1da177e4
LT
327config ARCH_EBSA110
328 bool "EBSA-110"
c750815e 329 select CPU_SA110
f7e68bbf 330 select ISA
c5eb2a2b 331 select NO_IOPORT
5cfc8ee0 332 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
333 help
334 This is an evaluation board for the StrongARM processor available
f6c8965a 335 from Digital. It has limited hardware on-board, including an
1da177e4
LT
336 Ethernet interface, two PCMCIA sockets, two serial ports and a
337 parallel port.
338
e7736d47
LB
339config ARCH_EP93XX
340 bool "EP93xx-based"
c750815e 341 select CPU_ARM920T
e7736d47
LB
342 select ARM_AMBA
343 select ARM_VIC
6d803ba7 344 select CLKDEV_LOOKUP
7444a72e 345 select ARCH_REQUIRE_GPIOLIB
eb33575c 346 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 347 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
348 help
349 This enables support for the Cirrus EP93xx series of CPUs.
350
1da177e4
LT
351config ARCH_FOOTBRIDGE
352 bool "FootBridge"
c750815e 353 select CPU_SA110
1da177e4 354 select FOOTBRIDGE
4e8d7637 355 select GENERIC_CLOCKEVENTS
f999b8bd
MM
356 help
357 Support for systems based on the DC21285 companion chip
358 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 359
788c9700
RK
360config ARCH_MXC
361 bool "Freescale MXC/iMX-based"
788c9700 362 select GENERIC_CLOCKEVENTS
788c9700 363 select ARCH_REQUIRE_GPIOLIB
6d803ba7 364 select CLKDEV_LOOKUP
788c9700
RK
365 help
366 Support for Freescale MXC/iMX-based family of processors
367
1d3f33d5
SG
368config ARCH_MXS
369 bool "Freescale MXS-based"
370 select GENERIC_CLOCKEVENTS
371 select ARCH_REQUIRE_GPIOLIB
b9214b97 372 select CLKDEV_LOOKUP
1d3f33d5
SG
373 help
374 Support for Freescale MXS-based family of processors
375
7bd0f2f5 376config ARCH_STMP3XXX
377 bool "Freescale STMP3xxx"
378 select CPU_ARM926T
6d803ba7 379 select CLKDEV_LOOKUP
7bd0f2f5 380 select ARCH_REQUIRE_GPIOLIB
7bd0f2f5 381 select GENERIC_CLOCKEVENTS
7bd0f2f5 382 select USB_ARCH_HAS_EHCI
383 help
384 Support for systems based on the Freescale 3xxx CPUs.
385
4af6fee1
DS
386config ARCH_NETX
387 bool "Hilscher NetX based"
c750815e 388 select CPU_ARM926T
4af6fee1 389 select ARM_VIC
2fcfe6b8 390 select GENERIC_CLOCKEVENTS
f999b8bd 391 help
4af6fee1
DS
392 This enables support for systems based on the Hilscher NetX Soc
393
394config ARCH_H720X
395 bool "Hynix HMS720x-based"
c750815e 396 select CPU_ARM720T
4af6fee1 397 select ISA_DMA_API
5cfc8ee0 398 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
399 help
400 This enables support for systems based on the Hynix HMS720x
401
3b938be6
RK
402config ARCH_IOP13XX
403 bool "IOP13xx-based"
404 depends on MMU
c750815e 405 select CPU_XSC3
3b938be6
RK
406 select PLAT_IOP
407 select PCI
408 select ARCH_SUPPORTS_MSI
8d5796d2 409 select VMSPLIT_1G
3b938be6
RK
410 help
411 Support for Intel's IOP13XX (XScale) family of processors.
412
3f7e5815
LB
413config ARCH_IOP32X
414 bool "IOP32x-based"
a4f7e763 415 depends on MMU
c750815e 416 select CPU_XSCALE
7ae1f7ec 417 select PLAT_IOP
f7e68bbf 418 select PCI
bb2b180c 419 select ARCH_REQUIRE_GPIOLIB
f999b8bd 420 help
3f7e5815
LB
421 Support for Intel's 80219 and IOP32X (XScale) family of
422 processors.
423
424config ARCH_IOP33X
425 bool "IOP33x-based"
426 depends on MMU
c750815e 427 select CPU_XSCALE
7ae1f7ec 428 select PLAT_IOP
3f7e5815 429 select PCI
bb2b180c 430 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
431 help
432 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 433
3b938be6
RK
434config ARCH_IXP23XX
435 bool "IXP23XX-based"
a4f7e763 436 depends on MMU
c750815e 437 select CPU_XSC3
3b938be6 438 select PCI
5cfc8ee0 439 select ARCH_USES_GETTIMEOFFSET
f999b8bd 440 help
3b938be6 441 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
442
443config ARCH_IXP2000
444 bool "IXP2400/2800-based"
a4f7e763 445 depends on MMU
c750815e 446 select CPU_XSCALE
f7e68bbf 447 select PCI
5cfc8ee0 448 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
449 help
450 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 451
3b938be6
RK
452config ARCH_IXP4XX
453 bool "IXP4xx-based"
a4f7e763 454 depends on MMU
c750815e 455 select CPU_XSCALE
8858e9af 456 select GENERIC_GPIO
3b938be6 457 select GENERIC_CLOCKEVENTS
5b0d495c 458 select HAVE_SCHED_CLOCK
0b05da72 459 select MIGHT_HAVE_PCI
485bdde7 460 select DMABOUNCE if PCI
c4713074 461 help
3b938be6 462 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 463
edabd38e
SB
464config ARCH_DOVE
465 bool "Marvell Dove"
c786282e 466 select CPU_V6K
edabd38e 467 select PCI
edabd38e 468 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
469 select GENERIC_CLOCKEVENTS
470 select PLAT_ORION
471 help
472 Support for the Marvell Dove SoC 88AP510
473
651c74c7
SB
474config ARCH_KIRKWOOD
475 bool "Marvell Kirkwood"
c750815e 476 select CPU_FEROCEON
651c74c7 477 select PCI
a8865655 478 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
479 select GENERIC_CLOCKEVENTS
480 select PLAT_ORION
481 help
482 Support for the following Marvell Kirkwood series SoCs:
483 88F6180, 88F6192 and 88F6281.
484
777f9beb
LB
485config ARCH_LOKI
486 bool "Marvell Loki (88RC8480)"
c750815e 487 select CPU_FEROCEON
777f9beb
LB
488 select GENERIC_CLOCKEVENTS
489 select PLAT_ORION
490 help
491 Support for the Marvell Loki (88RC8480) SoC.
492
40805949
KW
493config ARCH_LPC32XX
494 bool "NXP LPC32XX"
495 select CPU_ARM926T
496 select ARCH_REQUIRE_GPIOLIB
497 select HAVE_IDE
498 select ARM_AMBA
499 select USB_ARCH_HAS_OHCI
6d803ba7 500 select CLKDEV_LOOKUP
40805949
KW
501 select GENERIC_TIME
502 select GENERIC_CLOCKEVENTS
503 help
504 Support for the NXP LPC32XX family of processors
505
794d15b2
SS
506config ARCH_MV78XX0
507 bool "Marvell MV78xx0"
c750815e 508 select CPU_FEROCEON
794d15b2 509 select PCI
a8865655 510 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
511 select GENERIC_CLOCKEVENTS
512 select PLAT_ORION
513 help
514 Support for the following Marvell MV78xx0 series SoCs:
515 MV781x0, MV782x0.
516
9dd0b194 517config ARCH_ORION5X
585cf175
TP
518 bool "Marvell Orion"
519 depends on MMU
c750815e 520 select CPU_FEROCEON
038ee083 521 select PCI
a8865655 522 select ARCH_REQUIRE_GPIOLIB
51cbff1d 523 select GENERIC_CLOCKEVENTS
69b02f6a 524 select PLAT_ORION
585cf175 525 help
9dd0b194 526 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 527 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 528 Orion-2 (5281), Orion-1-90 (6183).
585cf175 529
788c9700 530config ARCH_MMP
2f7e8fae 531 bool "Marvell PXA168/910/MMP2"
788c9700 532 depends on MMU
788c9700 533 select ARCH_REQUIRE_GPIOLIB
6d803ba7 534 select CLKDEV_LOOKUP
788c9700 535 select GENERIC_CLOCKEVENTS
28bb7bc6 536 select HAVE_SCHED_CLOCK
788c9700
RK
537 select TICK_ONESHOT
538 select PLAT_PXA
0bd86961 539 select SPARSE_IRQ
788c9700 540 help
2f7e8fae 541 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
542
543config ARCH_KS8695
544 bool "Micrel/Kendin KS8695"
545 select CPU_ARM922T
98830bc9 546 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 547 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
548 help
549 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
550 System-on-Chip devices.
551
552config ARCH_NS9XXX
553 bool "NetSilicon NS9xxx"
554 select CPU_ARM926T
555 select GENERIC_GPIO
788c9700
RK
556 select GENERIC_CLOCKEVENTS
557 select HAVE_CLK
558 help
559 Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
560 System.
561
562 <http://www.digi.com/products/microprocessors/index.jsp>
563
564config ARCH_W90X900
565 bool "Nuvoton W90X900 CPU"
566 select CPU_ARM926T
c52d3d68 567 select ARCH_REQUIRE_GPIOLIB
6d803ba7 568 select CLKDEV_LOOKUP
58b5369e 569 select GENERIC_CLOCKEVENTS
788c9700 570 help
a8bc4ead 571 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
572 At present, the w90x900 has been renamed nuc900, regarding
573 the ARM series product line, you can login the following
574 link address to know more.
575
576 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
577 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 578
a62e9030 579config ARCH_NUC93X
580 bool "Nuvoton NUC93X CPU"
581 select CPU_ARM926T
6d803ba7 582 select CLKDEV_LOOKUP
a62e9030 583 help
584 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
585 low-power and high performance MPEG-4/JPEG multimedia controller chip.
586
c5f80065
EG
587config ARCH_TEGRA
588 bool "NVIDIA Tegra"
4073723a 589 select CLKDEV_LOOKUP
c5f80065
EG
590 select GENERIC_TIME
591 select GENERIC_CLOCKEVENTS
592 select GENERIC_GPIO
593 select HAVE_CLK
e3f4c0ab 594 select HAVE_SCHED_CLOCK
c5f80065 595 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 596 select ARCH_HAS_CPUFREQ
c5f80065
EG
597 help
598 This enables support for NVIDIA Tegra based systems (Tegra APX,
599 Tegra 6xx and Tegra 2 series).
600
4af6fee1
DS
601config ARCH_PNX4008
602 bool "Philips Nexperia PNX4008 Mobile"
c750815e 603 select CPU_ARM926T
6d803ba7 604 select CLKDEV_LOOKUP
5cfc8ee0 605 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
606 help
607 This enables support for Philips PNX4008 mobile platform.
608
1da177e4 609config ARCH_PXA
2c8086a5 610 bool "PXA2xx/PXA3xx-based"
a4f7e763 611 depends on MMU
034d2f5a 612 select ARCH_MTD_XIP
89c52ed4 613 select ARCH_HAS_CPUFREQ
6d803ba7 614 select CLKDEV_LOOKUP
7444a72e 615 select ARCH_REQUIRE_GPIOLIB
981d0f39 616 select GENERIC_CLOCKEVENTS
7ce83018 617 select HAVE_SCHED_CLOCK
a88264c2 618 select TICK_ONESHOT
bd5ce433 619 select PLAT_PXA
6ac6b817 620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
788c9700
RK
624config ARCH_MSM
625 bool "Qualcomm MSM"
4b536b8d 626 select HAVE_CLK
49cbe786 627 select GENERIC_CLOCKEVENTS
923a081c 628 select ARCH_REQUIRE_GPIOLIB
bd32344a 629 select CLKDEV_LOOKUP
49cbe786 630 help
4b53eb4f
DW
631 Support for Qualcomm MSM/QSD based systems. This runs on the
632 apps processor of the MSM/QSD and depends on a shared memory
633 interface to the modem processor which runs the baseband
634 stack and controls some vital subsystems
635 (clock and power control, etc).
49cbe786 636
c793c1b0 637config ARCH_SHMOBILE
6d72ad35
PM
638 bool "Renesas SH-Mobile / R-Mobile"
639 select HAVE_CLK
5e93c6b4 640 select CLKDEV_LOOKUP
6d72ad35
PM
641 select GENERIC_CLOCKEVENTS
642 select NO_IOPORT
643 select SPARSE_IRQ
60f1435c 644 select MULTI_IRQ_HANDLER
c793c1b0 645 help
6d72ad35 646 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 647
1da177e4
LT
648config ARCH_RPC
649 bool "RiscPC"
650 select ARCH_ACORN
651 select FIQ
652 select TIMER_ACORN
a08b6b79 653 select ARCH_MAY_HAVE_PC_FDC
341eb781 654 select HAVE_PATA_PLATFORM
065909b9 655 select ISA_DMA_API
5ea81769 656 select NO_IOPORT
07f841b7 657 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 658 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
659 help
660 On the Acorn Risc-PC, Linux can support the internal IDE disk and
661 CD-ROM interface, serial and parallel port, and the floppy drive.
662
663config ARCH_SA1100
664 bool "SA1100-based"
c750815e 665 select CPU_SA1100
f7e68bbf 666 select ISA
05944d74 667 select ARCH_SPARSEMEM_ENABLE
034d2f5a 668 select ARCH_MTD_XIP
89c52ed4 669 select ARCH_HAS_CPUFREQ
1937f5b9 670 select CPU_FREQ
3e238be2 671 select GENERIC_CLOCKEVENTS
9483a578 672 select HAVE_CLK
5094b92f 673 select HAVE_SCHED_CLOCK
3e238be2 674 select TICK_ONESHOT
7444a72e 675 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
676 help
677 Support for StrongARM 11x0 based boards.
1da177e4
LT
678
679config ARCH_S3C2410
63b1f51b 680 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 681 select GENERIC_GPIO
9d56c02a 682 select ARCH_HAS_CPUFREQ
9483a578 683 select HAVE_CLK
5cfc8ee0 684 select ARCH_USES_GETTIMEOFFSET
20676c15 685 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
686 help
687 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
688 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 689 the Samsung SMDK2410 development board (and derivatives).
1da177e4 690
63b1f51b
BD
691 Note, the S3C2416 and the S3C2450 are so close that they even share
692 the same SoC ID code. This means that there is no seperate machine
693 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
694
a08ab637
BD
695config ARCH_S3C64XX
696 bool "Samsung S3C64XX"
89f1fa08 697 select PLAT_SAMSUNG
89f0ce72 698 select CPU_V6
89f0ce72 699 select ARM_VIC
a08ab637 700 select HAVE_CLK
89f0ce72 701 select NO_IOPORT
5cfc8ee0 702 select ARCH_USES_GETTIMEOFFSET
89c52ed4 703 select ARCH_HAS_CPUFREQ
89f0ce72
BD
704 select ARCH_REQUIRE_GPIOLIB
705 select SAMSUNG_CLKSRC
706 select SAMSUNG_IRQ_VIC_TIMER
707 select SAMSUNG_IRQ_UART
708 select S3C_GPIO_TRACK
709 select S3C_GPIO_PULL_UPDOWN
710 select S3C_GPIO_CFG_S3C24XX
711 select S3C_GPIO_CFG_S3C64XX
712 select S3C_DEV_NAND
713 select USB_ARCH_HAS_OHCI
714 select SAMSUNG_GPIOLIB_4BIT
20676c15 715 select HAVE_S3C2410_I2C if I2C
c39d8d55 716 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
717 help
718 Samsung S3C64XX series based systems
719
49b7a491
KK
720config ARCH_S5P64X0
721 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
722 select CPU_V6
723 select GENERIC_GPIO
724 select HAVE_CLK
c39d8d55 725 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
726 select GENERIC_CLOCKEVENTS
727 select HAVE_SCHED_CLOCK
20676c15 728 select HAVE_S3C2410_I2C if I2C
754961a8 729 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 730 help
49b7a491
KK
731 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
732 SMDK6450.
c4ffccdd 733
550db7f1
KK
734config ARCH_S5P6442
735 bool "Samsung S5P6442"
736 select CPU_V6
737 select GENERIC_GPIO
738 select HAVE_CLK
925c68cd 739 select ARCH_USES_GETTIMEOFFSET
c39d8d55 740 select HAVE_S3C2410_WATCHDOG if WATCHDOG
550db7f1
KK
741 help
742 Samsung S5P6442 CPU based systems
743
acc84707
MS
744config ARCH_S5PC100
745 bool "Samsung S5PC100"
5a7652f2
BM
746 select GENERIC_GPIO
747 select HAVE_CLK
748 select CPU_V7
d6d502fa 749 select ARM_L1_CACHE_SHIFT_6
925c68cd 750 select ARCH_USES_GETTIMEOFFSET
20676c15 751 select HAVE_S3C2410_I2C if I2C
754961a8 752 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 753 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 754 help
acc84707 755 Samsung S5PC100 series based systems
5a7652f2 756
170f4e42
KK
757config ARCH_S5PV210
758 bool "Samsung S5PV210/S5PC110"
759 select CPU_V7
eecb6a84 760 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
761 select GENERIC_GPIO
762 select HAVE_CLK
763 select ARM_L1_CACHE_SHIFT_6
d8144aea 764 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
765 select GENERIC_CLOCKEVENTS
766 select HAVE_SCHED_CLOCK
20676c15 767 select HAVE_S3C2410_I2C if I2C
754961a8 768 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 769 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
770 help
771 Samsung S5PV210/S5PC110 series based systems
772
10606aad
KK
773config ARCH_EXYNOS4
774 bool "Samsung EXYNOS4"
cc0e72b8 775 select CPU_V7
f567fa6f 776 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
777 select GENERIC_GPIO
778 select HAVE_CLK
b333fb16 779 select ARCH_HAS_CPUFREQ
cc0e72b8 780 select GENERIC_CLOCKEVENTS
754961a8 781 select HAVE_S3C_RTC if RTC_CLASS
20676c15 782 select HAVE_S3C2410_I2C if I2C
c39d8d55 783 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 784 help
10606aad 785 Samsung EXYNOS4 series based systems
cc0e72b8 786
1da177e4
LT
787config ARCH_SHARK
788 bool "Shark"
c750815e 789 select CPU_SA110
f7e68bbf
RK
790 select ISA
791 select ISA_DMA
3bca103a 792 select ZONE_DMA
f7e68bbf 793 select PCI
5cfc8ee0 794 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
795 help
796 Support for the StrongARM based Digital DNARD machine, also known
797 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 798
83ef3338
HK
799config ARCH_TCC_926
800 bool "Telechips TCC ARM926-based systems"
801 select CPU_ARM926T
802 select HAVE_CLK
6d803ba7 803 select CLKDEV_LOOKUP
83ef3338
HK
804 select GENERIC_CLOCKEVENTS
805 help
806 Support for Telechips TCC ARM926-based systems.
807
d98aac75
LW
808config ARCH_U300
809 bool "ST-Ericsson U300 Series"
810 depends on MMU
811 select CPU_ARM926T
5c21b7ca 812 select HAVE_SCHED_CLOCK
bc581770 813 select HAVE_TCM
d98aac75
LW
814 select ARM_AMBA
815 select ARM_VIC
d98aac75 816 select GENERIC_CLOCKEVENTS
6d803ba7 817 select CLKDEV_LOOKUP
d98aac75
LW
818 select GENERIC_GPIO
819 help
820 Support for ST-Ericsson U300 series mobile platforms.
821
ccf50e23
RK
822config ARCH_U8500
823 bool "ST-Ericsson U8500 Series"
824 select CPU_V7
825 select ARM_AMBA
ccf50e23 826 select GENERIC_CLOCKEVENTS
6d803ba7 827 select CLKDEV_LOOKUP
94bdc0e2 828 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 829 select ARCH_HAS_CPUFREQ
ccf50e23
RK
830 help
831 Support for ST-Ericsson's Ux500 architecture
832
833config ARCH_NOMADIK
834 bool "STMicroelectronics Nomadik"
835 select ARM_AMBA
836 select ARM_VIC
837 select CPU_ARM926T
6d803ba7 838 select CLKDEV_LOOKUP
ccf50e23 839 select GENERIC_CLOCKEVENTS
ccf50e23
RK
840 select ARCH_REQUIRE_GPIOLIB
841 help
842 Support for the Nomadik platform by ST-Ericsson
843
7c6337e2
KH
844config ARCH_DAVINCI
845 bool "TI DaVinci"
7c6337e2 846 select GENERIC_CLOCKEVENTS
dce1115b 847 select ARCH_REQUIRE_GPIOLIB
3bca103a 848 select ZONE_DMA
9232fcc9 849 select HAVE_IDE
6d803ba7 850 select CLKDEV_LOOKUP
20e9969b 851 select GENERIC_ALLOCATOR
ae88e05a 852 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
853 help
854 Support for TI's DaVinci platform.
855
3b938be6
RK
856config ARCH_OMAP
857 bool "TI OMAP"
9483a578 858 select HAVE_CLK
7444a72e 859 select ARCH_REQUIRE_GPIOLIB
89c52ed4 860 select ARCH_HAS_CPUFREQ
06cad098 861 select GENERIC_CLOCKEVENTS
dc548fbb 862 select HAVE_SCHED_CLOCK
9af915da 863 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 864 help
6e457bb0 865 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 866
cee37e50
VK
867config PLAT_SPEAR
868 bool "ST SPEAr"
869 select ARM_AMBA
870 select ARCH_REQUIRE_GPIOLIB
6d803ba7 871 select CLKDEV_LOOKUP
cee37e50 872 select GENERIC_CLOCKEVENTS
cee37e50
VK
873 select HAVE_CLK
874 help
875 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
876
21f47fbc
AC
877config ARCH_VT8500
878 bool "VIA/WonderMedia 85xx"
879 select CPU_ARM926T
880 select GENERIC_GPIO
881 select ARCH_HAS_CPUFREQ
882 select GENERIC_CLOCKEVENTS
883 select ARCH_REQUIRE_GPIOLIB
884 select HAVE_PWM
885 help
886 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1da177e4
LT
887endchoice
888
ccf50e23
RK
889#
890# This is sorted alphabetically by mach-* pathname. However, plat-*
891# Kconfigs may be included either alphabetically (according to the
892# plat- suffix) or along side the corresponding mach-* source.
893#
95b8f20f
RK
894source "arch/arm/mach-at91/Kconfig"
895
896source "arch/arm/mach-bcmring/Kconfig"
897
1da177e4
LT
898source "arch/arm/mach-clps711x/Kconfig"
899
d94f944e
AV
900source "arch/arm/mach-cns3xxx/Kconfig"
901
95b8f20f
RK
902source "arch/arm/mach-davinci/Kconfig"
903
904source "arch/arm/mach-dove/Kconfig"
905
e7736d47
LB
906source "arch/arm/mach-ep93xx/Kconfig"
907
1da177e4
LT
908source "arch/arm/mach-footbridge/Kconfig"
909
59d3a193
PZ
910source "arch/arm/mach-gemini/Kconfig"
911
95b8f20f
RK
912source "arch/arm/mach-h720x/Kconfig"
913
1da177e4
LT
914source "arch/arm/mach-integrator/Kconfig"
915
3f7e5815
LB
916source "arch/arm/mach-iop32x/Kconfig"
917
918source "arch/arm/mach-iop33x/Kconfig"
1da177e4 919
285f5fa7
DW
920source "arch/arm/mach-iop13xx/Kconfig"
921
1da177e4
LT
922source "arch/arm/mach-ixp4xx/Kconfig"
923
924source "arch/arm/mach-ixp2000/Kconfig"
925
c4713074
LB
926source "arch/arm/mach-ixp23xx/Kconfig"
927
95b8f20f
RK
928source "arch/arm/mach-kirkwood/Kconfig"
929
930source "arch/arm/mach-ks8695/Kconfig"
931
777f9beb
LB
932source "arch/arm/mach-loki/Kconfig"
933
40805949
KW
934source "arch/arm/mach-lpc32xx/Kconfig"
935
95b8f20f
RK
936source "arch/arm/mach-msm/Kconfig"
937
794d15b2
SS
938source "arch/arm/mach-mv78xx0/Kconfig"
939
95b8f20f 940source "arch/arm/plat-mxc/Kconfig"
1da177e4 941
1d3f33d5
SG
942source "arch/arm/mach-mxs/Kconfig"
943
95b8f20f 944source "arch/arm/mach-netx/Kconfig"
49cbe786 945
95b8f20f
RK
946source "arch/arm/mach-nomadik/Kconfig"
947source "arch/arm/plat-nomadik/Kconfig"
948
949source "arch/arm/mach-ns9xxx/Kconfig"
1da177e4 950
186f93ea 951source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 952
d48af15e
TL
953source "arch/arm/plat-omap/Kconfig"
954
955source "arch/arm/mach-omap1/Kconfig"
1da177e4 956
1dbae815
TL
957source "arch/arm/mach-omap2/Kconfig"
958
9dd0b194 959source "arch/arm/mach-orion5x/Kconfig"
585cf175 960
95b8f20f
RK
961source "arch/arm/mach-pxa/Kconfig"
962source "arch/arm/plat-pxa/Kconfig"
585cf175 963
95b8f20f
RK
964source "arch/arm/mach-mmp/Kconfig"
965
966source "arch/arm/mach-realview/Kconfig"
967
968source "arch/arm/mach-sa1100/Kconfig"
edabd38e 969
cf383678 970source "arch/arm/plat-samsung/Kconfig"
a21765a7 971source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 972source "arch/arm/plat-s5p/Kconfig"
a21765a7 973
cee37e50 974source "arch/arm/plat-spear/Kconfig"
a21765a7 975
83ef3338
HK
976source "arch/arm/plat-tcc/Kconfig"
977
a21765a7
BD
978if ARCH_S3C2410
979source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 980source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 981source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 982source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 983source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 984source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 985endif
1da177e4 986
a08ab637 987if ARCH_S3C64XX
431107ea 988source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
989endif
990
49b7a491 991source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 992
550db7f1 993source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 994
5a7652f2 995source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 996
170f4e42
KK
997source "arch/arm/mach-s5pv210/Kconfig"
998
10606aad 999source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 1000
882d01f9 1001source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1002
882d01f9 1003source "arch/arm/plat-stmp3xxx/Kconfig"
9e73c84c 1004
c5f80065
EG
1005source "arch/arm/mach-tegra/Kconfig"
1006
95b8f20f 1007source "arch/arm/mach-u300/Kconfig"
1da177e4 1008
95b8f20f 1009source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1010
1011source "arch/arm/mach-versatile/Kconfig"
1012
ceade897
RK
1013source "arch/arm/mach-vexpress/Kconfig"
1014
21f47fbc
AC
1015source "arch/arm/mach-vt8500/Kconfig"
1016
7ec80ddf 1017source "arch/arm/mach-w90x900/Kconfig"
1018
1da177e4
LT
1019# Definitions to make life easier
1020config ARCH_ACORN
1021 bool
1022
7ae1f7ec
LB
1023config PLAT_IOP
1024 bool
469d3044 1025 select GENERIC_CLOCKEVENTS
08f26b1e 1026 select HAVE_SCHED_CLOCK
7ae1f7ec 1027
69b02f6a
LB
1028config PLAT_ORION
1029 bool
f06a1624 1030 select HAVE_SCHED_CLOCK
69b02f6a 1031
bd5ce433
EM
1032config PLAT_PXA
1033 bool
1034
f4b8b319
RK
1035config PLAT_VERSATILE
1036 bool
1037
e3887714
RK
1038config ARM_TIMER_SP804
1039 bool
1040
1da177e4
LT
1041source arch/arm/mm/Kconfig
1042
afe4b25e
LB
1043config IWMMXT
1044 bool "Enable iWMMXt support"
ef6c8445
HZ
1045 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1046 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1047 help
1048 Enable support for iWMMXt context switching at run time if
1049 running on a CPU that supports it.
1050
1da177e4
LT
1051# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1052config XSCALE_PMU
1053 bool
1054 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1055 default y
1056
0f4f0672 1057config CPU_HAS_PMU
e399b1a4 1058 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1059 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1060 default y
1061 bool
1062
52108641 1063config MULTI_IRQ_HANDLER
1064 bool
1065 help
1066 Allow each machine to specify it's own IRQ handler at run time.
1067
3b93e7b0
HC
1068if !MMU
1069source "arch/arm/Kconfig-nommu"
1070endif
1071
9cba3ccc
CM
1072config ARM_ERRATA_411920
1073 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1074 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1075 help
1076 Invalidation of the Instruction Cache operation can
1077 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1078 It does not affect the MPCore. This option enables the ARM Ltd.
1079 recommended workaround.
1080
7ce236fc
CM
1081config ARM_ERRATA_430973
1082 bool "ARM errata: Stale prediction on replaced interworking branch"
1083 depends on CPU_V7
1084 help
1085 This option enables the workaround for the 430973 Cortex-A8
1086 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1087 interworking branch is replaced with another code sequence at the
1088 same virtual address, whether due to self-modifying code or virtual
1089 to physical address re-mapping, Cortex-A8 does not recover from the
1090 stale interworking branch prediction. This results in Cortex-A8
1091 executing the new code sequence in the incorrect ARM or Thumb state.
1092 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1093 and also flushes the branch target cache at every context switch.
1094 Note that setting specific bits in the ACTLR register may not be
1095 available in non-secure mode.
1096
855c551f
CM
1097config ARM_ERRATA_458693
1098 bool "ARM errata: Processor deadlock when a false hazard is created"
1099 depends on CPU_V7
1100 help
1101 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1102 erratum. For very specific sequences of memory operations, it is
1103 possible for a hazard condition intended for a cache line to instead
1104 be incorrectly associated with a different cache line. This false
1105 hazard might then cause a processor deadlock. The workaround enables
1106 the L1 caching of the NEON accesses and disables the PLD instruction
1107 in the ACTLR register. Note that setting specific bits in the ACTLR
1108 register may not be available in non-secure mode.
1109
0516e464
CM
1110config ARM_ERRATA_460075
1111 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1112 depends on CPU_V7
1113 help
1114 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1115 erratum. Any asynchronous access to the L2 cache may encounter a
1116 situation in which recent store transactions to the L2 cache are lost
1117 and overwritten with stale memory contents from external memory. The
1118 workaround disables the write-allocate mode for the L2 cache via the
1119 ACTLR register. Note that setting specific bits in the ACTLR register
1120 may not be available in non-secure mode.
1121
9f05027c
WD
1122config ARM_ERRATA_742230
1123 bool "ARM errata: DMB operation may be faulty"
1124 depends on CPU_V7 && SMP
1125 help
1126 This option enables the workaround for the 742230 Cortex-A9
1127 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1128 between two write operations may not ensure the correct visibility
1129 ordering of the two writes. This workaround sets a specific bit in
1130 the diagnostic register of the Cortex-A9 which causes the DMB
1131 instruction to behave as a DSB, ensuring the correct behaviour of
1132 the two writes.
1133
a672e99b
WD
1134config ARM_ERRATA_742231
1135 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1136 depends on CPU_V7 && SMP
1137 help
1138 This option enables the workaround for the 742231 Cortex-A9
1139 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1140 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1141 accessing some data located in the same cache line, may get corrupted
1142 data due to bad handling of the address hazard when the line gets
1143 replaced from one of the CPUs at the same time as another CPU is
1144 accessing it. This workaround sets specific bits in the diagnostic
1145 register of the Cortex-A9 which reduces the linefill issuing
1146 capabilities of the processor.
1147
9e65582a
SS
1148config PL310_ERRATA_588369
1149 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1150 depends on CACHE_L2X0
9e65582a
SS
1151 help
1152 The PL310 L2 cache controller implements three types of Clean &
1153 Invalidate maintenance operations: by Physical Address
1154 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1155 They are architecturally defined to behave as the execution of a
1156 clean operation followed immediately by an invalidate operation,
1157 both performing to the same memory location. This functionality
1158 is not correctly implemented in PL310 as clean lines are not
2839e06c 1159 invalidated as a result of these operations.
cdf357f1
WD
1160
1161config ARM_ERRATA_720789
1162 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1163 depends on CPU_V7 && SMP
1164 help
1165 This option enables the workaround for the 720789 Cortex-A9 (prior to
1166 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1167 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1168 As a consequence of this erratum, some TLB entries which should be
1169 invalidated are not, resulting in an incoherency in the system page
1170 tables. The workaround changes the TLB flushing routines to invalidate
1171 entries regardless of the ASID.
475d92fc 1172
1f0090a1
RK
1173config PL310_ERRATA_727915
1174 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1175 depends on CACHE_L2X0
1176 help
1177 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1178 operation (offset 0x7FC). This operation runs in background so that
1179 PL310 can handle normal accesses while it is in progress. Under very
1180 rare circumstances, due to this erratum, write data can be lost when
1181 PL310 treats a cacheable write transaction during a Clean &
1182 Invalidate by Way operation.
1183
475d92fc
WD
1184config ARM_ERRATA_743622
1185 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1186 depends on CPU_V7
1187 help
1188 This option enables the workaround for the 743622 Cortex-A9
1189 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1190 optimisation in the Cortex-A9 Store Buffer may lead to data
1191 corruption. This workaround sets a specific bit in the diagnostic
1192 register of the Cortex-A9 which disables the Store Buffer
1193 optimisation, preventing the defect from occurring. This has no
1194 visible impact on the overall performance or power consumption of the
1195 processor.
1196
9a27c27c
WD
1197config ARM_ERRATA_751472
1198 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1199 depends on CPU_V7 && SMP
1200 help
1201 This option enables the workaround for the 751472 Cortex-A9 (prior
1202 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1203 completion of a following broadcasted operation if the second
1204 operation is received by a CPU before the ICIALLUIS has completed,
1205 potentially leading to corrupted entries in the cache or TLB.
1206
885028e4
SK
1207config ARM_ERRATA_753970
1208 bool "ARM errata: cache sync operation may be faulty"
1209 depends on CACHE_PL310
1210 help
1211 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1212
1213 Under some condition the effect of cache sync operation on
1214 the store buffer still remains when the operation completes.
1215 This means that the store buffer is always asked to drain and
1216 this prevents it from merging any further writes. The workaround
1217 is to replace the normal offset of cache sync operation (0x730)
1218 by another offset targeting an unmapped PL310 register 0x740.
1219 This has the same effect as the cache sync operation: store buffer
1220 drain and waiting for all buffers empty.
1221
fcbdc5fe
WD
1222config ARM_ERRATA_754322
1223 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1224 depends on CPU_V7
1225 help
1226 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1227 r3p*) erratum. A speculative memory access may cause a page table walk
1228 which starts prior to an ASID switch but completes afterwards. This
1229 can populate the micro-TLB with a stale entry which may be hit with
1230 the new ASID. This workaround places two dsb instructions in the mm
1231 switching code so that no page table walks can cross the ASID switch.
1232
5dab26af
WD
1233config ARM_ERRATA_754327
1234 bool "ARM errata: no automatic Store Buffer drain"
1235 depends on CPU_V7 && SMP
1236 help
1237 This option enables the workaround for the 754327 Cortex-A9 (prior to
1238 r2p0) erratum. The Store Buffer does not have any automatic draining
1239 mechanism and therefore a livelock may occur if an external agent
1240 continuously polls a memory location waiting to observe an update.
1241 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1242 written polling loops from denying visibility of updates to memory.
1243
1da177e4
LT
1244endmenu
1245
1246source "arch/arm/common/Kconfig"
1247
1da177e4
LT
1248menu "Bus support"
1249
1250config ARM_AMBA
1251 bool
1252
1253config ISA
1254 bool
1da177e4
LT
1255 help
1256 Find out whether you have ISA slots on your motherboard. ISA is the
1257 name of a bus system, i.e. the way the CPU talks to the other stuff
1258 inside your box. Other bus systems are PCI, EISA, MicroChannel
1259 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1260 newer boards don't support it. If you have ISA, say Y, otherwise N.
1261
065909b9 1262# Select ISA DMA controller support
1da177e4
LT
1263config ISA_DMA
1264 bool
065909b9 1265 select ISA_DMA_API
1da177e4 1266
065909b9 1267# Select ISA DMA interface
5cae841b
AV
1268config ISA_DMA_API
1269 bool
5cae841b 1270
1da177e4 1271config PCI
0b05da72 1272 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1273 help
1274 Find out whether you have a PCI motherboard. PCI is the name of a
1275 bus system, i.e. the way the CPU talks to the other stuff inside
1276 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1277 VESA. If you have PCI, say Y, otherwise N.
1278
52882173
AV
1279config PCI_DOMAINS
1280 bool
1281 depends on PCI
1282
b080ac8a
MRJ
1283config PCI_NANOENGINE
1284 bool "BSE nanoEngine PCI support"
1285 depends on SA1100_NANOENGINE
1286 help
1287 Enable PCI on the BSE nanoEngine board.
1288
36e23590
MW
1289config PCI_SYSCALL
1290 def_bool PCI
1291
1da177e4
LT
1292# Select the host bridge type
1293config PCI_HOST_VIA82C505
1294 bool
1295 depends on PCI && ARCH_SHARK
1296 default y
1297
a0113a99
MR
1298config PCI_HOST_ITE8152
1299 bool
1300 depends on PCI && MACH_ARMCORE
1301 default y
1302 select DMABOUNCE
1303
1da177e4
LT
1304source "drivers/pci/Kconfig"
1305
1306source "drivers/pcmcia/Kconfig"
1307
1308endmenu
1309
1310menu "Kernel Features"
1311
0567a0c0
KH
1312source "kernel/time/Kconfig"
1313
1da177e4
LT
1314config SMP
1315 bool "Symmetric Multi-Processing (EXPERIMENTAL)"
971acb9b 1316 depends on EXPERIMENTAL
fbb4ddac 1317 depends on CPU_V6K || CPU_V7
bc28248e 1318 depends on GENERIC_CLOCKEVENTS
971acb9b 1319 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1320 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1321 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1322 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1323 select USE_GENERIC_SMP_HELPERS
89c3dedf 1324 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1325 help
1326 This enables support for systems with more than one CPU. If you have
1327 a system with only one CPU, like most personal computers, say N. If
1328 you have a system with more than one CPU, say Y.
1329
1330 If you say N here, the kernel will run on single and multiprocessor
1331 machines, but will use only one CPU of a multiprocessor machine. If
1332 you say Y here, the kernel will run on many, but not all, single
1333 processor machines. On a single processor machine, the kernel will
1334 run faster if you say N here.
1335
03502faa 1336 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1337 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1338 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1339
1340 If you don't know what to do here, say N.
1341
f00ec48f
RK
1342config SMP_ON_UP
1343 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1344 depends on EXPERIMENTAL
4d2692a7 1345 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1346 default y
1347 help
1348 SMP kernels contain instructions which fail on non-SMP processors.
1349 Enabling this option allows the kernel to modify itself to make
1350 these instructions safe. Disabling it allows about 1K of space
1351 savings.
1352
1353 If you don't know what to do here, say Y.
1354
a8cbcd92
RK
1355config HAVE_ARM_SCU
1356 bool
1357 depends on SMP
1358 help
1359 This option enables support for the ARM system coherency unit
1360
f32f4ce2
RK
1361config HAVE_ARM_TWD
1362 bool
1363 depends on SMP
15095bb0 1364 select TICK_ONESHOT
f32f4ce2
RK
1365 help
1366 This options enables support for the ARM timer and watchdog unit
1367
8d5796d2
LB
1368choice
1369 prompt "Memory split"
1370 default VMSPLIT_3G
1371 help
1372 Select the desired split between kernel and user memory.
1373
1374 If you are not absolutely sure what you are doing, leave this
1375 option alone!
1376
1377 config VMSPLIT_3G
1378 bool "3G/1G user/kernel split"
1379 config VMSPLIT_2G
1380 bool "2G/2G user/kernel split"
1381 config VMSPLIT_1G
1382 bool "1G/3G user/kernel split"
1383endchoice
1384
1385config PAGE_OFFSET
1386 hex
1387 default 0x40000000 if VMSPLIT_1G
1388 default 0x80000000 if VMSPLIT_2G
1389 default 0xC0000000
1390
1da177e4
LT
1391config NR_CPUS
1392 int "Maximum number of CPUs (2-32)"
1393 range 2 32
1394 depends on SMP
1395 default "4"
1396
a054a811
RK
1397config HOTPLUG_CPU
1398 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1399 depends on SMP && HOTPLUG && EXPERIMENTAL
176bfc44 1400 depends on !ARCH_MSM
a054a811
RK
1401 help
1402 Say Y here to experiment with turning CPUs off and on. CPUs
1403 can be controlled through /sys/devices/system/cpu.
1404
37ee16ae
RK
1405config LOCAL_TIMERS
1406 bool "Use local timer interrupts"
971acb9b 1407 depends on SMP
37ee16ae 1408 default y
30d8bead 1409 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1410 help
1411 Enable support for local timers on SMP platforms, rather then the
1412 legacy IPI broadcast method. Local timers allows the system
1413 accounting to be spread across the timer interval, preventing a
1414 "thundering herd" at every timer tick.
1415
d45a398f 1416source kernel/Kconfig.preempt
1da177e4 1417
f8065813
RK
1418config HZ
1419 int
49b7a491 1420 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
10606aad 1421 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1422 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1423 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1424 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1425 default 100
1426
16c79651 1427config THUMB2_KERNEL
4a50bfe3 1428 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1429 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1430 select AEABI
1431 select ARM_ASM_UNIFIED
1432 help
1433 By enabling this option, the kernel will be compiled in
1434 Thumb-2 mode. A compiler/assembler that understand the unified
1435 ARM-Thumb syntax is needed.
1436
1437 If unsure, say N.
1438
6f685c5c
DM
1439config THUMB2_AVOID_R_ARM_THM_JUMP11
1440 bool "Work around buggy Thumb-2 short branch relocations in gas"
1441 depends on THUMB2_KERNEL && MODULES
1442 default y
1443 help
1444 Various binutils versions can resolve Thumb-2 branches to
1445 locally-defined, preemptible global symbols as short-range "b.n"
1446 branch instructions.
1447
1448 This is a problem, because there's no guarantee the final
1449 destination of the symbol, or any candidate locations for a
1450 trampoline, are within range of the branch. For this reason, the
1451 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1452 relocation in modules at all, and it makes little sense to add
1453 support.
1454
1455 The symptom is that the kernel fails with an "unsupported
1456 relocation" error when loading some modules.
1457
1458 Until fixed tools are available, passing
1459 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1460 code which hits this problem, at the cost of a bit of extra runtime
1461 stack usage in some cases.
1462
1463 The problem is described in more detail at:
1464 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1465
1466 Only Thumb-2 kernels are affected.
1467
1468 Unless you are sure your tools don't have this problem, say Y.
1469
0becb088
CM
1470config ARM_ASM_UNIFIED
1471 bool
1472
704bdda0
NP
1473config AEABI
1474 bool "Use the ARM EABI to compile the kernel"
1475 help
1476 This option allows for the kernel to be compiled using the latest
1477 ARM ABI (aka EABI). This is only useful if you are using a user
1478 space environment that is also compiled with EABI.
1479
1480 Since there are major incompatibilities between the legacy ABI and
1481 EABI, especially with regard to structure member alignment, this
1482 option also changes the kernel syscall calling convention to
1483 disambiguate both ABIs and allow for backward compatibility support
1484 (selected with CONFIG_OABI_COMPAT).
1485
1486 To use this you need GCC version 4.0.0 or later.
1487
6c90c872 1488config OABI_COMPAT
a73a3ff1 1489 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1490 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1491 default y
1492 help
1493 This option preserves the old syscall interface along with the
1494 new (ARM EABI) one. It also provides a compatibility layer to
1495 intercept syscalls that have structure arguments which layout
1496 in memory differs between the legacy ABI and the new ARM EABI
1497 (only for non "thumb" binaries). This option adds a tiny
1498 overhead to all syscalls and produces a slightly larger kernel.
1499 If you know you'll be using only pure EABI user space then you
1500 can say N here. If this option is not selected and you attempt
1501 to execute a legacy ABI binary then the result will be
1502 UNPREDICTABLE (in fact it can be predicted that it won't work
1503 at all). If in doubt say Y.
1504
eb33575c 1505config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1506 bool
e80d6a24 1507
05944d74
RK
1508config ARCH_SPARSEMEM_ENABLE
1509 bool
1510
07a2f737
RK
1511config ARCH_SPARSEMEM_DEFAULT
1512 def_bool ARCH_SPARSEMEM_ENABLE
1513
05944d74 1514config ARCH_SELECT_MEMORY_MODEL
be370302 1515 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1516
053a96ca
NP
1517config HIGHMEM
1518 bool "High Memory Support (EXPERIMENTAL)"
1519 depends on MMU && EXPERIMENTAL
1520 help
1521 The address space of ARM processors is only 4 Gigabytes large
1522 and it has to accommodate user address space, kernel address
1523 space as well as some memory mapped IO. That means that, if you
1524 have a large amount of physical memory and/or IO, not all of the
1525 memory can be "permanently mapped" by the kernel. The physical
1526 memory that is not permanently mapped is called "high memory".
1527
1528 Depending on the selected kernel/user memory split, minimum
1529 vmalloc space and actual amount of RAM, you may not need this
1530 option which should result in a slightly faster kernel.
1531
1532 If unsure, say n.
1533
65cec8e3
RK
1534config HIGHPTE
1535 bool "Allocate 2nd-level pagetables from highmem"
1536 depends on HIGHMEM
1537 depends on !OUTER_CACHE
1538
1b8873a0
JI
1539config HW_PERF_EVENTS
1540 bool "Enable hardware performance counter support for perf events"
fe166148 1541 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1542 default y
1543 help
1544 Enable hardware performance counter support for perf events. If
1545 disabled, perf events will use software events only.
1546
3f22ab27
DH
1547source "mm/Kconfig"
1548
c1b2d970
MD
1549config FORCE_MAX_ZONEORDER
1550 int "Maximum zone order" if ARCH_SHMOBILE
1551 range 11 64 if ARCH_SHMOBILE
1552 default "9" if SA1111
1553 default "11"
1554 help
1555 The kernel memory allocator divides physically contiguous memory
1556 blocks into "zones", where each zone is a power of two number of
1557 pages. This option selects the largest power of two that the kernel
1558 keeps in the memory allocator. If you need to allocate very large
1559 blocks of physically contiguous memory, then you may need to
1560 increase this value.
1561
1562 This config option is actually maximum order plus one. For example,
1563 a value of 11 means that the largest free memory block is 2^10 pages.
1564
1da177e4
LT
1565config LEDS
1566 bool "Timer and CPU usage LEDs"
e055d5bf 1567 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1568 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1569 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1570 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1571 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1572 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1573 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1574 help
1575 If you say Y here, the LEDs on your machine will be used
1576 to provide useful information about your current system status.
1577
1578 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1579 be able to select which LEDs are active using the options below. If
1580 you are compiling a kernel for the EBSA-110 or the LART however, the
1581 red LED will simply flash regularly to indicate that the system is
1582 still functional. It is safe to say Y here if you have a CATS
1583 system, but the driver will do nothing.
1584
1585config LEDS_TIMER
1586 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1587 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1588 || MACH_OMAP_PERSEUS2
1da177e4 1589 depends on LEDS
0567a0c0 1590 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1591 default y if ARCH_EBSA110
1592 help
1593 If you say Y here, one of the system LEDs (the green one on the
1594 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1595 will flash regularly to indicate that the system is still
1596 operational. This is mainly useful to kernel hackers who are
1597 debugging unstable kernels.
1598
1599 The LART uses the same LED for both Timer LED and CPU usage LED
1600 functions. You may choose to use both, but the Timer LED function
1601 will overrule the CPU usage LED.
1602
1603config LEDS_CPU
1604 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1605 !ARCH_OMAP) \
1606 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1607 || MACH_OMAP_PERSEUS2
1da177e4
LT
1608 depends on LEDS
1609 help
1610 If you say Y here, the red LED will be used to give a good real
1611 time indication of CPU usage, by lighting whenever the idle task
1612 is not currently executing.
1613
1614 The LART uses the same LED for both Timer LED and CPU usage LED
1615 functions. You may choose to use both, but the Timer LED function
1616 will overrule the CPU usage LED.
1617
1618config ALIGNMENT_TRAP
1619 bool
f12d0d7c 1620 depends on CPU_CP15_MMU
1da177e4 1621 default y if !ARCH_EBSA110
e119bfff 1622 select HAVE_PROC_CPU if PROC_FS
1da177e4 1623 help
84eb8d06 1624 ARM processors cannot fetch/store information which is not
1da177e4
LT
1625 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1626 address divisible by 4. On 32-bit ARM processors, these non-aligned
1627 fetch/store instructions will be emulated in software if you say
1628 here, which has a severe performance impact. This is necessary for
1629 correct operation of some network protocols. With an IP-only
1630 configuration it is safe to say N, otherwise say Y.
1631
39ec58f3
LB
1632config UACCESS_WITH_MEMCPY
1633 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1634 depends on MMU && EXPERIMENTAL
1635 default y if CPU_FEROCEON
1636 help
1637 Implement faster copy_to_user and clear_user methods for CPU
1638 cores where a 8-word STM instruction give significantly higher
1639 memory write throughput than a sequence of individual 32bit stores.
1640
1641 A possible side effect is a slight increase in scheduling latency
1642 between threads sharing the same address space if they invoke
1643 such copy operations with large buffers.
1644
1645 However, if the CPU data cache is using a write-allocate mode,
1646 this option is unlikely to provide any performance gain.
1647
70c70d97
NP
1648config SECCOMP
1649 bool
1650 prompt "Enable seccomp to safely compute untrusted bytecode"
1651 ---help---
1652 This kernel feature is useful for number crunching applications
1653 that may need to compute untrusted bytecode during their
1654 execution. By using pipes or other transports made available to
1655 the process as file descriptors supporting the read/write
1656 syscalls, it's possible to isolate those applications in
1657 their own address space using seccomp. Once seccomp is
1658 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1659 and the task is only allowed to execute a few safe syscalls
1660 defined by each seccomp mode.
1661
c743f380
NP
1662config CC_STACKPROTECTOR
1663 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1664 depends on EXPERIMENTAL
c743f380
NP
1665 help
1666 This option turns on the -fstack-protector GCC feature. This
1667 feature puts, at the beginning of functions, a canary value on
1668 the stack just before the return address, and validates
1669 the value just before actually returning. Stack based buffer
1670 overflows (that need to overwrite this return address) now also
1671 overwrite the canary, which gets detected and the attack is then
1672 neutralized via a kernel panic.
1673 This feature requires gcc version 4.2 or above.
1674
73a65b3f
UKK
1675config DEPRECATED_PARAM_STRUCT
1676 bool "Provide old way to pass kernel parameters"
1677 help
1678 This was deprecated in 2001 and announced to live on for 5 years.
1679 Some old boot loaders still use this way.
1680
1da177e4
LT
1681endmenu
1682
1683menu "Boot options"
1684
1685# Compressed boot loader in ROM. Yes, we really want to ask about
1686# TEXT and BSS so we preserve their values in the config files.
1687config ZBOOT_ROM_TEXT
1688 hex "Compressed ROM boot loader base address"
1689 default "0"
1690 help
1691 The physical address at which the ROM-able zImage is to be
1692 placed in the target. Platforms which normally make use of
1693 ROM-able zImage formats normally set this to a suitable
1694 value in their defconfig file.
1695
1696 If ZBOOT_ROM is not enabled, this has no effect.
1697
1698config ZBOOT_ROM_BSS
1699 hex "Compressed ROM boot loader BSS address"
1700 default "0"
1701 help
f8c440b2
DF
1702 The base address of an area of read/write memory in the target
1703 for the ROM-able zImage which must be available while the
1704 decompressor is running. It must be large enough to hold the
1705 entire decompressed kernel plus an additional 128 KiB.
1706 Platforms which normally make use of ROM-able zImage formats
1707 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1708
1709 If ZBOOT_ROM is not enabled, this has no effect.
1710
1711config ZBOOT_ROM
1712 bool "Compressed boot loader in ROM/flash"
1713 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1714 help
1715 Say Y here if you intend to execute your compressed kernel image
1716 (zImage) directly from ROM or flash. If unsure, say N.
1717
f45b1149
SH
1718config ZBOOT_ROM_MMCIF
1719 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1720 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1721 help
1722 Say Y here to include experimental MMCIF loading code in the
1723 ROM-able zImage. With this enabled it is possible to write the
1724 the ROM-able zImage kernel image to an MMC card and boot the
1725 kernel straight from the reset vector. At reset the processor
1726 Mask ROM will load the first part of the the ROM-able zImage
1727 which in turn loads the rest the kernel image to RAM using the
1728 MMCIF hardware block.
1729
1da177e4
LT
1730config CMDLINE
1731 string "Default kernel command string"
1732 default ""
1733 help
1734 On some architectures (EBSA110 and CATS), there is currently no way
1735 for the boot loader to pass arguments to the kernel. For these
1736 architectures, you should supply some command-line options at build
1737 time by entering them here. As a minimum, you should specify the
1738 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1739
92d2040d
AH
1740config CMDLINE_FORCE
1741 bool "Always use the default kernel command string"
1742 depends on CMDLINE != ""
1743 help
1744 Always use the default kernel command string, even if the boot
1745 loader passes other arguments to the kernel.
1746 This is useful if you cannot or don't want to change the
1747 command-line options your boot loader passes to the kernel.
1748
1749 If unsure, say N.
1750
1da177e4
LT
1751config XIP_KERNEL
1752 bool "Kernel Execute-In-Place from ROM"
1753 depends on !ZBOOT_ROM
1754 help
1755 Execute-In-Place allows the kernel to run from non-volatile storage
1756 directly addressable by the CPU, such as NOR flash. This saves RAM
1757 space since the text section of the kernel is not loaded from flash
1758 to RAM. Read-write sections, such as the data section and stack,
1759 are still copied to RAM. The XIP kernel is not compressed since
1760 it has to run directly from flash, so it will take more space to
1761 store it. The flash address used to link the kernel object files,
1762 and for storing it, is configuration dependent. Therefore, if you
1763 say Y here, you must know the proper physical address where to
1764 store the kernel image depending on your own flash memory usage.
1765
1766 Also note that the make target becomes "make xipImage" rather than
1767 "make zImage" or "make Image". The final kernel binary to put in
1768 ROM memory will be arch/arm/boot/xipImage.
1769
1770 If unsure, say N.
1771
1772config XIP_PHYS_ADDR
1773 hex "XIP Kernel Physical Location"
1774 depends on XIP_KERNEL
1775 default "0x00080000"
1776 help
1777 This is the physical address in your flash memory the kernel will
1778 be linked for and stored to. This address is dependent on your
1779 own flash usage.
1780
c587e4a6
RP
1781config KEXEC
1782 bool "Kexec system call (EXPERIMENTAL)"
1783 depends on EXPERIMENTAL
1784 help
1785 kexec is a system call that implements the ability to shutdown your
1786 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1787 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1788 you can start any kernel with it, not just Linux.
1789
1790 It is an ongoing process to be certain the hardware in a machine
1791 is properly shutdown, so do not be surprised if this code does not
1792 initially work for you. It may help to enable device hotplugging
1793 support.
1794
4cd9d6f7
RP
1795config ATAGS_PROC
1796 bool "Export atags in procfs"
b98d7291
UL
1797 depends on KEXEC
1798 default y
4cd9d6f7
RP
1799 help
1800 Should the atags used to boot the kernel be exported in an "atags"
1801 file in procfs. Useful with kexec.
1802
cb5d39b3
MW
1803config CRASH_DUMP
1804 bool "Build kdump crash kernel (EXPERIMENTAL)"
1805 depends on EXPERIMENTAL
1806 help
1807 Generate crash dump after being started by kexec. This should
1808 be normally only set in special crash dump kernels which are
1809 loaded in the main kernel with kexec-tools into a specially
1810 reserved region and then later executed after a crash by
1811 kdump/kexec. The crash dump kernel must be compiled to a
1812 memory address not used by the main kernel
1813
1814 For more details see Documentation/kdump/kdump.txt
1815
e69edc79
EM
1816config AUTO_ZRELADDR
1817 bool "Auto calculation of the decompressed kernel image address"
1818 depends on !ZBOOT_ROM && !ARCH_U300
1819 help
1820 ZRELADDR is the physical address where the decompressed kernel
1821 image will be placed. If AUTO_ZRELADDR is selected, the address
1822 will be determined at run-time by masking the current IP with
1823 0xf8000000. This assumes the zImage being placed in the first 128MB
1824 from start of memory.
1825
1da177e4
LT
1826endmenu
1827
ac9d7efc 1828menu "CPU Power Management"
1da177e4 1829
89c52ed4 1830if ARCH_HAS_CPUFREQ
1da177e4
LT
1831
1832source "drivers/cpufreq/Kconfig"
1833
64f102b6
YS
1834config CPU_FREQ_IMX
1835 tristate "CPUfreq driver for i.MX CPUs"
1836 depends on ARCH_MXC && CPU_FREQ
1837 help
1838 This enables the CPUfreq driver for i.MX CPUs.
1839
1da177e4
LT
1840config CPU_FREQ_SA1100
1841 bool
1da177e4
LT
1842
1843config CPU_FREQ_SA1110
1844 bool
1da177e4
LT
1845
1846config CPU_FREQ_INTEGRATOR
1847 tristate "CPUfreq driver for ARM Integrator CPUs"
1848 depends on ARCH_INTEGRATOR && CPU_FREQ
1849 default y
1850 help
1851 This enables the CPUfreq driver for ARM Integrator CPUs.
1852
1853 For details, take a look at <file:Documentation/cpu-freq>.
1854
1855 If in doubt, say Y.
1856
9e2697ff
RK
1857config CPU_FREQ_PXA
1858 bool
1859 depends on CPU_FREQ && ARCH_PXA && PXA25x
1860 default y
1861 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1862
b3748ddd
MB
1863config CPU_FREQ_S3C64XX
1864 bool "CPUfreq support for Samsung S3C64XX CPUs"
1865 depends on CPU_FREQ && CPU_S3C6410
1866
9d56c02a
BD
1867config CPU_FREQ_S3C
1868 bool
1869 help
1870 Internal configuration node for common cpufreq on Samsung SoC
1871
1872config CPU_FREQ_S3C24XX
4a50bfe3 1873 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1874 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1875 select CPU_FREQ_S3C
1876 help
1877 This enables the CPUfreq driver for the Samsung S3C24XX family
1878 of CPUs.
1879
1880 For details, take a look at <file:Documentation/cpu-freq>.
1881
1882 If in doubt, say N.
1883
1884config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1885 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1886 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1887 help
1888 Compile in support for changing the PLL frequency from the
1889 S3C24XX series CPUfreq driver. The PLL takes time to settle
1890 after a frequency change, so by default it is not enabled.
1891
1892 This also means that the PLL tables for the selected CPU(s) will
1893 be built which may increase the size of the kernel image.
1894
1895config CPU_FREQ_S3C24XX_DEBUG
1896 bool "Debug CPUfreq Samsung driver core"
1897 depends on CPU_FREQ_S3C24XX
1898 help
1899 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1900
1901config CPU_FREQ_S3C24XX_IODEBUG
1902 bool "Debug CPUfreq Samsung driver IO timing"
1903 depends on CPU_FREQ_S3C24XX
1904 help
1905 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1906
e6d197a6
BD
1907config CPU_FREQ_S3C24XX_DEBUGFS
1908 bool "Export debugfs for CPUFreq"
1909 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1910 help
1911 Export status information via debugfs.
1912
1da177e4
LT
1913endif
1914
ac9d7efc
RK
1915source "drivers/cpuidle/Kconfig"
1916
1917endmenu
1918
1da177e4
LT
1919menu "Floating point emulation"
1920
1921comment "At least one emulation must be selected"
1922
1923config FPE_NWFPE
1924 bool "NWFPE math emulation"
593c252a 1925 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1926 ---help---
1927 Say Y to include the NWFPE floating point emulator in the kernel.
1928 This is necessary to run most binaries. Linux does not currently
1929 support floating point hardware so you need to say Y here even if
1930 your machine has an FPA or floating point co-processor podule.
1931
1932 You may say N here if you are going to load the Acorn FPEmulator
1933 early in the bootup.
1934
1935config FPE_NWFPE_XP
1936 bool "Support extended precision"
bedf142b 1937 depends on FPE_NWFPE
1da177e4
LT
1938 help
1939 Say Y to include 80-bit support in the kernel floating-point
1940 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1941 Note that gcc does not generate 80-bit operations by default,
1942 so in most cases this option only enlarges the size of the
1943 floating point emulator without any good reason.
1944
1945 You almost surely want to say N here.
1946
1947config FPE_FASTFPE
1948 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1949 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1950 ---help---
1951 Say Y here to include the FAST floating point emulator in the kernel.
1952 This is an experimental much faster emulator which now also has full
1953 precision for the mantissa. It does not support any exceptions.
1954 It is very simple, and approximately 3-6 times faster than NWFPE.
1955
1956 It should be sufficient for most programs. It may be not suitable
1957 for scientific calculations, but you have to check this for yourself.
1958 If you do not feel you need a faster FP emulation you should better
1959 choose NWFPE.
1960
1961config VFP
1962 bool "VFP-format floating point maths"
e399b1a4 1963 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1964 help
1965 Say Y to include VFP support code in the kernel. This is needed
1966 if your hardware includes a VFP unit.
1967
1968 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1969 release notes and additional status information.
1970
1971 Say N if your target does not have VFP hardware.
1972
25ebee02
CM
1973config VFPv3
1974 bool
1975 depends on VFP
1976 default y if CPU_V7
1977
b5872db4
CM
1978config NEON
1979 bool "Advanced SIMD (NEON) Extension support"
1980 depends on VFPv3 && CPU_V7
1981 help
1982 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1983 Extension.
1984
1da177e4
LT
1985endmenu
1986
1987menu "Userspace binary formats"
1988
1989source "fs/Kconfig.binfmt"
1990
1991config ARTHUR
1992 tristate "RISC OS personality"
704bdda0 1993 depends on !AEABI
1da177e4
LT
1994 help
1995 Say Y here to include the kernel code necessary if you want to run
1996 Acorn RISC OS/Arthur binaries under Linux. This code is still very
1997 experimental; if this sounds frightening, say N and sleep in peace.
1998 You can also say M here to compile this support as a module (which
1999 will be called arthur).
2000
2001endmenu
2002
2003menu "Power management options"
2004
eceab4ac 2005source "kernel/power/Kconfig"
1da177e4 2006
f4cb5700
JB
2007config ARCH_SUSPEND_POSSIBLE
2008 def_bool y
2009
1da177e4
LT
2010endmenu
2011
d5950b43
SR
2012source "net/Kconfig"
2013
ac25150f 2014source "drivers/Kconfig"
1da177e4
LT
2015
2016source "fs/Kconfig"
2017
1da177e4
LT
2018source "arch/arm/Kconfig.debug"
2019
2020source "security/Kconfig"
2021
2022source "crypto/Kconfig"
2023
2024source "lib/Kconfig"