]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - arch/arm/Kconfig
Merge tag 'perf-urgent-for-mingo' of git://git.kernel.org/pub/scm/linux/kernel/git...
[mirror_ubuntu-eoan-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
09f05d85 27 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 28 select HAVE_ARCH_KGDB
91702175 29 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 30 select HAVE_ARCH_TRACEHOOK
b1b3f49c 31 select HAVE_BPF_JIT
171b3f0d 32 select HAVE_CONTEXT_TRACKING
b1b3f49c 33 select HAVE_C_RECORDMCOUNT
19952a92 34 select HAVE_CC_STACKPROTECTOR
b1b3f49c
RK
35 select HAVE_DEBUG_KMEMLEAK
36 select HAVE_DMA_API_DEBUG
37 select HAVE_DMA_ATTRS
38 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 39 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 40 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 41 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 42 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 43 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 44 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
45 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 47 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 48 select HAVE_KERNEL_GZIP
f9b493ac 49 select HAVE_KERNEL_LZ4
6e8699f7 50 select HAVE_KERNEL_LZMA
b1b3f49c 51 select HAVE_KERNEL_LZO
a7f464f3 52 select HAVE_KERNEL_XZ
b1b3f49c
RK
53 select HAVE_KPROBES if !XIP_KERNEL
54 select HAVE_KRETPROBES if (HAVE_KPROBES)
55 select HAVE_MEMBLOCK
171b3f0d 56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 57 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 58 select HAVE_PERF_EVENTS
49863894
WD
59 select HAVE_PERF_REGS
60 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 61 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 62 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 63 select HAVE_UID16
31c1fc81 64 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 65 select IRQ_FORCED_THREADING
3d92a71a 66 select KTIME_SCALAR
171b3f0d 67 select MODULES_USE_ELF_REL
84f452b1 68 select NO_BOOTMEM
171b3f0d
RK
69 select OLD_SIGACTION
70 select OLD_SIGSUSPEND3
b1b3f49c
RK
71 select PERF_USE_VMALLOC
72 select RTC_LIB
73 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
74 # Above selects are sorted alphabetically; please add new ones
75 # according to that. Thanks.
1da177e4
LT
76 help
77 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 78 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 79 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 80 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
81 Europe. There is an ARM Linux project with a web page at
82 <http://www.arm.linux.org.uk/>.
83
74facffe
RK
84config ARM_HAS_SG_CHAIN
85 bool
86
4ce63fcd
MS
87config NEED_SG_DMA_LENGTH
88 bool
89
90config ARM_DMA_USE_IOMMU
4ce63fcd 91 bool
b1b3f49c
RK
92 select ARM_HAS_SG_CHAIN
93 select NEED_SG_DMA_LENGTH
4ce63fcd 94
60460abf
SWK
95if ARM_DMA_USE_IOMMU
96
97config ARM_DMA_IOMMU_ALIGNMENT
98 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
99 range 4 9
100 default 8
101 help
102 DMA mapping framework by default aligns all buffers to the smallest
103 PAGE_SIZE order which is greater than or equal to the requested buffer
104 size. This works well for buffers up to a few hundreds kilobytes, but
105 for larger buffers it just a waste of address space. Drivers which has
106 relatively small addressing window (like 64Mib) might run out of
107 virtual space with just a few allocations.
108
109 With this parameter you can specify the maximum PAGE_SIZE order for
110 DMA IOMMU buffers. Larger buffers will be aligned only to this
111 specified order. The order is expressed as a power of two multiplied
112 by the PAGE_SIZE.
113
114endif
115
1a189b97
RK
116config HAVE_PWM
117 bool
118
0b05da72
HUK
119config MIGHT_HAVE_PCI
120 bool
121
75e7153a
RB
122config SYS_SUPPORTS_APM_EMULATION
123 bool
124
bc581770
LW
125config HAVE_TCM
126 bool
127 select GENERIC_ALLOCATOR
128
e119bfff
RK
129config HAVE_PROC_CPU
130 bool
131
5ea81769
AV
132config NO_IOPORT
133 bool
5ea81769 134
1da177e4
LT
135config EISA
136 bool
137 ---help---
138 The Extended Industry Standard Architecture (EISA) bus was
139 developed as an open alternative to the IBM MicroChannel bus.
140
141 The EISA bus provided some of the features of the IBM MicroChannel
142 bus while maintaining backward compatibility with cards made for
143 the older ISA bus. The EISA bus saw limited use between 1988 and
144 1995 when it was made obsolete by the PCI bus.
145
146 Say Y here if you are building a kernel for an EISA-based machine.
147
148 Otherwise, say N.
149
150config SBUS
151 bool
152
f16fb1ec
RK
153config STACKTRACE_SUPPORT
154 bool
155 default y
156
f76e9154
NP
157config HAVE_LATENCYTOP_SUPPORT
158 bool
159 depends on !SMP
160 default y
161
f16fb1ec
RK
162config LOCKDEP_SUPPORT
163 bool
164 default y
165
7ad1bcb2
RK
166config TRACE_IRQFLAGS_SUPPORT
167 bool
168 default y
169
1da177e4
LT
170config RWSEM_GENERIC_SPINLOCK
171 bool
172 default y
173
174config RWSEM_XCHGADD_ALGORITHM
175 bool
176
f0d1b0b3
DH
177config ARCH_HAS_ILOG2_U32
178 bool
f0d1b0b3
DH
179
180config ARCH_HAS_ILOG2_U64
181 bool
f0d1b0b3 182
89c52ed4
BD
183config ARCH_HAS_CPUFREQ
184 bool
185 help
186 Internal node to signify that the ARCH has CPUFREQ support
187 and that the relevant menu configurations are displayed for
188 it.
189
4a1b5733
EV
190config ARCH_HAS_BANDGAP
191 bool
192
b89c3b16
AM
193config GENERIC_HWEIGHT
194 bool
195 default y
196
1da177e4
LT
197config GENERIC_CALIBRATE_DELAY
198 bool
199 default y
200
a08b6b79
AV
201config ARCH_MAY_HAVE_PC_FDC
202 bool
203
5ac6da66
CL
204config ZONE_DMA
205 bool
5ac6da66 206
ccd7ab7f
FT
207config NEED_DMA_MAP_STATE
208 def_bool y
209
58af4a24
RH
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211 bool
212
1da177e4
LT
213config GENERIC_ISA_DMA
214 bool
215
1da177e4
LT
216config FIQ
217 bool
218
13a5045d
RH
219config NEED_RET_TO_USER
220 bool
221
034d2f5a
AV
222config ARCH_MTD_XIP
223 bool
224
c760fc19
HC
225config VECTORS_BASE
226 hex
6afd6fae 227 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
228 default DRAM_BASE if REMAP_VECTORS_TO_RAM
229 default 0x00000000
230 help
19accfd3
RK
231 The base address of exception vectors. This must be two pages
232 in size.
c760fc19 233
dc21af99 234config ARM_PATCH_PHYS_VIRT
c1becedc
RK
235 bool "Patch physical to virtual translations at runtime" if EMBEDDED
236 default y
b511d75d 237 depends on !XIP_KERNEL && MMU
dc21af99
RK
238 depends on !ARCH_REALVIEW || !SPARSEMEM
239 help
111e9a5c
RK
240 Patch phys-to-virt and virt-to-phys translation functions at
241 boot and module load time according to the position of the
242 kernel in system memory.
dc21af99 243
111e9a5c 244 This can only be used with non-XIP MMU kernels where the base
daece596 245 of physical memory is at a 16MB boundary.
dc21af99 246
c1becedc
RK
247 Only disable this option if you know that you do not require
248 this feature (eg, building a kernel for a single machine) and
249 you need to shrink the kernel to the minimal size.
dc21af99 250
01464226
RH
251config NEED_MACH_GPIO_H
252 bool
253 help
254 Select this when mach/gpio.h is required to provide special
255 definitions for this platform. The need for mach/gpio.h should
256 be avoided when possible.
257
c334bc15
RH
258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
0cdc8b92 265config NEED_MACH_MEMORY_H
1b9f95f8
NP
266 bool
267 help
0cdc8b92
NP
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
dc21af99 271
1b9f95f8 272config PHYS_OFFSET
974c0724 273 hex "Physical address of main memory" if MMU
0cdc8b92 274 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 275 default DRAM_BASE if !MMU
111e9a5c 276 help
1b9f95f8
NP
277 Please provide the physical address corresponding to the
278 location of main memory in your system.
cada3c08 279
87e040b6
SG
280config GENERIC_BUG
281 def_bool y
282 depends on BUG
283
1da177e4
LT
284source "init/Kconfig"
285
dc52ddc0
MH
286source "kernel/Kconfig.freezer"
287
1da177e4
LT
288menu "System Type"
289
3c427975
HC
290config MMU
291 bool "MMU-based Paged Memory Management Support"
292 default y
293 help
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
296
ccf50e23
RK
297#
298# The "ARM system type" choice list is ordered alphabetically by option
299# text. Please add new entries in the option alphabetic order.
300#
1da177e4
LT
301choice
302 prompt "ARM system type"
1420b22b
AB
303 default ARCH_VERSATILE if !MMU
304 default ARCH_MULTIPLATFORM if MMU
1da177e4 305
387798b3
RH
306config ARCH_MULTIPLATFORM
307 bool "Allow multiple platforms to be selected"
b1b3f49c 308 depends on MMU
387798b3
RH
309 select ARM_PATCH_PHYS_VIRT
310 select AUTO_ZRELADDR
66314223 311 select COMMON_CLK
387798b3 312 select MULTI_IRQ_HANDLER
66314223
DN
313 select SPARSE_IRQ
314 select USE_OF
66314223 315
4af6fee1
DS
316config ARCH_INTEGRATOR
317 bool "ARM Ltd. Integrator family"
89c52ed4 318 select ARCH_HAS_CPUFREQ
b1b3f49c 319 select ARM_AMBA
fe989145 320 select ARM_PATCH_PHYS_VIRT
321 select AUTO_ZRELADDR
a613163d 322 select COMMON_CLK
f9a6aa43 323 select COMMON_CLK_VERSATILE
b1b3f49c 324 select GENERIC_CLOCKEVENTS
9904f793 325 select HAVE_TCM
c5a0adb5 326 select ICST
b1b3f49c
RK
327 select MULTI_IRQ_HANDLER
328 select NEED_MACH_MEMORY_H
f4b8b319 329 select PLAT_VERSATILE
695436e3 330 select SPARSE_IRQ
d7057e1d 331 select USE_OF
2389d501 332 select VERSATILE_FPGA_IRQ
4af6fee1
DS
333 help
334 Support for ARM's Integrator platform.
335
336config ARCH_REALVIEW
337 bool "ARM Ltd. RealView family"
b1b3f49c 338 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 339 select ARM_AMBA
b1b3f49c 340 select ARM_TIMER_SP804
f9a6aa43
LW
341 select COMMON_CLK
342 select COMMON_CLK_VERSATILE
ae30ceac 343 select GENERIC_CLOCKEVENTS
b56ba8aa 344 select GPIO_PL061 if GPIOLIB
b1b3f49c 345 select ICST
0cdc8b92 346 select NEED_MACH_MEMORY_H
b1b3f49c
RK
347 select PLAT_VERSATILE
348 select PLAT_VERSATILE_CLCD
4af6fee1
DS
349 help
350 This enables support for ARM Ltd RealView boards.
351
352config ARCH_VERSATILE
353 bool "ARM Ltd. Versatile family"
b1b3f49c 354 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 355 select ARM_AMBA
b1b3f49c 356 select ARM_TIMER_SP804
4af6fee1 357 select ARM_VIC
6d803ba7 358 select CLKDEV_LOOKUP
b1b3f49c 359 select GENERIC_CLOCKEVENTS
aa3831cf 360 select HAVE_MACH_CLKDEV
c5a0adb5 361 select ICST
f4b8b319 362 select PLAT_VERSATILE
3414ba8c 363 select PLAT_VERSATILE_CLCD
b1b3f49c 364 select PLAT_VERSATILE_CLOCK
2389d501 365 select VERSATILE_FPGA_IRQ
4af6fee1
DS
366 help
367 This enables support for ARM Ltd Versatile board.
368
8fc5ffa0
AV
369config ARCH_AT91
370 bool "Atmel AT91"
f373e8c0 371 select ARCH_REQUIRE_GPIOLIB
bd602995 372 select CLKDEV_LOOKUP
e261501d 373 select IRQ_DOMAIN
01464226 374 select NEED_MACH_GPIO_H
1ac02d79 375 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
376 select PINCTRL
377 select PINCTRL_AT91 if USE_OF
4af6fee1 378 help
929e994f
NF
379 This enables support for systems based on Atmel
380 AT91RM9200 and AT91SAM9* processors.
4af6fee1 381
93e22567
RK
382config ARCH_CLPS711X
383 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 384 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 385 select AUTO_ZRELADDR
c99f72ad 386 select CLKSRC_MMIO
93e22567
RK
387 select COMMON_CLK
388 select CPU_ARM720T
4a8355c4 389 select GENERIC_CLOCKEVENTS
6597619f 390 select MFD_SYSCON
99f04c8f 391 select MULTI_IRQ_HANDLER
0d8be81c 392 select SPARSE_IRQ
93e22567
RK
393 help
394 Support for Cirrus Logic 711x/721x/731x based boards.
395
788c9700
RK
396config ARCH_GEMINI
397 bool "Cortina Systems Gemini"
788c9700 398 select ARCH_REQUIRE_GPIOLIB
f3372c01 399 select CLKSRC_MMIO
b1b3f49c 400 select CPU_FA526
f3372c01 401 select GENERIC_CLOCKEVENTS
788c9700
RK
402 help
403 Support for the Cortina Systems Gemini family SoCs
404
1da177e4
LT
405config ARCH_EBSA110
406 bool "EBSA-110"
b1b3f49c 407 select ARCH_USES_GETTIMEOFFSET
c750815e 408 select CPU_SA110
f7e68bbf 409 select ISA
c334bc15 410 select NEED_MACH_IO_H
0cdc8b92 411 select NEED_MACH_MEMORY_H
b1b3f49c 412 select NO_IOPORT
1da177e4
LT
413 help
414 This is an evaluation board for the StrongARM processor available
f6c8965a 415 from Digital. It has limited hardware on-board, including an
1da177e4
LT
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
417 parallel port.
418
6d85e2b0
UKK
419config ARCH_EFM32
420 bool "Energy Micro efm32"
421 depends on !MMU
422 select ARCH_REQUIRE_GPIOLIB
423 select ARM_NVIC
424 # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
425 # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
426 select CLKSRC_MMIO
427 select CLKSRC_OF
428 select COMMON_CLK
429 select CPU_V7M
430 select GENERIC_CLOCKEVENTS
431 select NO_DMA
432 select NO_IOPORT
433 select SPARSE_IRQ
434 select USE_OF
435 help
436 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
437 processors.
438
e7736d47
LB
439config ARCH_EP93XX
440 bool "EP93xx-based"
b1b3f49c
RK
441 select ARCH_HAS_HOLES_MEMORYMODEL
442 select ARCH_REQUIRE_GPIOLIB
443 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
444 select ARM_AMBA
445 select ARM_VIC
6d803ba7 446 select CLKDEV_LOOKUP
b1b3f49c 447 select CPU_ARM920T
5725aeae 448 select NEED_MACH_MEMORY_H
e7736d47
LB
449 help
450 This enables support for the Cirrus EP93xx series of CPUs.
451
1da177e4
LT
452config ARCH_FOOTBRIDGE
453 bool "FootBridge"
c750815e 454 select CPU_SA110
1da177e4 455 select FOOTBRIDGE
4e8d7637 456 select GENERIC_CLOCKEVENTS
d0ee9f40 457 select HAVE_IDE
8ef6e620 458 select NEED_MACH_IO_H if !MMU
0cdc8b92 459 select NEED_MACH_MEMORY_H
f999b8bd
MM
460 help
461 Support for systems based on the DC21285 companion chip
462 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 463
4af6fee1
DS
464config ARCH_NETX
465 bool "Hilscher NetX based"
b1b3f49c 466 select ARM_VIC
234b6ced 467 select CLKSRC_MMIO
c750815e 468 select CPU_ARM926T
2fcfe6b8 469 select GENERIC_CLOCKEVENTS
f999b8bd 470 help
4af6fee1
DS
471 This enables support for systems based on the Hilscher NetX Soc
472
3b938be6
RK
473config ARCH_IOP13XX
474 bool "IOP13xx-based"
475 depends on MMU
b1b3f49c 476 select CPU_XSC3
0cdc8b92 477 select NEED_MACH_MEMORY_H
13a5045d 478 select NEED_RET_TO_USER
b1b3f49c
RK
479 select PCI
480 select PLAT_IOP
481 select VMSPLIT_1G
3b938be6
RK
482 help
483 Support for Intel's IOP13XX (XScale) family of processors.
484
3f7e5815
LB
485config ARCH_IOP32X
486 bool "IOP32x-based"
a4f7e763 487 depends on MMU
b1b3f49c 488 select ARCH_REQUIRE_GPIOLIB
c750815e 489 select CPU_XSCALE
e9004f50 490 select GPIO_IOP
13a5045d 491 select NEED_RET_TO_USER
f7e68bbf 492 select PCI
b1b3f49c 493 select PLAT_IOP
f999b8bd 494 help
3f7e5815
LB
495 Support for Intel's 80219 and IOP32X (XScale) family of
496 processors.
497
498config ARCH_IOP33X
499 bool "IOP33x-based"
500 depends on MMU
b1b3f49c 501 select ARCH_REQUIRE_GPIOLIB
c750815e 502 select CPU_XSCALE
e9004f50 503 select GPIO_IOP
13a5045d 504 select NEED_RET_TO_USER
3f7e5815 505 select PCI
b1b3f49c 506 select PLAT_IOP
3f7e5815
LB
507 help
508 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 509
3b938be6
RK
510config ARCH_IXP4XX
511 bool "IXP4xx-based"
a4f7e763 512 depends on MMU
58af4a24 513 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 514 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 515 select ARCH_REQUIRE_GPIOLIB
234b6ced 516 select CLKSRC_MMIO
c750815e 517 select CPU_XSCALE
b1b3f49c 518 select DMABOUNCE if PCI
3b938be6 519 select GENERIC_CLOCKEVENTS
0b05da72 520 select MIGHT_HAVE_PCI
c334bc15 521 select NEED_MACH_IO_H
9296d94d 522 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 523 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 524 help
3b938be6 525 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 526
edabd38e
SB
527config ARCH_DOVE
528 bool "Marvell Dove"
edabd38e 529 select ARCH_REQUIRE_GPIOLIB
756b2531 530 select CPU_PJ4
edabd38e 531 select GENERIC_CLOCKEVENTS
0f81bd43 532 select MIGHT_HAVE_PCI
171b3f0d 533 select MVEBU_MBUS
9139acd1
SH
534 select PINCTRL
535 select PINCTRL_DOVE
abcda1dc 536 select PLAT_ORION_LEGACY
0f81bd43 537 select USB_ARCH_HAS_EHCI
edabd38e
SB
538 help
539 Support for the Marvell Dove SoC 88AP510
540
651c74c7
SB
541config ARCH_KIRKWOOD
542 bool "Marvell Kirkwood"
0e2ee0c0 543 select ARCH_HAS_CPUFREQ
a8865655 544 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 545 select CPU_FEROCEON
651c74c7 546 select GENERIC_CLOCKEVENTS
171b3f0d 547 select MVEBU_MBUS
b1b3f49c 548 select PCI
1dc831bf 549 select PCI_QUIRKS
f9e75922
AL
550 select PINCTRL
551 select PINCTRL_KIRKWOOD
abcda1dc 552 select PLAT_ORION_LEGACY
651c74c7
SB
553 help
554 Support for the following Marvell Kirkwood series SoCs:
555 88F6180, 88F6192 and 88F6281.
556
794d15b2
SS
557config ARCH_MV78XX0
558 bool "Marvell MV78xx0"
a8865655 559 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 560 select CPU_FEROCEON
794d15b2 561 select GENERIC_CLOCKEVENTS
171b3f0d 562 select MVEBU_MBUS
b1b3f49c 563 select PCI
abcda1dc 564 select PLAT_ORION_LEGACY
794d15b2
SS
565 help
566 Support for the following Marvell MV78xx0 series SoCs:
567 MV781x0, MV782x0.
568
9dd0b194 569config ARCH_ORION5X
585cf175
TP
570 bool "Marvell Orion"
571 depends on MMU
a8865655 572 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 573 select CPU_FEROCEON
51cbff1d 574 select GENERIC_CLOCKEVENTS
171b3f0d 575 select MVEBU_MBUS
b1b3f49c 576 select PCI
abcda1dc 577 select PLAT_ORION_LEGACY
585cf175 578 help
9dd0b194 579 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 580 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 581 Orion-2 (5281), Orion-1-90 (6183).
585cf175 582
788c9700 583config ARCH_MMP
2f7e8fae 584 bool "Marvell PXA168/910/MMP2"
788c9700 585 depends on MMU
788c9700 586 select ARCH_REQUIRE_GPIOLIB
6d803ba7 587 select CLKDEV_LOOKUP
b1b3f49c 588 select GENERIC_ALLOCATOR
788c9700 589 select GENERIC_CLOCKEVENTS
157d2644 590 select GPIO_PXA
c24b3114 591 select IRQ_DOMAIN
0f374561 592 select MULTI_IRQ_HANDLER
7c8f86a4 593 select PINCTRL
788c9700 594 select PLAT_PXA
0bd86961 595 select SPARSE_IRQ
788c9700 596 help
2f7e8fae 597 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
598
599config ARCH_KS8695
600 bool "Micrel/Kendin KS8695"
98830bc9 601 select ARCH_REQUIRE_GPIOLIB
c7e783d6 602 select CLKSRC_MMIO
b1b3f49c 603 select CPU_ARM922T
c7e783d6 604 select GENERIC_CLOCKEVENTS
b1b3f49c 605 select NEED_MACH_MEMORY_H
788c9700
RK
606 help
607 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
608 System-on-Chip devices.
609
788c9700
RK
610config ARCH_W90X900
611 bool "Nuvoton W90X900 CPU"
c52d3d68 612 select ARCH_REQUIRE_GPIOLIB
6d803ba7 613 select CLKDEV_LOOKUP
6fa5d5f7 614 select CLKSRC_MMIO
b1b3f49c 615 select CPU_ARM926T
58b5369e 616 select GENERIC_CLOCKEVENTS
788c9700 617 help
a8bc4ead 618 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
619 At present, the w90x900 has been renamed nuc900, regarding
620 the ARM series product line, you can login the following
621 link address to know more.
622
623 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
624 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 625
93e22567
RK
626config ARCH_LPC32XX
627 bool "NXP LPC32XX"
628 select ARCH_REQUIRE_GPIOLIB
629 select ARM_AMBA
630 select CLKDEV_LOOKUP
631 select CLKSRC_MMIO
632 select CPU_ARM926T
633 select GENERIC_CLOCKEVENTS
634 select HAVE_IDE
635 select HAVE_PWM
636 select USB_ARCH_HAS_OHCI
637 select USE_OF
638 help
639 Support for the NXP LPC32XX family of processors
640
1da177e4 641config ARCH_PXA
2c8086a5 642 bool "PXA2xx/PXA3xx-based"
a4f7e763 643 depends on MMU
89c52ed4 644 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
645 select ARCH_MTD_XIP
646 select ARCH_REQUIRE_GPIOLIB
647 select ARM_CPU_SUSPEND if PM
648 select AUTO_ZRELADDR
6d803ba7 649 select CLKDEV_LOOKUP
234b6ced 650 select CLKSRC_MMIO
981d0f39 651 select GENERIC_CLOCKEVENTS
157d2644 652 select GPIO_PXA
d0ee9f40 653 select HAVE_IDE
b1b3f49c 654 select MULTI_IRQ_HANDLER
b1b3f49c
RK
655 select PLAT_PXA
656 select SPARSE_IRQ
f999b8bd 657 help
2c8086a5 658 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 659
4f204117 660config ARCH_MSM_NODT
788c9700 661 bool "Qualcomm MSM"
4f204117 662 select ARCH_MSM
923a081c 663 select ARCH_REQUIRE_GPIOLIB
8cc7f533 664 select COMMON_CLK
b1b3f49c 665 select GENERIC_CLOCKEVENTS
49cbe786 666 help
4b53eb4f
DW
667 Support for Qualcomm MSM/QSD based systems. This runs on the
668 apps processor of the MSM/QSD and depends on a shared memory
669 interface to the modem processor which runs the baseband
670 stack and controls some vital subsystems
671 (clock and power control, etc).
49cbe786 672
bf98c1ea 673config ARCH_SHMOBILE_LEGACY
0d9fd616 674 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 675 select ARCH_SHMOBILE
69469995 676 select ARM_PATCH_PHYS_VIRT
5e93c6b4 677 select CLKDEV_LOOKUP
b1b3f49c 678 select GENERIC_CLOCKEVENTS
4c3ffffd 679 select HAVE_ARM_SCU if SMP
a894fcc2 680 select HAVE_ARM_TWD if SMP
aa3831cf 681 select HAVE_MACH_CLKDEV
3b55658a 682 select HAVE_SMP
ce5ea9f3 683 select MIGHT_HAVE_CACHE_L2X0
60f1435c 684 select MULTI_IRQ_HANDLER
b1b3f49c 685 select NO_IOPORT
2cd3c927 686 select PINCTRL
b1b3f49c
RK
687 select PM_GENERIC_DOMAINS if PM
688 select SPARSE_IRQ
c793c1b0 689 help
0d9fd616
LP
690 Support for Renesas ARM SoC platforms using a non-multiplatform
691 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
692 and RZ families.
c793c1b0 693
1da177e4
LT
694config ARCH_RPC
695 bool "RiscPC"
696 select ARCH_ACORN
a08b6b79 697 select ARCH_MAY_HAVE_PC_FDC
07f841b7 698 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 699 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 700 select FIQ
d0ee9f40 701 select HAVE_IDE
b1b3f49c
RK
702 select HAVE_PATA_PLATFORM
703 select ISA_DMA_API
c334bc15 704 select NEED_MACH_IO_H
0cdc8b92 705 select NEED_MACH_MEMORY_H
b1b3f49c 706 select NO_IOPORT
b4811bac 707 select VIRT_TO_BUS
1da177e4
LT
708 help
709 On the Acorn Risc-PC, Linux can support the internal IDE disk and
710 CD-ROM interface, serial and parallel port, and the floppy drive.
711
712config ARCH_SA1100
713 bool "SA1100-based"
89c52ed4 714 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
715 select ARCH_MTD_XIP
716 select ARCH_REQUIRE_GPIOLIB
717 select ARCH_SPARSEMEM_ENABLE
718 select CLKDEV_LOOKUP
719 select CLKSRC_MMIO
1937f5b9 720 select CPU_FREQ
b1b3f49c 721 select CPU_SA1100
3e238be2 722 select GENERIC_CLOCKEVENTS
d0ee9f40 723 select HAVE_IDE
b1b3f49c 724 select ISA
0cdc8b92 725 select NEED_MACH_MEMORY_H
375dec92 726 select SPARSE_IRQ
f999b8bd
MM
727 help
728 Support for StrongARM 11x0 based boards.
1da177e4 729
b130d5c2
KK
730config ARCH_S3C24XX
731 bool "Samsung S3C24XX SoCs"
9d56c02a 732 select ARCH_HAS_CPUFREQ
53650430 733 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 734 select CLKDEV_LOOKUP
4280506a 735 select CLKSRC_SAMSUNG_PWM
7f78b6eb 736 select GENERIC_CLOCKEVENTS
880cf071 737 select GPIO_SAMSUNG
20676c15 738 select HAVE_S3C2410_I2C if I2C
b130d5c2 739 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 740 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 741 select MULTI_IRQ_HANDLER
c334bc15 742 select NEED_MACH_IO_H
cd8dc7ae 743 select SAMSUNG_ATAGS
1da177e4 744 help
b130d5c2
KK
745 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
746 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
747 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
748 Samsung SMDK2410 development board (and derivatives).
63b1f51b 749
a08ab637
BD
750config ARCH_S3C64XX
751 bool "Samsung S3C64XX"
b1b3f49c
RK
752 select ARCH_HAS_CPUFREQ
753 select ARCH_REQUIRE_GPIOLIB
1db0287a 754 select ARM_AMBA
89f0ce72 755 select ARM_VIC
b1b3f49c 756 select CLKDEV_LOOKUP
4280506a 757 select CLKSRC_SAMSUNG_PWM
b69f460d 758 select COMMON_CLK
70bacadb 759 select CPU_V6K
04a49b71 760 select GENERIC_CLOCKEVENTS
880cf071 761 select GPIO_SAMSUNG
b1b3f49c
RK
762 select HAVE_S3C2410_I2C if I2C
763 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 764 select HAVE_TCM
89f0ce72 765 select NO_IOPORT
b1b3f49c 766 select PLAT_SAMSUNG
6e2d9e93 767 select PM_GENERIC_DOMAINS
b1b3f49c
RK
768 select S3C_DEV_NAND
769 select S3C_GPIO_TRACK
cd8dc7ae 770 select SAMSUNG_ATAGS
6e2d9e93 771 select SAMSUNG_WAKEMASK
88f59738 772 select SAMSUNG_WDT_RESET
89f0ce72 773 select USB_ARCH_HAS_OHCI
a08ab637
BD
774 help
775 Samsung S3C64XX series based systems
776
49b7a491
KK
777config ARCH_S5P64X0
778 bool "Samsung S5P6440 S5P6450"
d8b22d25 779 select CLKDEV_LOOKUP
4280506a 780 select CLKSRC_SAMSUNG_PWM
b1b3f49c 781 select CPU_V6
9e65bbf2 782 select GENERIC_CLOCKEVENTS
880cf071 783 select GPIO_SAMSUNG
20676c15 784 select HAVE_S3C2410_I2C if I2C
b1b3f49c 785 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 786 select HAVE_S3C_RTC if RTC_CLASS
01464226 787 select NEED_MACH_GPIO_H
cd8dc7ae 788 select SAMSUNG_ATAGS
171b3f0d 789 select SAMSUNG_WDT_RESET
c4ffccdd 790 help
49b7a491
KK
791 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
792 SMDK6450.
c4ffccdd 793
acc84707
MS
794config ARCH_S5PC100
795 bool "Samsung S5PC100"
53650430 796 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 797 select CLKDEV_LOOKUP
4280506a 798 select CLKSRC_SAMSUNG_PWM
5a7652f2 799 select CPU_V7
6a5a2e3b 800 select GENERIC_CLOCKEVENTS
880cf071 801 select GPIO_SAMSUNG
20676c15 802 select HAVE_S3C2410_I2C if I2C
c39d8d55 803 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 804 select HAVE_S3C_RTC if RTC_CLASS
01464226 805 select NEED_MACH_GPIO_H
cd8dc7ae 806 select SAMSUNG_ATAGS
171b3f0d 807 select SAMSUNG_WDT_RESET
5a7652f2 808 help
acc84707 809 Samsung S5PC100 series based systems
5a7652f2 810
170f4e42
KK
811config ARCH_S5PV210
812 bool "Samsung S5PV210/S5PC110"
b1b3f49c 813 select ARCH_HAS_CPUFREQ
0f75a96b 814 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 815 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 816 select CLKDEV_LOOKUP
4280506a 817 select CLKSRC_SAMSUNG_PWM
b1b3f49c 818 select CPU_V7
9e65bbf2 819 select GENERIC_CLOCKEVENTS
880cf071 820 select GPIO_SAMSUNG
20676c15 821 select HAVE_S3C2410_I2C if I2C
c39d8d55 822 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 823 select HAVE_S3C_RTC if RTC_CLASS
01464226 824 select NEED_MACH_GPIO_H
0cdc8b92 825 select NEED_MACH_MEMORY_H
cd8dc7ae 826 select SAMSUNG_ATAGS
170f4e42
KK
827 help
828 Samsung S5PV210/S5PC110 series based systems
829
83014579 830config ARCH_EXYNOS
93e22567 831 bool "Samsung EXYNOS"
b1b3f49c 832 select ARCH_HAS_CPUFREQ
0f75a96b 833 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 834 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 835 select ARCH_SPARSEMEM_ENABLE
e245f969 836 select ARM_GIC
340fcb5c 837 select COMMON_CLK
b1b3f49c 838 select CPU_V7
cc0e72b8 839 select GENERIC_CLOCKEVENTS
20676c15 840 select HAVE_S3C2410_I2C if I2C
c39d8d55 841 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 842 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 843 select NEED_MACH_MEMORY_H
6e726ea4 844 select SPARSE_IRQ
f8b1ac01 845 select USE_OF
cc0e72b8 846 help
83014579 847 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 848
7c6337e2
KH
849config ARCH_DAVINCI
850 bool "TI DaVinci"
b1b3f49c 851 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 852 select ARCH_REQUIRE_GPIOLIB
6d803ba7 853 select CLKDEV_LOOKUP
20e9969b 854 select GENERIC_ALLOCATOR
b1b3f49c 855 select GENERIC_CLOCKEVENTS
dc7ad3b3 856 select GENERIC_IRQ_CHIP
b1b3f49c 857 select HAVE_IDE
3ad7a42d 858 select TI_PRIV_EDMA
689e331f 859 select USE_OF
b1b3f49c 860 select ZONE_DMA
7c6337e2
KH
861 help
862 Support for TI's DaVinci platform.
863
a0694861
TL
864config ARCH_OMAP1
865 bool "TI OMAP1"
00a36698 866 depends on MMU
89c52ed4 867 select ARCH_HAS_CPUFREQ
9af915da 868 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 869 select ARCH_OMAP
21f47fbc 870 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 871 select CLKDEV_LOOKUP
d6e15d78 872 select CLKSRC_MMIO
b1b3f49c 873 select GENERIC_CLOCKEVENTS
a0694861 874 select GENERIC_IRQ_CHIP
a0694861
TL
875 select HAVE_IDE
876 select IRQ_DOMAIN
877 select NEED_MACH_IO_H if PCCARD
878 select NEED_MACH_MEMORY_H
21f47fbc 879 help
a0694861 880 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 881
1da177e4
LT
882endchoice
883
387798b3
RH
884menu "Multiple platform selection"
885 depends on ARCH_MULTIPLATFORM
886
887comment "CPU Core family selection"
888
387798b3
RH
889config ARCH_MULTI_V4T
890 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 891 depends on !ARCH_MULTI_V6_V7
b1b3f49c 892 select ARCH_MULTI_V4_V5
24e860fb
AB
893 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
894 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
895 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
896
897config ARCH_MULTI_V5
898 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 899 depends on !ARCH_MULTI_V6_V7
b1b3f49c 900 select ARCH_MULTI_V4_V5
24e860fb
AB
901 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
902 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
903 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
904
905config ARCH_MULTI_V4_V5
906 bool
907
908config ARCH_MULTI_V6
8dda05cc 909 bool "ARMv6 based platforms (ARM11)"
387798b3 910 select ARCH_MULTI_V6_V7
b1b3f49c 911 select CPU_V6
387798b3
RH
912
913config ARCH_MULTI_V7
8dda05cc 914 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
915 default y
916 select ARCH_MULTI_V6_V7
b1b3f49c 917 select CPU_V7
387798b3
RH
918
919config ARCH_MULTI_V6_V7
920 bool
921
922config ARCH_MULTI_CPU_AUTO
923 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
924 select ARCH_MULTI_V5
925
926endmenu
927
ccf50e23
RK
928#
929# This is sorted alphabetically by mach-* pathname. However, plat-*
930# Kconfigs may be included either alphabetically (according to the
931# plat- suffix) or along side the corresponding mach-* source.
932#
3e93a22b
GC
933source "arch/arm/mach-mvebu/Kconfig"
934
95b8f20f
RK
935source "arch/arm/mach-at91/Kconfig"
936
8ac49e04
CD
937source "arch/arm/mach-bcm/Kconfig"
938
f1ac922d
SW
939source "arch/arm/mach-bcm2835/Kconfig"
940
1c37fa10
SH
941source "arch/arm/mach-berlin/Kconfig"
942
1da177e4
LT
943source "arch/arm/mach-clps711x/Kconfig"
944
d94f944e
AV
945source "arch/arm/mach-cns3xxx/Kconfig"
946
95b8f20f
RK
947source "arch/arm/mach-davinci/Kconfig"
948
949source "arch/arm/mach-dove/Kconfig"
950
e7736d47
LB
951source "arch/arm/mach-ep93xx/Kconfig"
952
1da177e4
LT
953source "arch/arm/mach-footbridge/Kconfig"
954
59d3a193
PZ
955source "arch/arm/mach-gemini/Kconfig"
956
387798b3
RH
957source "arch/arm/mach-highbank/Kconfig"
958
389ee0c2
HZ
959source "arch/arm/mach-hisi/Kconfig"
960
1da177e4
LT
961source "arch/arm/mach-integrator/Kconfig"
962
3f7e5815
LB
963source "arch/arm/mach-iop32x/Kconfig"
964
965source "arch/arm/mach-iop33x/Kconfig"
1da177e4 966
285f5fa7
DW
967source "arch/arm/mach-iop13xx/Kconfig"
968
1da177e4
LT
969source "arch/arm/mach-ixp4xx/Kconfig"
970
828989ad
SS
971source "arch/arm/mach-keystone/Kconfig"
972
95b8f20f
RK
973source "arch/arm/mach-kirkwood/Kconfig"
974
975source "arch/arm/mach-ks8695/Kconfig"
976
95b8f20f
RK
977source "arch/arm/mach-msm/Kconfig"
978
17723fd3
JJ
979source "arch/arm/mach-moxart/Kconfig"
980
794d15b2
SS
981source "arch/arm/mach-mv78xx0/Kconfig"
982
3995eb82 983source "arch/arm/mach-imx/Kconfig"
1da177e4 984
1d3f33d5
SG
985source "arch/arm/mach-mxs/Kconfig"
986
95b8f20f 987source "arch/arm/mach-netx/Kconfig"
49cbe786 988
95b8f20f 989source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 990
9851ca57
DT
991source "arch/arm/mach-nspire/Kconfig"
992
d48af15e
TL
993source "arch/arm/plat-omap/Kconfig"
994
995source "arch/arm/mach-omap1/Kconfig"
1da177e4 996
1dbae815
TL
997source "arch/arm/mach-omap2/Kconfig"
998
9dd0b194 999source "arch/arm/mach-orion5x/Kconfig"
585cf175 1000
387798b3
RH
1001source "arch/arm/mach-picoxcell/Kconfig"
1002
95b8f20f
RK
1003source "arch/arm/mach-pxa/Kconfig"
1004source "arch/arm/plat-pxa/Kconfig"
585cf175 1005
95b8f20f
RK
1006source "arch/arm/mach-mmp/Kconfig"
1007
1008source "arch/arm/mach-realview/Kconfig"
1009
d63dc051
HS
1010source "arch/arm/mach-rockchip/Kconfig"
1011
95b8f20f 1012source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1013
cf383678 1014source "arch/arm/plat-samsung/Kconfig"
a21765a7 1015
387798b3
RH
1016source "arch/arm/mach-socfpga/Kconfig"
1017
a7ed099f 1018source "arch/arm/mach-spear/Kconfig"
a21765a7 1019
65ebcc11
SK
1020source "arch/arm/mach-sti/Kconfig"
1021
85fd6d63 1022source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1023
431107ea 1024source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1025
49b7a491 1026source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1027
5a7652f2 1028source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1029
170f4e42
KK
1030source "arch/arm/mach-s5pv210/Kconfig"
1031
83014579 1032source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1033
882d01f9 1034source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1035
3b52634f
MR
1036source "arch/arm/mach-sunxi/Kconfig"
1037
156a0997
BS
1038source "arch/arm/mach-prima2/Kconfig"
1039
c5f80065
EG
1040source "arch/arm/mach-tegra/Kconfig"
1041
95b8f20f 1042source "arch/arm/mach-u300/Kconfig"
1da177e4 1043
95b8f20f 1044source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1045
1046source "arch/arm/mach-versatile/Kconfig"
1047
ceade897 1048source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1049source "arch/arm/plat-versatile/Kconfig"
ceade897 1050
2a0ba738
MZ
1051source "arch/arm/mach-virt/Kconfig"
1052
6f35f9a9
TP
1053source "arch/arm/mach-vt8500/Kconfig"
1054
7ec80ddf 1055source "arch/arm/mach-w90x900/Kconfig"
1056
9a45eb69
JC
1057source "arch/arm/mach-zynq/Kconfig"
1058
1da177e4
LT
1059# Definitions to make life easier
1060config ARCH_ACORN
1061 bool
1062
7ae1f7ec
LB
1063config PLAT_IOP
1064 bool
469d3044 1065 select GENERIC_CLOCKEVENTS
7ae1f7ec 1066
69b02f6a
LB
1067config PLAT_ORION
1068 bool
bfe45e0b 1069 select CLKSRC_MMIO
b1b3f49c 1070 select COMMON_CLK
dc7ad3b3 1071 select GENERIC_IRQ_CHIP
278b45b0 1072 select IRQ_DOMAIN
69b02f6a 1073
abcda1dc
TP
1074config PLAT_ORION_LEGACY
1075 bool
1076 select PLAT_ORION
1077
bd5ce433
EM
1078config PLAT_PXA
1079 bool
1080
f4b8b319
RK
1081config PLAT_VERSATILE
1082 bool
1083
e3887714
RK
1084config ARM_TIMER_SP804
1085 bool
bfe45e0b 1086 select CLKSRC_MMIO
7a0eca71 1087 select CLKSRC_OF if OF
e3887714 1088
d9a1beaa
AC
1089source "arch/arm/firmware/Kconfig"
1090
1da177e4
LT
1091source arch/arm/mm/Kconfig
1092
958cab0f
RK
1093config ARM_NR_BANKS
1094 int
1095 default 16 if ARCH_EP93XX
1096 default 8
1097
afe4b25e 1098config IWMMXT
698613b6 1099 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1100 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1101 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1102 help
1103 Enable support for iWMMXt context switching at run time if
1104 running on a CPU that supports it.
1105
52108641 1106config MULTI_IRQ_HANDLER
1107 bool
1108 help
1109 Allow each machine to specify it's own IRQ handler at run time.
1110
3b93e7b0
HC
1111if !MMU
1112source "arch/arm/Kconfig-nommu"
1113endif
1114
3e0a07f8
GC
1115config PJ4B_ERRATA_4742
1116 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1117 depends on CPU_PJ4B && MACH_ARMADA_370
1118 default y
1119 help
1120 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1121 Event (WFE) IDLE states, a specific timing sensitivity exists between
1122 the retiring WFI/WFE instructions and the newly issued subsequent
1123 instructions. This sensitivity can result in a CPU hang scenario.
1124 Workaround:
1125 The software must insert either a Data Synchronization Barrier (DSB)
1126 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1127 instruction
1128
f0c4b8d6
WD
1129config ARM_ERRATA_326103
1130 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1131 depends on CPU_V6
1132 help
1133 Executing a SWP instruction to read-only memory does not set bit 11
1134 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1135 treat the access as a read, preventing a COW from occurring and
1136 causing the faulting task to livelock.
1137
9cba3ccc
CM
1138config ARM_ERRATA_411920
1139 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1140 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1141 help
1142 Invalidation of the Instruction Cache operation can
1143 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1144 It does not affect the MPCore. This option enables the ARM Ltd.
1145 recommended workaround.
1146
7ce236fc
CM
1147config ARM_ERRATA_430973
1148 bool "ARM errata: Stale prediction on replaced interworking branch"
1149 depends on CPU_V7
1150 help
1151 This option enables the workaround for the 430973 Cortex-A8
1152 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1153 interworking branch is replaced with another code sequence at the
1154 same virtual address, whether due to self-modifying code or virtual
1155 to physical address re-mapping, Cortex-A8 does not recover from the
1156 stale interworking branch prediction. This results in Cortex-A8
1157 executing the new code sequence in the incorrect ARM or Thumb state.
1158 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1159 and also flushes the branch target cache at every context switch.
1160 Note that setting specific bits in the ACTLR register may not be
1161 available in non-secure mode.
1162
855c551f
CM
1163config ARM_ERRATA_458693
1164 bool "ARM errata: Processor deadlock when a false hazard is created"
1165 depends on CPU_V7
62e4d357 1166 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1167 help
1168 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1169 erratum. For very specific sequences of memory operations, it is
1170 possible for a hazard condition intended for a cache line to instead
1171 be incorrectly associated with a different cache line. This false
1172 hazard might then cause a processor deadlock. The workaround enables
1173 the L1 caching of the NEON accesses and disables the PLD instruction
1174 in the ACTLR register. Note that setting specific bits in the ACTLR
1175 register may not be available in non-secure mode.
1176
0516e464
CM
1177config ARM_ERRATA_460075
1178 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1179 depends on CPU_V7
62e4d357 1180 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1181 help
1182 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1183 erratum. Any asynchronous access to the L2 cache may encounter a
1184 situation in which recent store transactions to the L2 cache are lost
1185 and overwritten with stale memory contents from external memory. The
1186 workaround disables the write-allocate mode for the L2 cache via the
1187 ACTLR register. Note that setting specific bits in the ACTLR register
1188 may not be available in non-secure mode.
1189
9f05027c
WD
1190config ARM_ERRATA_742230
1191 bool "ARM errata: DMB operation may be faulty"
1192 depends on CPU_V7 && SMP
62e4d357 1193 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1194 help
1195 This option enables the workaround for the 742230 Cortex-A9
1196 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1197 between two write operations may not ensure the correct visibility
1198 ordering of the two writes. This workaround sets a specific bit in
1199 the diagnostic register of the Cortex-A9 which causes the DMB
1200 instruction to behave as a DSB, ensuring the correct behaviour of
1201 the two writes.
1202
a672e99b
WD
1203config ARM_ERRATA_742231
1204 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1205 depends on CPU_V7 && SMP
62e4d357 1206 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1207 help
1208 This option enables the workaround for the 742231 Cortex-A9
1209 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1210 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1211 accessing some data located in the same cache line, may get corrupted
1212 data due to bad handling of the address hazard when the line gets
1213 replaced from one of the CPUs at the same time as another CPU is
1214 accessing it. This workaround sets specific bits in the diagnostic
1215 register of the Cortex-A9 which reduces the linefill issuing
1216 capabilities of the processor.
1217
9e65582a 1218config PL310_ERRATA_588369
fa0ce403 1219 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1220 depends on CACHE_L2X0
9e65582a
SS
1221 help
1222 The PL310 L2 cache controller implements three types of Clean &
1223 Invalidate maintenance operations: by Physical Address
1224 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1225 They are architecturally defined to behave as the execution of a
1226 clean operation followed immediately by an invalidate operation,
1227 both performing to the same memory location. This functionality
1228 is not correctly implemented in PL310 as clean lines are not
2839e06c 1229 invalidated as a result of these operations.
cdf357f1 1230
69155794
JM
1231config ARM_ERRATA_643719
1232 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1233 depends on CPU_V7 && SMP
1234 help
1235 This option enables the workaround for the 643719 Cortex-A9 (prior to
1236 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1237 register returns zero when it should return one. The workaround
1238 corrects this value, ensuring cache maintenance operations which use
1239 it behave as intended and avoiding data corruption.
1240
cdf357f1
WD
1241config ARM_ERRATA_720789
1242 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1243 depends on CPU_V7
cdf357f1
WD
1244 help
1245 This option enables the workaround for the 720789 Cortex-A9 (prior to
1246 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1247 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1248 As a consequence of this erratum, some TLB entries which should be
1249 invalidated are not, resulting in an incoherency in the system page
1250 tables. The workaround changes the TLB flushing routines to invalidate
1251 entries regardless of the ASID.
475d92fc 1252
1f0090a1 1253config PL310_ERRATA_727915
fa0ce403 1254 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1255 depends on CACHE_L2X0
1256 help
1257 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1258 operation (offset 0x7FC). This operation runs in background so that
1259 PL310 can handle normal accesses while it is in progress. Under very
1260 rare circumstances, due to this erratum, write data can be lost when
1261 PL310 treats a cacheable write transaction during a Clean &
1262 Invalidate by Way operation.
1263
475d92fc
WD
1264config ARM_ERRATA_743622
1265 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1266 depends on CPU_V7
62e4d357 1267 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1268 help
1269 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1270 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1271 optimisation in the Cortex-A9 Store Buffer may lead to data
1272 corruption. This workaround sets a specific bit in the diagnostic
1273 register of the Cortex-A9 which disables the Store Buffer
1274 optimisation, preventing the defect from occurring. This has no
1275 visible impact on the overall performance or power consumption of the
1276 processor.
1277
9a27c27c
WD
1278config ARM_ERRATA_751472
1279 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1280 depends on CPU_V7
62e4d357 1281 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1282 help
1283 This option enables the workaround for the 751472 Cortex-A9 (prior
1284 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1285 completion of a following broadcasted operation if the second
1286 operation is received by a CPU before the ICIALLUIS has completed,
1287 potentially leading to corrupted entries in the cache or TLB.
1288
fa0ce403
WD
1289config PL310_ERRATA_753970
1290 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1291 depends on CACHE_PL310
1292 help
1293 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1294
1295 Under some condition the effect of cache sync operation on
1296 the store buffer still remains when the operation completes.
1297 This means that the store buffer is always asked to drain and
1298 this prevents it from merging any further writes. The workaround
1299 is to replace the normal offset of cache sync operation (0x730)
1300 by another offset targeting an unmapped PL310 register 0x740.
1301 This has the same effect as the cache sync operation: store buffer
1302 drain and waiting for all buffers empty.
1303
fcbdc5fe
WD
1304config ARM_ERRATA_754322
1305 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1306 depends on CPU_V7
1307 help
1308 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1309 r3p*) erratum. A speculative memory access may cause a page table walk
1310 which starts prior to an ASID switch but completes afterwards. This
1311 can populate the micro-TLB with a stale entry which may be hit with
1312 the new ASID. This workaround places two dsb instructions in the mm
1313 switching code so that no page table walks can cross the ASID switch.
1314
5dab26af
WD
1315config ARM_ERRATA_754327
1316 bool "ARM errata: no automatic Store Buffer drain"
1317 depends on CPU_V7 && SMP
1318 help
1319 This option enables the workaround for the 754327 Cortex-A9 (prior to
1320 r2p0) erratum. The Store Buffer does not have any automatic draining
1321 mechanism and therefore a livelock may occur if an external agent
1322 continuously polls a memory location waiting to observe an update.
1323 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1324 written polling loops from denying visibility of updates to memory.
1325
145e10e1
CM
1326config ARM_ERRATA_364296
1327 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1328 depends on CPU_V6
145e10e1
CM
1329 help
1330 This options enables the workaround for the 364296 ARM1136
1331 r0p2 erratum (possible cache data corruption with
1332 hit-under-miss enabled). It sets the undocumented bit 31 in
1333 the auxiliary control register and the FI bit in the control
1334 register, thus disabling hit-under-miss without putting the
1335 processor into full low interrupt latency mode. ARM11MPCore
1336 is not affected.
1337
f630c1bd
WD
1338config ARM_ERRATA_764369
1339 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1340 depends on CPU_V7 && SMP
1341 help
1342 This option enables the workaround for erratum 764369
1343 affecting Cortex-A9 MPCore with two or more processors (all
1344 current revisions). Under certain timing circumstances, a data
1345 cache line maintenance operation by MVA targeting an Inner
1346 Shareable memory region may fail to proceed up to either the
1347 Point of Coherency or to the Point of Unification of the
1348 system. This workaround adds a DSB instruction before the
1349 relevant cache maintenance functions and sets a specific bit
1350 in the diagnostic control register of the SCU.
1351
11ed0ba1
WD
1352config PL310_ERRATA_769419
1353 bool "PL310 errata: no automatic Store Buffer drain"
1354 depends on CACHE_L2X0
1355 help
1356 On revisions of the PL310 prior to r3p2, the Store Buffer does
1357 not automatically drain. This can cause normal, non-cacheable
1358 writes to be retained when the memory system is idle, leading
1359 to suboptimal I/O performance for drivers using coherent DMA.
1360 This option adds a write barrier to the cpu_idle loop so that,
1361 on systems with an outer cache, the store buffer is drained
1362 explicitly.
1363
7253b85c
SH
1364config ARM_ERRATA_775420
1365 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1366 depends on CPU_V7
1367 help
1368 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1369 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1370 operation aborts with MMU exception, it might cause the processor
1371 to deadlock. This workaround puts DSB before executing ISB if
1372 an abort may occur on cache maintenance.
1373
93dc6887
CM
1374config ARM_ERRATA_798181
1375 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1376 depends on CPU_V7 && SMP
1377 help
1378 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1379 adequately shooting down all use of the old entries. This
1380 option enables the Linux kernel workaround for this erratum
1381 which sends an IPI to the CPUs that are running the same ASID
1382 as the one being invalidated.
1383
84b6504f
WD
1384config ARM_ERRATA_773022
1385 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1386 depends on CPU_V7
1387 help
1388 This option enables the workaround for the 773022 Cortex-A15
1389 (up to r0p4) erratum. In certain rare sequences of code, the
1390 loop buffer may deliver incorrect instructions. This
1391 workaround disables the loop buffer to avoid the erratum.
1392
1da177e4
LT
1393endmenu
1394
1395source "arch/arm/common/Kconfig"
1396
1da177e4
LT
1397menu "Bus support"
1398
1399config ARM_AMBA
1400 bool
1401
1402config ISA
1403 bool
1da177e4
LT
1404 help
1405 Find out whether you have ISA slots on your motherboard. ISA is the
1406 name of a bus system, i.e. the way the CPU talks to the other stuff
1407 inside your box. Other bus systems are PCI, EISA, MicroChannel
1408 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1409 newer boards don't support it. If you have ISA, say Y, otherwise N.
1410
065909b9 1411# Select ISA DMA controller support
1da177e4
LT
1412config ISA_DMA
1413 bool
065909b9 1414 select ISA_DMA_API
1da177e4 1415
065909b9 1416# Select ISA DMA interface
5cae841b
AV
1417config ISA_DMA_API
1418 bool
5cae841b 1419
1da177e4 1420config PCI
0b05da72 1421 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1422 help
1423 Find out whether you have a PCI motherboard. PCI is the name of a
1424 bus system, i.e. the way the CPU talks to the other stuff inside
1425 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1426 VESA. If you have PCI, say Y, otherwise N.
1427
52882173
AV
1428config PCI_DOMAINS
1429 bool
1430 depends on PCI
1431
b080ac8a
MRJ
1432config PCI_NANOENGINE
1433 bool "BSE nanoEngine PCI support"
1434 depends on SA1100_NANOENGINE
1435 help
1436 Enable PCI on the BSE nanoEngine board.
1437
36e23590
MW
1438config PCI_SYSCALL
1439 def_bool PCI
1440
a0113a99
MR
1441config PCI_HOST_ITE8152
1442 bool
1443 depends on PCI && MACH_ARMCORE
1444 default y
1445 select DMABOUNCE
1446
1da177e4 1447source "drivers/pci/Kconfig"
3f06d157 1448source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1449
1450source "drivers/pcmcia/Kconfig"
1451
1452endmenu
1453
1454menu "Kernel Features"
1455
3b55658a
DM
1456config HAVE_SMP
1457 bool
1458 help
1459 This option should be selected by machines which have an SMP-
1460 capable CPU.
1461
1462 The only effect of this option is to make the SMP-related
1463 options available to the user for configuration.
1464
1da177e4 1465config SMP
bb2d8130 1466 bool "Symmetric Multi-Processing"
fbb4ddac 1467 depends on CPU_V6K || CPU_V7
bc28248e 1468 depends on GENERIC_CLOCKEVENTS
3b55658a 1469 depends on HAVE_SMP
801bb21c 1470 depends on MMU || ARM_MPU
1da177e4
LT
1471 help
1472 This enables support for systems with more than one CPU. If you have
4a474157
RG
1473 a system with only one CPU, say N. If you have a system with more
1474 than one CPU, say Y.
1da177e4 1475
4a474157 1476 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1477 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1478 you say Y here, the kernel will run on many, but not all,
1479 uniprocessor machines. On a uniprocessor machine, the kernel
1480 will run faster if you say N here.
1da177e4 1481
395cf969 1482 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1483 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1484 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1485
1486 If you don't know what to do here, say N.
1487
f00ec48f
RK
1488config SMP_ON_UP
1489 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1490 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1491 default y
1492 help
1493 SMP kernels contain instructions which fail on non-SMP processors.
1494 Enabling this option allows the kernel to modify itself to make
1495 these instructions safe. Disabling it allows about 1K of space
1496 savings.
1497
1498 If you don't know what to do here, say Y.
1499
c9018aab
VG
1500config ARM_CPU_TOPOLOGY
1501 bool "Support cpu topology definition"
1502 depends on SMP && CPU_V7
1503 default y
1504 help
1505 Support ARM cpu topology definition. The MPIDR register defines
1506 affinity between processors which is then used to describe the cpu
1507 topology of an ARM System.
1508
1509config SCHED_MC
1510 bool "Multi-core scheduler support"
1511 depends on ARM_CPU_TOPOLOGY
1512 help
1513 Multi-core scheduler support improves the CPU scheduler's decision
1514 making when dealing with multi-core CPU chips at a cost of slightly
1515 increased overhead in some places. If unsure say N here.
1516
1517config SCHED_SMT
1518 bool "SMT scheduler support"
1519 depends on ARM_CPU_TOPOLOGY
1520 help
1521 Improves the CPU scheduler's decision making when dealing with
1522 MultiThreading at a cost of slightly increased overhead in some
1523 places. If unsure say N here.
1524
a8cbcd92
RK
1525config HAVE_ARM_SCU
1526 bool
a8cbcd92
RK
1527 help
1528 This option enables support for the ARM system coherency unit
1529
8a4da6e3 1530config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1531 bool "Architected timer support"
1532 depends on CPU_V7
8a4da6e3 1533 select ARM_ARCH_TIMER
0c403462 1534 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1535 help
1536 This option enables support for the ARM architected timer
1537
f32f4ce2
RK
1538config HAVE_ARM_TWD
1539 bool
1540 depends on SMP
da4a686a 1541 select CLKSRC_OF if OF
f32f4ce2
RK
1542 help
1543 This options enables support for the ARM timer and watchdog unit
1544
e8db288e
NP
1545config MCPM
1546 bool "Multi-Cluster Power Management"
1547 depends on CPU_V7 && SMP
1548 help
1549 This option provides the common power management infrastructure
1550 for (multi-)cluster based systems, such as big.LITTLE based
1551 systems.
1552
1c33be57
NP
1553config BIG_LITTLE
1554 bool "big.LITTLE support (Experimental)"
1555 depends on CPU_V7 && SMP
1556 select MCPM
1557 help
1558 This option enables support selections for the big.LITTLE
1559 system architecture.
1560
1561config BL_SWITCHER
1562 bool "big.LITTLE switcher support"
1563 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1564 select CPU_PM
1565 select ARM_CPU_SUSPEND
1566 help
1567 The big.LITTLE "switcher" provides the core functionality to
1568 transparently handle transition between a cluster of A15's
1569 and a cluster of A7's in a big.LITTLE system.
1570
b22537c6
NP
1571config BL_SWITCHER_DUMMY_IF
1572 tristate "Simple big.LITTLE switcher user interface"
1573 depends on BL_SWITCHER && DEBUG_KERNEL
1574 help
1575 This is a simple and dummy char dev interface to control
1576 the big.LITTLE switcher core code. It is meant for
1577 debugging purposes only.
1578
8d5796d2
LB
1579choice
1580 prompt "Memory split"
006fa259 1581 depends on MMU
8d5796d2
LB
1582 default VMSPLIT_3G
1583 help
1584 Select the desired split between kernel and user memory.
1585
1586 If you are not absolutely sure what you are doing, leave this
1587 option alone!
1588
1589 config VMSPLIT_3G
1590 bool "3G/1G user/kernel split"
1591 config VMSPLIT_2G
1592 bool "2G/2G user/kernel split"
1593 config VMSPLIT_1G
1594 bool "1G/3G user/kernel split"
1595endchoice
1596
1597config PAGE_OFFSET
1598 hex
006fa259 1599 default PHYS_OFFSET if !MMU
8d5796d2
LB
1600 default 0x40000000 if VMSPLIT_1G
1601 default 0x80000000 if VMSPLIT_2G
1602 default 0xC0000000
1603
1da177e4
LT
1604config NR_CPUS
1605 int "Maximum number of CPUs (2-32)"
1606 range 2 32
1607 depends on SMP
1608 default "4"
1609
a054a811 1610config HOTPLUG_CPU
00b7dede 1611 bool "Support for hot-pluggable CPUs"
40b31360 1612 depends on SMP
a054a811
RK
1613 help
1614 Say Y here to experiment with turning CPUs off and on. CPUs
1615 can be controlled through /sys/devices/system/cpu.
1616
2bdd424f
WD
1617config ARM_PSCI
1618 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1619 depends on CPU_V7
1620 help
1621 Say Y here if you want Linux to communicate with system firmware
1622 implementing the PSCI specification for CPU-centric power
1623 management operations described in ARM document number ARM DEN
1624 0022A ("Power State Coordination Interface System Software on
1625 ARM processors").
1626
2a6ad871
MR
1627# The GPIO number here must be sorted by descending number. In case of
1628# a multiplatform kernel, we just want the highest value required by the
1629# selected platforms.
44986ab0
PDSN
1630config ARCH_NR_GPIO
1631 int
3dea19e8 1632 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1633 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
06b851e5 1634 default 392 if ARCH_U8500
01bb914c
TP
1635 default 352 if ARCH_VT8500
1636 default 288 if ARCH_SUNXI
2a6ad871 1637 default 264 if MACH_H4700
44986ab0
PDSN
1638 default 0
1639 help
1640 Maximum number of GPIOs in the system.
1641
1642 If unsure, leave the default value.
1643
d45a398f 1644source kernel/Kconfig.preempt
1da177e4 1645
c9218b16 1646config HZ_FIXED
f8065813 1647 int
b130d5c2 1648 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1649 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1650 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1651 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1652 default 0
c9218b16
RK
1653
1654choice
47d84682 1655 depends on HZ_FIXED = 0
c9218b16
RK
1656 prompt "Timer frequency"
1657
1658config HZ_100
1659 bool "100 Hz"
1660
1661config HZ_200
1662 bool "200 Hz"
1663
1664config HZ_250
1665 bool "250 Hz"
1666
1667config HZ_300
1668 bool "300 Hz"
1669
1670config HZ_500
1671 bool "500 Hz"
1672
1673config HZ_1000
1674 bool "1000 Hz"
1675
1676endchoice
1677
1678config HZ
1679 int
47d84682 1680 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1681 default 100 if HZ_100
1682 default 200 if HZ_200
1683 default 250 if HZ_250
1684 default 300 if HZ_300
1685 default 500 if HZ_500
1686 default 1000
1687
1688config SCHED_HRTICK
1689 def_bool HIGH_RES_TIMERS
f8065813 1690
16c79651 1691config THUMB2_KERNEL
bc7dea00 1692 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1693 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1694 default y if CPU_THUMBONLY
16c79651
CM
1695 select AEABI
1696 select ARM_ASM_UNIFIED
89bace65 1697 select ARM_UNWIND
16c79651
CM
1698 help
1699 By enabling this option, the kernel will be compiled in
1700 Thumb-2 mode. A compiler/assembler that understand the unified
1701 ARM-Thumb syntax is needed.
1702
1703 If unsure, say N.
1704
6f685c5c
DM
1705config THUMB2_AVOID_R_ARM_THM_JUMP11
1706 bool "Work around buggy Thumb-2 short branch relocations in gas"
1707 depends on THUMB2_KERNEL && MODULES
1708 default y
1709 help
1710 Various binutils versions can resolve Thumb-2 branches to
1711 locally-defined, preemptible global symbols as short-range "b.n"
1712 branch instructions.
1713
1714 This is a problem, because there's no guarantee the final
1715 destination of the symbol, or any candidate locations for a
1716 trampoline, are within range of the branch. For this reason, the
1717 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1718 relocation in modules at all, and it makes little sense to add
1719 support.
1720
1721 The symptom is that the kernel fails with an "unsupported
1722 relocation" error when loading some modules.
1723
1724 Until fixed tools are available, passing
1725 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1726 code which hits this problem, at the cost of a bit of extra runtime
1727 stack usage in some cases.
1728
1729 The problem is described in more detail at:
1730 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1731
1732 Only Thumb-2 kernels are affected.
1733
1734 Unless you are sure your tools don't have this problem, say Y.
1735
0becb088
CM
1736config ARM_ASM_UNIFIED
1737 bool
1738
704bdda0
NP
1739config AEABI
1740 bool "Use the ARM EABI to compile the kernel"
1741 help
1742 This option allows for the kernel to be compiled using the latest
1743 ARM ABI (aka EABI). This is only useful if you are using a user
1744 space environment that is also compiled with EABI.
1745
1746 Since there are major incompatibilities between the legacy ABI and
1747 EABI, especially with regard to structure member alignment, this
1748 option also changes the kernel syscall calling convention to
1749 disambiguate both ABIs and allow for backward compatibility support
1750 (selected with CONFIG_OABI_COMPAT).
1751
1752 To use this you need GCC version 4.0.0 or later.
1753
6c90c872 1754config OABI_COMPAT
a73a3ff1 1755 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1756 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1757 help
1758 This option preserves the old syscall interface along with the
1759 new (ARM EABI) one. It also provides a compatibility layer to
1760 intercept syscalls that have structure arguments which layout
1761 in memory differs between the legacy ABI and the new ARM EABI
1762 (only for non "thumb" binaries). This option adds a tiny
1763 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1764
1765 The seccomp filter system will not be available when this is
1766 selected, since there is no way yet to sensibly distinguish
1767 between calling conventions during filtering.
1768
6c90c872
NP
1769 If you know you'll be using only pure EABI user space then you
1770 can say N here. If this option is not selected and you attempt
1771 to execute a legacy ABI binary then the result will be
1772 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1773 at all). If in doubt say N.
6c90c872 1774
eb33575c 1775config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1776 bool
e80d6a24 1777
05944d74
RK
1778config ARCH_SPARSEMEM_ENABLE
1779 bool
1780
07a2f737
RK
1781config ARCH_SPARSEMEM_DEFAULT
1782 def_bool ARCH_SPARSEMEM_ENABLE
1783
05944d74 1784config ARCH_SELECT_MEMORY_MODEL
be370302 1785 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1786
7b7bf499
WD
1787config HAVE_ARCH_PFN_VALID
1788 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1789
053a96ca 1790config HIGHMEM
e8db89a2
RK
1791 bool "High Memory Support"
1792 depends on MMU
053a96ca
NP
1793 help
1794 The address space of ARM processors is only 4 Gigabytes large
1795 and it has to accommodate user address space, kernel address
1796 space as well as some memory mapped IO. That means that, if you
1797 have a large amount of physical memory and/or IO, not all of the
1798 memory can be "permanently mapped" by the kernel. The physical
1799 memory that is not permanently mapped is called "high memory".
1800
1801 Depending on the selected kernel/user memory split, minimum
1802 vmalloc space and actual amount of RAM, you may not need this
1803 option which should result in a slightly faster kernel.
1804
1805 If unsure, say n.
1806
65cec8e3
RK
1807config HIGHPTE
1808 bool "Allocate 2nd-level pagetables from highmem"
1809 depends on HIGHMEM
65cec8e3 1810
1b8873a0
JI
1811config HW_PERF_EVENTS
1812 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1813 depends on PERF_EVENTS
1b8873a0
JI
1814 default y
1815 help
1816 Enable hardware performance counter support for perf events. If
1817 disabled, perf events will use software events only.
1818
1355e2a6
CM
1819config SYS_SUPPORTS_HUGETLBFS
1820 def_bool y
1821 depends on ARM_LPAE
1822
8d962507
CM
1823config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1824 def_bool y
1825 depends on ARM_LPAE
1826
4bfab203
SC
1827config ARCH_WANT_GENERAL_HUGETLB
1828 def_bool y
1829
3f22ab27
DH
1830source "mm/Kconfig"
1831
c1b2d970 1832config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1833 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1834 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1835 default "12" if SOC_AM33XX
6d85e2b0 1836 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1837 default "11"
1838 help
1839 The kernel memory allocator divides physically contiguous memory
1840 blocks into "zones", where each zone is a power of two number of
1841 pages. This option selects the largest power of two that the kernel
1842 keeps in the memory allocator. If you need to allocate very large
1843 blocks of physically contiguous memory, then you may need to
1844 increase this value.
1845
1846 This config option is actually maximum order plus one. For example,
1847 a value of 11 means that the largest free memory block is 2^10 pages.
1848
1da177e4
LT
1849config ALIGNMENT_TRAP
1850 bool
f12d0d7c 1851 depends on CPU_CP15_MMU
1da177e4 1852 default y if !ARCH_EBSA110
e119bfff 1853 select HAVE_PROC_CPU if PROC_FS
1da177e4 1854 help
84eb8d06 1855 ARM processors cannot fetch/store information which is not
1da177e4
LT
1856 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1857 address divisible by 4. On 32-bit ARM processors, these non-aligned
1858 fetch/store instructions will be emulated in software if you say
1859 here, which has a severe performance impact. This is necessary for
1860 correct operation of some network protocols. With an IP-only
1861 configuration it is safe to say N, otherwise say Y.
1862
39ec58f3 1863config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1864 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1865 depends on MMU
39ec58f3
LB
1866 default y if CPU_FEROCEON
1867 help
1868 Implement faster copy_to_user and clear_user methods for CPU
1869 cores where a 8-word STM instruction give significantly higher
1870 memory write throughput than a sequence of individual 32bit stores.
1871
1872 A possible side effect is a slight increase in scheduling latency
1873 between threads sharing the same address space if they invoke
1874 such copy operations with large buffers.
1875
1876 However, if the CPU data cache is using a write-allocate mode,
1877 this option is unlikely to provide any performance gain.
1878
70c70d97
NP
1879config SECCOMP
1880 bool
1881 prompt "Enable seccomp to safely compute untrusted bytecode"
1882 ---help---
1883 This kernel feature is useful for number crunching applications
1884 that may need to compute untrusted bytecode during their
1885 execution. By using pipes or other transports made available to
1886 the process as file descriptors supporting the read/write
1887 syscalls, it's possible to isolate those applications in
1888 their own address space using seccomp. Once seccomp is
1889 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1890 and the task is only allowed to execute a few safe syscalls
1891 defined by each seccomp mode.
1892
06e6295b
SS
1893config SWIOTLB
1894 def_bool y
1895
1896config IOMMU_HELPER
1897 def_bool SWIOTLB
1898
eff8d644
SS
1899config XEN_DOM0
1900 def_bool y
1901 depends on XEN
1902
1903config XEN
1904 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1905 depends on ARM && AEABI && OF
f880b67d 1906 depends on CPU_V7 && !CPU_V6
85323a99 1907 depends on !GENERIC_ATOMIC64
7693decc 1908 depends on MMU
17b7ab80 1909 select ARM_PSCI
83862ccf 1910 select SWIOTLB_XEN
e17b2f11 1911 select ARCH_DMA_ADDR_T_64BIT
eff8d644
SS
1912 help
1913 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1914
1da177e4
LT
1915endmenu
1916
1917menu "Boot options"
1918
9eb8f674
GL
1919config USE_OF
1920 bool "Flattened Device Tree support"
b1b3f49c 1921 select IRQ_DOMAIN
9eb8f674
GL
1922 select OF
1923 select OF_EARLY_FLATTREE
1924 help
1925 Include support for flattened device tree machine descriptions.
1926
bd51e2f5
NP
1927config ATAGS
1928 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1929 default y
1930 help
1931 This is the traditional way of passing data to the kernel at boot
1932 time. If you are solely relying on the flattened device tree (or
1933 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1934 to remove ATAGS support from your kernel binary. If unsure,
1935 leave this to y.
1936
1937config DEPRECATED_PARAM_STRUCT
1938 bool "Provide old way to pass kernel parameters"
1939 depends on ATAGS
1940 help
1941 This was deprecated in 2001 and announced to live on for 5 years.
1942 Some old boot loaders still use this way.
1943
1da177e4
LT
1944# Compressed boot loader in ROM. Yes, we really want to ask about
1945# TEXT and BSS so we preserve their values in the config files.
1946config ZBOOT_ROM_TEXT
1947 hex "Compressed ROM boot loader base address"
1948 default "0"
1949 help
1950 The physical address at which the ROM-able zImage is to be
1951 placed in the target. Platforms which normally make use of
1952 ROM-able zImage formats normally set this to a suitable
1953 value in their defconfig file.
1954
1955 If ZBOOT_ROM is not enabled, this has no effect.
1956
1957config ZBOOT_ROM_BSS
1958 hex "Compressed ROM boot loader BSS address"
1959 default "0"
1960 help
f8c440b2
DF
1961 The base address of an area of read/write memory in the target
1962 for the ROM-able zImage which must be available while the
1963 decompressor is running. It must be large enough to hold the
1964 entire decompressed kernel plus an additional 128 KiB.
1965 Platforms which normally make use of ROM-able zImage formats
1966 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1967
1968 If ZBOOT_ROM is not enabled, this has no effect.
1969
1970config ZBOOT_ROM
1971 bool "Compressed boot loader in ROM/flash"
1972 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1973 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1974 help
1975 Say Y here if you intend to execute your compressed kernel image
1976 (zImage) directly from ROM or flash. If unsure, say N.
1977
090ab3ff
SH
1978choice
1979 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1980 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1981 default ZBOOT_ROM_NONE
1982 help
1983 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1984 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1985 kernel image to an MMC or SD card and boot the kernel straight
1986 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1987 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1988 rest the kernel image to RAM.
1989
1990config ZBOOT_ROM_NONE
1991 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1992 help
1993 Do not load image from SD or MMC
1994
f45b1149
SH
1995config ZBOOT_ROM_MMCIF
1996 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1997 help
090ab3ff
SH
1998 Load image from MMCIF hardware block.
1999
2000config ZBOOT_ROM_SH_MOBILE_SDHI
2001 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2002 help
2003 Load image from SDHI hardware block
2004
2005endchoice
f45b1149 2006
e2a6a3aa
JB
2007config ARM_APPENDED_DTB
2008 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 2009 depends on OF
e2a6a3aa
JB
2010 help
2011 With this option, the boot code will look for a device tree binary
2012 (DTB) appended to zImage
2013 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2014
2015 This is meant as a backward compatibility convenience for those
2016 systems with a bootloader that can't be upgraded to accommodate
2017 the documented boot protocol using a device tree.
2018
2019 Beware that there is very little in terms of protection against
2020 this option being confused by leftover garbage in memory that might
2021 look like a DTB header after a reboot if no actual DTB is appended
2022 to zImage. Do not leave this option active in a production kernel
2023 if you don't intend to always append a DTB. Proper passing of the
2024 location into r2 of a bootloader provided DTB is always preferable
2025 to this option.
2026
b90b9a38
NP
2027config ARM_ATAG_DTB_COMPAT
2028 bool "Supplement the appended DTB with traditional ATAG information"
2029 depends on ARM_APPENDED_DTB
2030 help
2031 Some old bootloaders can't be updated to a DTB capable one, yet
2032 they provide ATAGs with memory configuration, the ramdisk address,
2033 the kernel cmdline string, etc. Such information is dynamically
2034 provided by the bootloader and can't always be stored in a static
2035 DTB. To allow a device tree enabled kernel to be used with such
2036 bootloaders, this option allows zImage to extract the information
2037 from the ATAG list and store it at run time into the appended DTB.
2038
d0f34a11
GR
2039choice
2040 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2041 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2042
2043config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2044 bool "Use bootloader kernel arguments if available"
2045 help
2046 Uses the command-line options passed by the boot loader instead of
2047 the device tree bootargs property. If the boot loader doesn't provide
2048 any, the device tree bootargs property will be used.
2049
2050config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2051 bool "Extend with bootloader kernel arguments"
2052 help
2053 The command-line arguments provided by the boot loader will be
2054 appended to the the device tree bootargs property.
2055
2056endchoice
2057
1da177e4
LT
2058config CMDLINE
2059 string "Default kernel command string"
2060 default ""
2061 help
2062 On some architectures (EBSA110 and CATS), there is currently no way
2063 for the boot loader to pass arguments to the kernel. For these
2064 architectures, you should supply some command-line options at build
2065 time by entering them here. As a minimum, you should specify the
2066 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2067
4394c124
VB
2068choice
2069 prompt "Kernel command line type" if CMDLINE != ""
2070 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2071 depends on ATAGS
4394c124
VB
2072
2073config CMDLINE_FROM_BOOTLOADER
2074 bool "Use bootloader kernel arguments if available"
2075 help
2076 Uses the command-line options passed by the boot loader. If
2077 the boot loader doesn't provide any, the default kernel command
2078 string provided in CMDLINE will be used.
2079
2080config CMDLINE_EXTEND
2081 bool "Extend bootloader kernel arguments"
2082 help
2083 The command-line arguments provided by the boot loader will be
2084 appended to the default kernel command string.
2085
92d2040d
AH
2086config CMDLINE_FORCE
2087 bool "Always use the default kernel command string"
92d2040d
AH
2088 help
2089 Always use the default kernel command string, even if the boot
2090 loader passes other arguments to the kernel.
2091 This is useful if you cannot or don't want to change the
2092 command-line options your boot loader passes to the kernel.
4394c124 2093endchoice
92d2040d 2094
1da177e4
LT
2095config XIP_KERNEL
2096 bool "Kernel Execute-In-Place from ROM"
10968131 2097 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2098 help
2099 Execute-In-Place allows the kernel to run from non-volatile storage
2100 directly addressable by the CPU, such as NOR flash. This saves RAM
2101 space since the text section of the kernel is not loaded from flash
2102 to RAM. Read-write sections, such as the data section and stack,
2103 are still copied to RAM. The XIP kernel is not compressed since
2104 it has to run directly from flash, so it will take more space to
2105 store it. The flash address used to link the kernel object files,
2106 and for storing it, is configuration dependent. Therefore, if you
2107 say Y here, you must know the proper physical address where to
2108 store the kernel image depending on your own flash memory usage.
2109
2110 Also note that the make target becomes "make xipImage" rather than
2111 "make zImage" or "make Image". The final kernel binary to put in
2112 ROM memory will be arch/arm/boot/xipImage.
2113
2114 If unsure, say N.
2115
2116config XIP_PHYS_ADDR
2117 hex "XIP Kernel Physical Location"
2118 depends on XIP_KERNEL
2119 default "0x00080000"
2120 help
2121 This is the physical address in your flash memory the kernel will
2122 be linked for and stored to. This address is dependent on your
2123 own flash usage.
2124
c587e4a6
RP
2125config KEXEC
2126 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2127 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2128 help
2129 kexec is a system call that implements the ability to shutdown your
2130 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2131 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2132 you can start any kernel with it, not just Linux.
2133
2134 It is an ongoing process to be certain the hardware in a machine
2135 is properly shutdown, so do not be surprised if this code does not
bf220695 2136 initially work for you.
c587e4a6 2137
4cd9d6f7
RP
2138config ATAGS_PROC
2139 bool "Export atags in procfs"
bd51e2f5 2140 depends on ATAGS && KEXEC
b98d7291 2141 default y
4cd9d6f7
RP
2142 help
2143 Should the atags used to boot the kernel be exported in an "atags"
2144 file in procfs. Useful with kexec.
2145
cb5d39b3
MW
2146config CRASH_DUMP
2147 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2148 help
2149 Generate crash dump after being started by kexec. This should
2150 be normally only set in special crash dump kernels which are
2151 loaded in the main kernel with kexec-tools into a specially
2152 reserved region and then later executed after a crash by
2153 kdump/kexec. The crash dump kernel must be compiled to a
2154 memory address not used by the main kernel
2155
2156 For more details see Documentation/kdump/kdump.txt
2157
e69edc79
EM
2158config AUTO_ZRELADDR
2159 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2160 help
2161 ZRELADDR is the physical address where the decompressed kernel
2162 image will be placed. If AUTO_ZRELADDR is selected, the address
2163 will be determined at run-time by masking the current IP with
2164 0xf8000000. This assumes the zImage being placed in the first 128MB
2165 from start of memory.
2166
1da177e4
LT
2167endmenu
2168
ac9d7efc 2169menu "CPU Power Management"
1da177e4 2170
89c52ed4 2171if ARCH_HAS_CPUFREQ
1da177e4 2172source "drivers/cpufreq/Kconfig"
1da177e4
LT
2173endif
2174
ac9d7efc
RK
2175source "drivers/cpuidle/Kconfig"
2176
2177endmenu
2178
1da177e4
LT
2179menu "Floating point emulation"
2180
2181comment "At least one emulation must be selected"
2182
2183config FPE_NWFPE
2184 bool "NWFPE math emulation"
593c252a 2185 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2186 ---help---
2187 Say Y to include the NWFPE floating point emulator in the kernel.
2188 This is necessary to run most binaries. Linux does not currently
2189 support floating point hardware so you need to say Y here even if
2190 your machine has an FPA or floating point co-processor podule.
2191
2192 You may say N here if you are going to load the Acorn FPEmulator
2193 early in the bootup.
2194
2195config FPE_NWFPE_XP
2196 bool "Support extended precision"
bedf142b 2197 depends on FPE_NWFPE
1da177e4
LT
2198 help
2199 Say Y to include 80-bit support in the kernel floating-point
2200 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2201 Note that gcc does not generate 80-bit operations by default,
2202 so in most cases this option only enlarges the size of the
2203 floating point emulator without any good reason.
2204
2205 You almost surely want to say N here.
2206
2207config FPE_FASTFPE
2208 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2209 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2210 ---help---
2211 Say Y here to include the FAST floating point emulator in the kernel.
2212 This is an experimental much faster emulator which now also has full
2213 precision for the mantissa. It does not support any exceptions.
2214 It is very simple, and approximately 3-6 times faster than NWFPE.
2215
2216 It should be sufficient for most programs. It may be not suitable
2217 for scientific calculations, but you have to check this for yourself.
2218 If you do not feel you need a faster FP emulation you should better
2219 choose NWFPE.
2220
2221config VFP
2222 bool "VFP-format floating point maths"
e399b1a4 2223 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2224 help
2225 Say Y to include VFP support code in the kernel. This is needed
2226 if your hardware includes a VFP unit.
2227
2228 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2229 release notes and additional status information.
2230
2231 Say N if your target does not have VFP hardware.
2232
25ebee02
CM
2233config VFPv3
2234 bool
2235 depends on VFP
2236 default y if CPU_V7
2237
b5872db4
CM
2238config NEON
2239 bool "Advanced SIMD (NEON) Extension support"
2240 depends on VFPv3 && CPU_V7
2241 help
2242 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2243 Extension.
2244
73c132c1
AB
2245config KERNEL_MODE_NEON
2246 bool "Support for NEON in kernel mode"
c4a30c3b 2247 depends on NEON && AEABI
73c132c1
AB
2248 help
2249 Say Y to include support for NEON in kernel mode.
2250
1da177e4
LT
2251endmenu
2252
2253menu "Userspace binary formats"
2254
2255source "fs/Kconfig.binfmt"
2256
2257config ARTHUR
2258 tristate "RISC OS personality"
704bdda0 2259 depends on !AEABI
1da177e4
LT
2260 help
2261 Say Y here to include the kernel code necessary if you want to run
2262 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2263 experimental; if this sounds frightening, say N and sleep in peace.
2264 You can also say M here to compile this support as a module (which
2265 will be called arthur).
2266
2267endmenu
2268
2269menu "Power management options"
2270
eceab4ac 2271source "kernel/power/Kconfig"
1da177e4 2272
f4cb5700 2273config ARCH_SUSPEND_POSSIBLE
4b1082ca 2274 depends on !ARCH_S5PC100
19a0519d 2275 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2276 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2277 def_bool y
2278
15e0d9e3
AB
2279config ARM_CPU_SUSPEND
2280 def_bool PM_SLEEP
2281
1da177e4
LT
2282endmenu
2283
d5950b43
SR
2284source "net/Kconfig"
2285
ac25150f 2286source "drivers/Kconfig"
1da177e4
LT
2287
2288source "fs/Kconfig"
2289
1da177e4
LT
2290source "arch/arm/Kconfig.debug"
2291
2292source "security/Kconfig"
2293
2294source "crypto/Kconfig"
2295
2296source "lib/Kconfig"
749cf76c
CD
2297
2298source "arch/arm/kvm/Kconfig"