]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm/Kconfig
ARM: shark: use fixed PCI i/o mapping
[mirror_ubuntu-zesty-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509 9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 14 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 15 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 16 select HAVE_ARCH_KGDB
0693bf68 17 select HAVE_ARCH_TRACEHOOK
856bc356 18 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 19 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 20 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
21 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
22 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 23 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 24 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 25 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
26 select HAVE_KERNEL_GZIP
27 select HAVE_KERNEL_LZO
6e8699f7 28 select HAVE_KERNEL_LZMA
a7f464f3 29 select HAVE_KERNEL_XZ
e360adbe 30 select HAVE_IRQ_WORK
7ada189f
JI
31 select HAVE_PERF_EVENTS
32 select PERF_USE_VMALLOC
e513f8bf 33 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 34 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 35 select HAVE_C_RECORDMCOUNT
e2a93ecc 36 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
37 select HARDIRQS_SW_RESEND
38 select GENERIC_IRQ_PROBE
25a5662a 39 select GENERIC_IRQ_SHOW
d4aa8b15
TG
40 select GENERIC_IRQ_PROBE
41 select HARDIRQS_SW_RESEND
1fb90263 42 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 43 select GENERIC_PCI_IOMAP
e47b65b0 44 select HAVE_BPF_JIT
84ec6d57 45 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
46 select KTIME_SCALAR
47 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
1da177e4
LT
48 help
49 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 50 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 51 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 52 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
53 Europe. There is an ARM Linux project with a web page at
54 <http://www.arm.linux.org.uk/>.
55
74facffe
RK
56config ARM_HAS_SG_CHAIN
57 bool
58
4ce63fcd
MS
59config NEED_SG_DMA_LENGTH
60 bool
61
62config ARM_DMA_USE_IOMMU
63 select NEED_SG_DMA_LENGTH
64 select ARM_HAS_SG_CHAIN
65 bool
66
1a189b97
RK
67config HAVE_PWM
68 bool
69
0b05da72
HUK
70config MIGHT_HAVE_PCI
71 bool
72
75e7153a
RB
73config SYS_SUPPORTS_APM_EMULATION
74 bool
75
0a938b97
DB
76config GENERIC_GPIO
77 bool
0a938b97 78
bc581770
LW
79config HAVE_TCM
80 bool
81 select GENERIC_ALLOCATOR
82
e119bfff
RK
83config HAVE_PROC_CPU
84 bool
85
5ea81769
AV
86config NO_IOPORT
87 bool
5ea81769 88
1da177e4
LT
89config EISA
90 bool
91 ---help---
92 The Extended Industry Standard Architecture (EISA) bus was
93 developed as an open alternative to the IBM MicroChannel bus.
94
95 The EISA bus provided some of the features of the IBM MicroChannel
96 bus while maintaining backward compatibility with cards made for
97 the older ISA bus. The EISA bus saw limited use between 1988 and
98 1995 when it was made obsolete by the PCI bus.
99
100 Say Y here if you are building a kernel for an EISA-based machine.
101
102 Otherwise, say N.
103
104config SBUS
105 bool
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
95c354fe
NP
124config GENERIC_LOCKBREAK
125 bool
126 default y
127 depends on SMP && PREEMPT
128
1da177e4
LT
129config RWSEM_GENERIC_SPINLOCK
130 bool
131 default y
132
133config RWSEM_XCHGADD_ALGORITHM
134 bool
135
f0d1b0b3
DH
136config ARCH_HAS_ILOG2_U32
137 bool
f0d1b0b3
DH
138
139config ARCH_HAS_ILOG2_U64
140 bool
f0d1b0b3 141
89c52ed4
BD
142config ARCH_HAS_CPUFREQ
143 bool
144 help
145 Internal node to signify that the ARCH has CPUFREQ support
146 and that the relevant menu configurations are displayed for
147 it.
148
b89c3b16
AM
149config GENERIC_HWEIGHT
150 bool
151 default y
152
1da177e4
LT
153config GENERIC_CALIBRATE_DELAY
154 bool
155 default y
156
a08b6b79
AV
157config ARCH_MAY_HAVE_PC_FDC
158 bool
159
5ac6da66
CL
160config ZONE_DMA
161 bool
5ac6da66 162
ccd7ab7f
FT
163config NEED_DMA_MAP_STATE
164 def_bool y
165
58af4a24
RH
166config ARCH_HAS_DMA_SET_COHERENT_MASK
167 bool
168
1da177e4
LT
169config GENERIC_ISA_DMA
170 bool
171
1da177e4
LT
172config FIQ
173 bool
174
13a5045d
RH
175config NEED_RET_TO_USER
176 bool
177
034d2f5a
AV
178config ARCH_MTD_XIP
179 bool
180
c760fc19
HC
181config VECTORS_BASE
182 hex
6afd6fae 183 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
184 default DRAM_BASE if REMAP_VECTORS_TO_RAM
185 default 0x00000000
186 help
187 The base address of exception vectors.
188
dc21af99 189config ARM_PATCH_PHYS_VIRT
c1becedc
RK
190 bool "Patch physical to virtual translations at runtime" if EMBEDDED
191 default y
b511d75d 192 depends on !XIP_KERNEL && MMU
dc21af99
RK
193 depends on !ARCH_REALVIEW || !SPARSEMEM
194 help
111e9a5c
RK
195 Patch phys-to-virt and virt-to-phys translation functions at
196 boot and module load time according to the position of the
197 kernel in system memory.
dc21af99 198
111e9a5c 199 This can only be used with non-XIP MMU kernels where the base
daece596 200 of physical memory is at a 16MB boundary.
dc21af99 201
c1becedc
RK
202 Only disable this option if you know that you do not require
203 this feature (eg, building a kernel for a single machine) and
204 you need to shrink the kernel to the minimal size.
dc21af99 205
c334bc15
RH
206config NEED_MACH_IO_H
207 bool
208 help
209 Select this when mach/io.h is required to provide special
210 definitions for this platform. The need for mach/io.h should
211 be avoided when possible.
212
0cdc8b92 213config NEED_MACH_MEMORY_H
1b9f95f8
NP
214 bool
215 help
0cdc8b92
NP
216 Select this when mach/memory.h is required to provide special
217 definitions for this platform. The need for mach/memory.h should
218 be avoided when possible.
dc21af99 219
1b9f95f8 220config PHYS_OFFSET
974c0724 221 hex "Physical address of main memory" if MMU
0cdc8b92 222 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 223 default DRAM_BASE if !MMU
111e9a5c 224 help
1b9f95f8
NP
225 Please provide the physical address corresponding to the
226 location of main memory in your system.
cada3c08 227
87e040b6
SG
228config GENERIC_BUG
229 def_bool y
230 depends on BUG
231
1da177e4
LT
232source "init/Kconfig"
233
dc52ddc0
MH
234source "kernel/Kconfig.freezer"
235
1da177e4
LT
236menu "System Type"
237
3c427975
HC
238config MMU
239 bool "MMU-based Paged Memory Management Support"
240 default y
241 help
242 Select if you want MMU-based virtualised addressing space
243 support by paged memory management. If unsure, say 'Y'.
244
ccf50e23
RK
245#
246# The "ARM system type" choice list is ordered alphabetically by option
247# text. Please add new entries in the option alphabetic order.
248#
1da177e4
LT
249choice
250 prompt "ARM system type"
6a0e2430 251 default ARCH_VERSATILE
1da177e4 252
4af6fee1
DS
253config ARCH_INTEGRATOR
254 bool "ARM Ltd. Integrator family"
255 select ARM_AMBA
89c52ed4 256 select ARCH_HAS_CPUFREQ
6d803ba7 257 select CLKDEV_LOOKUP
aa3831cf 258 select HAVE_MACH_CLKDEV
9904f793 259 select HAVE_TCM
c5a0adb5 260 select ICST
13edd86d 261 select GENERIC_CLOCKEVENTS
f4b8b319 262 select PLAT_VERSATILE
c41b16f8 263 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 264 select NEED_MACH_MEMORY_H
695436e3 265 select SPARSE_IRQ
3108e6ab 266 select MULTI_IRQ_HANDLER
4af6fee1
DS
267 help
268 Support for ARM's Integrator platform.
269
270config ARCH_REALVIEW
271 bool "ARM Ltd. RealView family"
272 select ARM_AMBA
6d803ba7 273 select CLKDEV_LOOKUP
aa3831cf 274 select HAVE_MACH_CLKDEV
c5a0adb5 275 select ICST
ae30ceac 276 select GENERIC_CLOCKEVENTS
eb7fffa3 277 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 278 select PLAT_VERSATILE
3cb5ee49 279 select PLAT_VERSATILE_CLCD
e3887714 280 select ARM_TIMER_SP804
b56ba8aa 281 select GPIO_PL061 if GPIOLIB
0cdc8b92 282 select NEED_MACH_MEMORY_H
4af6fee1
DS
283 help
284 This enables support for ARM Ltd RealView boards.
285
286config ARCH_VERSATILE
287 bool "ARM Ltd. Versatile family"
288 select ARM_AMBA
289 select ARM_VIC
6d803ba7 290 select CLKDEV_LOOKUP
aa3831cf 291 select HAVE_MACH_CLKDEV
c5a0adb5 292 select ICST
89df1272 293 select GENERIC_CLOCKEVENTS
bbeddc43 294 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 295 select PLAT_VERSATILE
3414ba8c 296 select PLAT_VERSATILE_CLCD
c41b16f8 297 select PLAT_VERSATILE_FPGA_IRQ
e3887714 298 select ARM_TIMER_SP804
4af6fee1
DS
299 help
300 This enables support for ARM Ltd Versatile board.
301
ceade897
RK
302config ARCH_VEXPRESS
303 bool "ARM Ltd. Versatile Express family"
304 select ARCH_WANT_OPTIONAL_GPIOLIB
305 select ARM_AMBA
306 select ARM_TIMER_SP804
6d803ba7 307 select CLKDEV_LOOKUP
aa3831cf 308 select HAVE_MACH_CLKDEV
ceade897 309 select GENERIC_CLOCKEVENTS
ceade897 310 select HAVE_CLK
95c34f83 311 select HAVE_PATA_PLATFORM
ceade897 312 select ICST
ba81f502 313 select NO_IOPORT
ceade897 314 select PLAT_VERSATILE
0fb44b91 315 select PLAT_VERSATILE_CLCD
ceade897
RK
316 help
317 This enables support for the ARM Ltd Versatile Express boards.
318
8fc5ffa0
AV
319config ARCH_AT91
320 bool "Atmel AT91"
f373e8c0 321 select ARCH_REQUIRE_GPIOLIB
93686ae8 322 select HAVE_CLK
bd602995 323 select CLKDEV_LOOKUP
e261501d 324 select IRQ_DOMAIN
1ac02d79 325 select NEED_MACH_IO_H if PCCARD
4af6fee1 326 help
929e994f
NF
327 This enables support for systems based on Atmel
328 AT91RM9200 and AT91SAM9* processors.
4af6fee1 329
ccf50e23
RK
330config ARCH_BCMRING
331 bool "Broadcom BCMRING"
332 depends on MMU
333 select CPU_V6
334 select ARM_AMBA
82d63734 335 select ARM_TIMER_SP804
6d803ba7 336 select CLKDEV_LOOKUP
ccf50e23
RK
337 select GENERIC_CLOCKEVENTS
338 select ARCH_WANT_OPTIONAL_GPIOLIB
339 help
340 Support for Broadcom's BCMRing platform.
341
220e6cf7
RH
342config ARCH_HIGHBANK
343 bool "Calxeda Highbank-based"
344 select ARCH_WANT_OPTIONAL_GPIOLIB
345 select ARM_AMBA
346 select ARM_GIC
347 select ARM_TIMER_SP804
22d80379 348 select CACHE_L2X0
220e6cf7
RH
349 select CLKDEV_LOOKUP
350 select CPU_V7
351 select GENERIC_CLOCKEVENTS
352 select HAVE_ARM_SCU
3b55658a 353 select HAVE_SMP
fdfa64a4 354 select SPARSE_IRQ
220e6cf7
RH
355 select USE_OF
356 help
357 Support for the Calxeda Highbank SoC based boards.
358
1da177e4 359config ARCH_CLPS711X
0e2fce59 360 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 361 select CPU_ARM720T
5cfc8ee0 362 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 363 select NEED_MACH_MEMORY_H
f999b8bd 364 help
0e2fce59 365 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 366
d94f944e
AV
367config ARCH_CNS3XXX
368 bool "Cavium Networks CNS3XXX family"
00d2711d 369 select CPU_V6K
d94f944e
AV
370 select GENERIC_CLOCKEVENTS
371 select ARM_GIC
ce5ea9f3 372 select MIGHT_HAVE_CACHE_L2X0
0b05da72 373 select MIGHT_HAVE_PCI
5f32f7a0 374 select PCI_DOMAINS if PCI
d94f944e
AV
375 help
376 Support for Cavium Networks CNS3XXX platform.
377
788c9700
RK
378config ARCH_GEMINI
379 bool "Cortina Systems Gemini"
380 select CPU_FA526
788c9700 381 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 382 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
383 help
384 Support for the Cortina Systems Gemini family SoCs
385
3a6cb8ce
AB
386config ARCH_PRIMA2
387 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
388 select CPU_V7
3a6cb8ce
AB
389 select NO_IOPORT
390 select GENERIC_CLOCKEVENTS
391 select CLKDEV_LOOKUP
392 select GENERIC_IRQ_CHIP
ce5ea9f3 393 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
394 select PINCTRL
395 select PINCTRL_SIRF
3a6cb8ce
AB
396 select USE_OF
397 select ZONE_DMA
398 help
399 Support for CSR SiRFSoC ARM Cortex A9 Platform
400
1da177e4
LT
401config ARCH_EBSA110
402 bool "EBSA-110"
c750815e 403 select CPU_SA110
f7e68bbf 404 select ISA
c5eb2a2b 405 select NO_IOPORT
5cfc8ee0 406 select ARCH_USES_GETTIMEOFFSET
c334bc15 407 select NEED_MACH_IO_H
0cdc8b92 408 select NEED_MACH_MEMORY_H
1da177e4
LT
409 help
410 This is an evaluation board for the StrongARM processor available
f6c8965a 411 from Digital. It has limited hardware on-board, including an
1da177e4
LT
412 Ethernet interface, two PCMCIA sockets, two serial ports and a
413 parallel port.
414
e7736d47
LB
415config ARCH_EP93XX
416 bool "EP93xx-based"
c750815e 417 select CPU_ARM920T
e7736d47
LB
418 select ARM_AMBA
419 select ARM_VIC
6d803ba7 420 select CLKDEV_LOOKUP
7444a72e 421 select ARCH_REQUIRE_GPIOLIB
eb33575c 422 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 423 select ARCH_USES_GETTIMEOFFSET
5725aeae 424 select NEED_MACH_MEMORY_H
e7736d47
LB
425 help
426 This enables support for the Cirrus EP93xx series of CPUs.
427
1da177e4
LT
428config ARCH_FOOTBRIDGE
429 bool "FootBridge"
c750815e 430 select CPU_SA110
1da177e4 431 select FOOTBRIDGE
4e8d7637 432 select GENERIC_CLOCKEVENTS
d0ee9f40 433 select HAVE_IDE
c334bc15 434 select NEED_MACH_IO_H
0cdc8b92 435 select NEED_MACH_MEMORY_H
f999b8bd
MM
436 help
437 Support for systems based on the DC21285 companion chip
438 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 439
788c9700
RK
440config ARCH_MXC
441 bool "Freescale MXC/iMX-based"
788c9700 442 select GENERIC_CLOCKEVENTS
788c9700 443 select ARCH_REQUIRE_GPIOLIB
6d803ba7 444 select CLKDEV_LOOKUP
234b6ced 445 select CLKSRC_MMIO
8b6c44f1 446 select GENERIC_IRQ_CHIP
ffa2ea3f 447 select MULTI_IRQ_HANDLER
788c9700
RK
448 help
449 Support for Freescale MXC/iMX-based family of processors
450
1d3f33d5
SG
451config ARCH_MXS
452 bool "Freescale MXS-based"
453 select GENERIC_CLOCKEVENTS
454 select ARCH_REQUIRE_GPIOLIB
b9214b97 455 select CLKDEV_LOOKUP
5c61ddcf 456 select CLKSRC_MMIO
2664681f 457 select COMMON_CLK
6abda3e1 458 select HAVE_CLK_PREPARE
a0f5e363 459 select PINCTRL
6c4d4efb 460 select USE_OF
1d3f33d5
SG
461 help
462 Support for Freescale MXS-based family of processors
463
4af6fee1
DS
464config ARCH_NETX
465 bool "Hilscher NetX based"
234b6ced 466 select CLKSRC_MMIO
c750815e 467 select CPU_ARM926T
4af6fee1 468 select ARM_VIC
2fcfe6b8 469 select GENERIC_CLOCKEVENTS
f999b8bd 470 help
4af6fee1
DS
471 This enables support for systems based on the Hilscher NetX Soc
472
473config ARCH_H720X
474 bool "Hynix HMS720x-based"
c750815e 475 select CPU_ARM720T
4af6fee1 476 select ISA_DMA_API
5cfc8ee0 477 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
478 help
479 This enables support for systems based on the Hynix HMS720x
480
3b938be6
RK
481config ARCH_IOP13XX
482 bool "IOP13xx-based"
483 depends on MMU
c750815e 484 select CPU_XSC3
3b938be6
RK
485 select PLAT_IOP
486 select PCI
487 select ARCH_SUPPORTS_MSI
8d5796d2 488 select VMSPLIT_1G
c334bc15 489 select NEED_MACH_IO_H
0cdc8b92 490 select NEED_MACH_MEMORY_H
13a5045d 491 select NEED_RET_TO_USER
3b938be6
RK
492 help
493 Support for Intel's IOP13XX (XScale) family of processors.
494
3f7e5815
LB
495config ARCH_IOP32X
496 bool "IOP32x-based"
a4f7e763 497 depends on MMU
c750815e 498 select CPU_XSCALE
c334bc15 499 select NEED_MACH_IO_H
13a5045d 500 select NEED_RET_TO_USER
7ae1f7ec 501 select PLAT_IOP
f7e68bbf 502 select PCI
bb2b180c 503 select ARCH_REQUIRE_GPIOLIB
f999b8bd 504 help
3f7e5815
LB
505 Support for Intel's 80219 and IOP32X (XScale) family of
506 processors.
507
508config ARCH_IOP33X
509 bool "IOP33x-based"
510 depends on MMU
c750815e 511 select CPU_XSCALE
c334bc15 512 select NEED_MACH_IO_H
13a5045d 513 select NEED_RET_TO_USER
7ae1f7ec 514 select PLAT_IOP
3f7e5815 515 select PCI
bb2b180c 516 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
517 help
518 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 519
3b938be6
RK
520config ARCH_IXP4XX
521 bool "IXP4xx-based"
a4f7e763 522 depends on MMU
58af4a24 523 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 524 select CLKSRC_MMIO
c750815e 525 select CPU_XSCALE
9dde0ae3 526 select ARCH_REQUIRE_GPIOLIB
3b938be6 527 select GENERIC_CLOCKEVENTS
0b05da72 528 select MIGHT_HAVE_PCI
c334bc15 529 select NEED_MACH_IO_H
485bdde7 530 select DMABOUNCE if PCI
c4713074 531 help
3b938be6 532 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 533
edabd38e
SB
534config ARCH_DOVE
535 bool "Marvell Dove"
7b769bb3 536 select CPU_V7
edabd38e 537 select PCI
edabd38e 538 select ARCH_REQUIRE_GPIOLIB
edabd38e 539 select GENERIC_CLOCKEVENTS
c334bc15 540 select NEED_MACH_IO_H
edabd38e
SB
541 select PLAT_ORION
542 help
543 Support for the Marvell Dove SoC 88AP510
544
651c74c7
SB
545config ARCH_KIRKWOOD
546 bool "Marvell Kirkwood"
c750815e 547 select CPU_FEROCEON
651c74c7 548 select PCI
a8865655 549 select ARCH_REQUIRE_GPIOLIB
651c74c7 550 select GENERIC_CLOCKEVENTS
c334bc15 551 select NEED_MACH_IO_H
651c74c7
SB
552 select PLAT_ORION
553 help
554 Support for the following Marvell Kirkwood series SoCs:
555 88F6180, 88F6192 and 88F6281.
556
40805949
KW
557config ARCH_LPC32XX
558 bool "NXP LPC32XX"
234b6ced 559 select CLKSRC_MMIO
40805949
KW
560 select CPU_ARM926T
561 select ARCH_REQUIRE_GPIOLIB
562 select HAVE_IDE
563 select ARM_AMBA
564 select USB_ARCH_HAS_OHCI
6d803ba7 565 select CLKDEV_LOOKUP
40805949 566 select GENERIC_CLOCKEVENTS
f5c42271 567 select USE_OF
40805949
KW
568 help
569 Support for the NXP LPC32XX family of processors
570
794d15b2
SS
571config ARCH_MV78XX0
572 bool "Marvell MV78xx0"
c750815e 573 select CPU_FEROCEON
794d15b2 574 select PCI
a8865655 575 select ARCH_REQUIRE_GPIOLIB
794d15b2 576 select GENERIC_CLOCKEVENTS
c334bc15 577 select NEED_MACH_IO_H
794d15b2
SS
578 select PLAT_ORION
579 help
580 Support for the following Marvell MV78xx0 series SoCs:
581 MV781x0, MV782x0.
582
9dd0b194 583config ARCH_ORION5X
585cf175
TP
584 bool "Marvell Orion"
585 depends on MMU
c750815e 586 select CPU_FEROCEON
038ee083 587 select PCI
a8865655 588 select ARCH_REQUIRE_GPIOLIB
51cbff1d 589 select GENERIC_CLOCKEVENTS
b5e12229 590 select NEED_MACH_IO_H
69b02f6a 591 select PLAT_ORION
585cf175 592 help
9dd0b194 593 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 594 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 595 Orion-2 (5281), Orion-1-90 (6183).
585cf175 596
788c9700 597config ARCH_MMP
2f7e8fae 598 bool "Marvell PXA168/910/MMP2"
788c9700 599 depends on MMU
788c9700 600 select ARCH_REQUIRE_GPIOLIB
6d803ba7 601 select CLKDEV_LOOKUP
788c9700 602 select GENERIC_CLOCKEVENTS
157d2644 603 select GPIO_PXA
c24b3114 604 select IRQ_DOMAIN
788c9700 605 select PLAT_PXA
0bd86961 606 select SPARSE_IRQ
3c7241bd 607 select GENERIC_ALLOCATOR
788c9700 608 help
2f7e8fae 609 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
610
611config ARCH_KS8695
612 bool "Micrel/Kendin KS8695"
613 select CPU_ARM922T
98830bc9 614 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 615 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 616 select NEED_MACH_MEMORY_H
788c9700
RK
617 help
618 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
619 System-on-Chip devices.
620
788c9700
RK
621config ARCH_W90X900
622 bool "Nuvoton W90X900 CPU"
623 select CPU_ARM926T
c52d3d68 624 select ARCH_REQUIRE_GPIOLIB
6d803ba7 625 select CLKDEV_LOOKUP
6fa5d5f7 626 select CLKSRC_MMIO
58b5369e 627 select GENERIC_CLOCKEVENTS
788c9700 628 help
a8bc4ead 629 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
630 At present, the w90x900 has been renamed nuc900, regarding
631 the ARM series product line, you can login the following
632 link address to know more.
633
634 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
635 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 636
c5f80065
EG
637config ARCH_TEGRA
638 bool "NVIDIA Tegra"
4073723a 639 select CLKDEV_LOOKUP
234b6ced 640 select CLKSRC_MMIO
c5f80065
EG
641 select GENERIC_CLOCKEVENTS
642 select GENERIC_GPIO
643 select HAVE_CLK
3b55658a 644 select HAVE_SMP
ce5ea9f3 645 select MIGHT_HAVE_CACHE_L2X0
7056d423 646 select ARCH_HAS_CPUFREQ
c5f80065
EG
647 help
648 This enables support for NVIDIA Tegra based systems (Tegra APX,
649 Tegra 6xx and Tegra 2 series).
650
af75655c
JI
651config ARCH_PICOXCELL
652 bool "Picochip picoXcell"
653 select ARCH_REQUIRE_GPIOLIB
654 select ARM_PATCH_PHYS_VIRT
655 select ARM_VIC
656 select CPU_V6K
657 select DW_APB_TIMER
658 select GENERIC_CLOCKEVENTS
659 select GENERIC_GPIO
af75655c
JI
660 select HAVE_TCM
661 select NO_IOPORT
98e27a5c 662 select SPARSE_IRQ
af75655c
JI
663 select USE_OF
664 help
665 This enables support for systems based on the Picochip picoXcell
666 family of Femtocell devices. The picoxcell support requires device tree
667 for all boards.
668
4af6fee1
DS
669config ARCH_PNX4008
670 bool "Philips Nexperia PNX4008 Mobile"
c750815e 671 select CPU_ARM926T
6d803ba7 672 select CLKDEV_LOOKUP
5cfc8ee0 673 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
674 help
675 This enables support for Philips PNX4008 mobile platform.
676
1da177e4 677config ARCH_PXA
2c8086a5 678 bool "PXA2xx/PXA3xx-based"
a4f7e763 679 depends on MMU
034d2f5a 680 select ARCH_MTD_XIP
89c52ed4 681 select ARCH_HAS_CPUFREQ
6d803ba7 682 select CLKDEV_LOOKUP
234b6ced 683 select CLKSRC_MMIO
7444a72e 684 select ARCH_REQUIRE_GPIOLIB
981d0f39 685 select GENERIC_CLOCKEVENTS
157d2644 686 select GPIO_PXA
bd5ce433 687 select PLAT_PXA
6ac6b817 688 select SPARSE_IRQ
4e234cc0 689 select AUTO_ZRELADDR
8a97ae2f 690 select MULTI_IRQ_HANDLER
15e0d9e3 691 select ARM_CPU_SUSPEND if PM
d0ee9f40 692 select HAVE_IDE
f999b8bd 693 help
2c8086a5 694 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 695
788c9700
RK
696config ARCH_MSM
697 bool "Qualcomm MSM"
4b536b8d 698 select HAVE_CLK
49cbe786 699 select GENERIC_CLOCKEVENTS
923a081c 700 select ARCH_REQUIRE_GPIOLIB
bd32344a 701 select CLKDEV_LOOKUP
49cbe786 702 help
4b53eb4f
DW
703 Support for Qualcomm MSM/QSD based systems. This runs on the
704 apps processor of the MSM/QSD and depends on a shared memory
705 interface to the modem processor which runs the baseband
706 stack and controls some vital subsystems
707 (clock and power control, etc).
49cbe786 708
c793c1b0 709config ARCH_SHMOBILE
6d72ad35
PM
710 bool "Renesas SH-Mobile / R-Mobile"
711 select HAVE_CLK
5e93c6b4 712 select CLKDEV_LOOKUP
aa3831cf 713 select HAVE_MACH_CLKDEV
3b55658a 714 select HAVE_SMP
6d72ad35 715 select GENERIC_CLOCKEVENTS
ce5ea9f3 716 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
717 select NO_IOPORT
718 select SPARSE_IRQ
60f1435c 719 select MULTI_IRQ_HANDLER
e3e01091 720 select PM_GENERIC_DOMAINS if PM
0cdc8b92 721 select NEED_MACH_MEMORY_H
c793c1b0 722 help
6d72ad35 723 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 724
1da177e4
LT
725config ARCH_RPC
726 bool "RiscPC"
727 select ARCH_ACORN
728 select FIQ
a08b6b79 729 select ARCH_MAY_HAVE_PC_FDC
341eb781 730 select HAVE_PATA_PLATFORM
065909b9 731 select ISA_DMA_API
5ea81769 732 select NO_IOPORT
07f841b7 733 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 734 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 735 select HAVE_IDE
c334bc15 736 select NEED_MACH_IO_H
0cdc8b92 737 select NEED_MACH_MEMORY_H
1da177e4
LT
738 help
739 On the Acorn Risc-PC, Linux can support the internal IDE disk and
740 CD-ROM interface, serial and parallel port, and the floppy drive.
741
742config ARCH_SA1100
743 bool "SA1100-based"
234b6ced 744 select CLKSRC_MMIO
c750815e 745 select CPU_SA1100
f7e68bbf 746 select ISA
05944d74 747 select ARCH_SPARSEMEM_ENABLE
034d2f5a 748 select ARCH_MTD_XIP
89c52ed4 749 select ARCH_HAS_CPUFREQ
1937f5b9 750 select CPU_FREQ
3e238be2 751 select GENERIC_CLOCKEVENTS
4a8f8340 752 select CLKDEV_LOOKUP
7444a72e 753 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 754 select HAVE_IDE
0cdc8b92 755 select NEED_MACH_MEMORY_H
375dec92 756 select SPARSE_IRQ
f999b8bd
MM
757 help
758 Support for StrongARM 11x0 based boards.
1da177e4 759
b130d5c2
KK
760config ARCH_S3C24XX
761 bool "Samsung S3C24XX SoCs"
0a938b97 762 select GENERIC_GPIO
9d56c02a 763 select ARCH_HAS_CPUFREQ
9483a578 764 select HAVE_CLK
e83626f2 765 select CLKDEV_LOOKUP
5cfc8ee0 766 select ARCH_USES_GETTIMEOFFSET
20676c15 767 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
768 select HAVE_S3C_RTC if RTC_CLASS
769 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 770 select NEED_MACH_IO_H
1da177e4 771 help
b130d5c2
KK
772 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
773 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
774 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
775 Samsung SMDK2410 development board (and derivatives).
63b1f51b 776
a08ab637
BD
777config ARCH_S3C64XX
778 bool "Samsung S3C64XX"
89f1fa08 779 select PLAT_SAMSUNG
89f0ce72 780 select CPU_V6
89f0ce72 781 select ARM_VIC
a08ab637 782 select HAVE_CLK
6700397a 783 select HAVE_TCM
226e85f4 784 select CLKDEV_LOOKUP
89f0ce72 785 select NO_IOPORT
5cfc8ee0 786 select ARCH_USES_GETTIMEOFFSET
89c52ed4 787 select ARCH_HAS_CPUFREQ
89f0ce72
BD
788 select ARCH_REQUIRE_GPIOLIB
789 select SAMSUNG_CLKSRC
790 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 791 select S3C_GPIO_TRACK
89f0ce72
BD
792 select S3C_DEV_NAND
793 select USB_ARCH_HAS_OHCI
794 select SAMSUNG_GPIOLIB_4BIT
20676c15 795 select HAVE_S3C2410_I2C if I2C
c39d8d55 796 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
797 help
798 Samsung S3C64XX series based systems
799
49b7a491
KK
800config ARCH_S5P64X0
801 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
802 select CPU_V6
803 select GENERIC_GPIO
804 select HAVE_CLK
d8b22d25 805 select CLKDEV_LOOKUP
0665ccc4 806 select CLKSRC_MMIO
c39d8d55 807 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 808 select GENERIC_CLOCKEVENTS
20676c15 809 select HAVE_S3C2410_I2C if I2C
754961a8 810 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 811 help
49b7a491
KK
812 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
813 SMDK6450.
c4ffccdd 814
acc84707
MS
815config ARCH_S5PC100
816 bool "Samsung S5PC100"
5a7652f2
BM
817 select GENERIC_GPIO
818 select HAVE_CLK
29e8eb0f 819 select CLKDEV_LOOKUP
5a7652f2 820 select CPU_V7
925c68cd 821 select ARCH_USES_GETTIMEOFFSET
20676c15 822 select HAVE_S3C2410_I2C if I2C
754961a8 823 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 824 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 825 help
acc84707 826 Samsung S5PC100 series based systems
5a7652f2 827
170f4e42
KK
828config ARCH_S5PV210
829 bool "Samsung S5PV210/S5PC110"
830 select CPU_V7
eecb6a84 831 select ARCH_SPARSEMEM_ENABLE
0f75a96b 832 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
833 select GENERIC_GPIO
834 select HAVE_CLK
b2a9dd46 835 select CLKDEV_LOOKUP
0665ccc4 836 select CLKSRC_MMIO
d8144aea 837 select ARCH_HAS_CPUFREQ
9e65bbf2 838 select GENERIC_CLOCKEVENTS
20676c15 839 select HAVE_S3C2410_I2C if I2C
754961a8 840 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 841 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 842 select NEED_MACH_MEMORY_H
170f4e42
KK
843 help
844 Samsung S5PV210/S5PC110 series based systems
845
83014579
KK
846config ARCH_EXYNOS
847 bool "SAMSUNG EXYNOS"
cc0e72b8 848 select CPU_V7
f567fa6f 849 select ARCH_SPARSEMEM_ENABLE
0f75a96b 850 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
851 select GENERIC_GPIO
852 select HAVE_CLK
badc4f2d 853 select CLKDEV_LOOKUP
b333fb16 854 select ARCH_HAS_CPUFREQ
cc0e72b8 855 select GENERIC_CLOCKEVENTS
754961a8 856 select HAVE_S3C_RTC if RTC_CLASS
20676c15 857 select HAVE_S3C2410_I2C if I2C
c39d8d55 858 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 859 select NEED_MACH_MEMORY_H
cc0e72b8 860 help
83014579 861 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 862
1da177e4
LT
863config ARCH_SHARK
864 bool "Shark"
c750815e 865 select CPU_SA110
f7e68bbf
RK
866 select ISA
867 select ISA_DMA
3bca103a 868 select ZONE_DMA
f7e68bbf 869 select PCI
5cfc8ee0 870 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 871 select NEED_MACH_MEMORY_H
f999b8bd
MM
872 help
873 Support for the StrongARM based Digital DNARD machine, also known
874 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 875
d98aac75
LW
876config ARCH_U300
877 bool "ST-Ericsson U300 Series"
878 depends on MMU
234b6ced 879 select CLKSRC_MMIO
d98aac75 880 select CPU_ARM926T
bc581770 881 select HAVE_TCM
d98aac75 882 select ARM_AMBA
5485c1e0 883 select ARM_PATCH_PHYS_VIRT
d98aac75 884 select ARM_VIC
d98aac75 885 select GENERIC_CLOCKEVENTS
6d803ba7 886 select CLKDEV_LOOKUP
aa3831cf 887 select HAVE_MACH_CLKDEV
d98aac75 888 select GENERIC_GPIO
cc890cd7 889 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
890 help
891 Support for ST-Ericsson U300 series mobile platforms.
892
ccf50e23
RK
893config ARCH_U8500
894 bool "ST-Ericsson U8500 Series"
67ae14fc 895 depends on MMU
ccf50e23
RK
896 select CPU_V7
897 select ARM_AMBA
ccf50e23 898 select GENERIC_CLOCKEVENTS
6d803ba7 899 select CLKDEV_LOOKUP
94bdc0e2 900 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 901 select ARCH_HAS_CPUFREQ
3b55658a 902 select HAVE_SMP
ce5ea9f3 903 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
904 help
905 Support for ST-Ericsson's Ux500 architecture
906
907config ARCH_NOMADIK
908 bool "STMicroelectronics Nomadik"
909 select ARM_AMBA
910 select ARM_VIC
911 select CPU_ARM926T
6d803ba7 912 select CLKDEV_LOOKUP
ccf50e23 913 select GENERIC_CLOCKEVENTS
0fa7be40 914 select PINCTRL
ce5ea9f3 915 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
916 select ARCH_REQUIRE_GPIOLIB
917 help
918 Support for the Nomadik platform by ST-Ericsson
919
7c6337e2
KH
920config ARCH_DAVINCI
921 bool "TI DaVinci"
7c6337e2 922 select GENERIC_CLOCKEVENTS
dce1115b 923 select ARCH_REQUIRE_GPIOLIB
3bca103a 924 select ZONE_DMA
9232fcc9 925 select HAVE_IDE
6d803ba7 926 select CLKDEV_LOOKUP
20e9969b 927 select GENERIC_ALLOCATOR
dc7ad3b3 928 select GENERIC_IRQ_CHIP
ae88e05a 929 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
930 help
931 Support for TI's DaVinci platform.
932
3b938be6
RK
933config ARCH_OMAP
934 bool "TI OMAP"
9483a578 935 select HAVE_CLK
7444a72e 936 select ARCH_REQUIRE_GPIOLIB
89c52ed4 937 select ARCH_HAS_CPUFREQ
354a183f 938 select CLKSRC_MMIO
06cad098 939 select GENERIC_CLOCKEVENTS
9af915da 940 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 941 help
6e457bb0 942 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 943
cee37e50
VK
944config PLAT_SPEAR
945 bool "ST SPEAr"
946 select ARM_AMBA
947 select ARCH_REQUIRE_GPIOLIB
6d803ba7 948 select CLKDEV_LOOKUP
5df33a62 949 select COMMON_CLK
d6e15d78 950 select CLKSRC_MMIO
cee37e50 951 select GENERIC_CLOCKEVENTS
cee37e50
VK
952 select HAVE_CLK
953 help
954 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
955
21f47fbc
AC
956config ARCH_VT8500
957 bool "VIA/WonderMedia 85xx"
958 select CPU_ARM926T
959 select GENERIC_GPIO
960 select ARCH_HAS_CPUFREQ
961 select GENERIC_CLOCKEVENTS
962 select ARCH_REQUIRE_GPIOLIB
963 select HAVE_PWM
964 help
965 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 966
b85a3ef4
JL
967config ARCH_ZYNQ
968 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 969 select CPU_V7
02c981c0
BD
970 select GENERIC_CLOCKEVENTS
971 select CLKDEV_LOOKUP
b85a3ef4
JL
972 select ARM_GIC
973 select ARM_AMBA
974 select ICST
ce5ea9f3 975 select MIGHT_HAVE_CACHE_L2X0
02c981c0 976 select USE_OF
02c981c0 977 help
b85a3ef4 978 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
979endchoice
980
ccf50e23
RK
981#
982# This is sorted alphabetically by mach-* pathname. However, plat-*
983# Kconfigs may be included either alphabetically (according to the
984# plat- suffix) or along side the corresponding mach-* source.
985#
95b8f20f
RK
986source "arch/arm/mach-at91/Kconfig"
987
988source "arch/arm/mach-bcmring/Kconfig"
989
1da177e4
LT
990source "arch/arm/mach-clps711x/Kconfig"
991
d94f944e
AV
992source "arch/arm/mach-cns3xxx/Kconfig"
993
95b8f20f
RK
994source "arch/arm/mach-davinci/Kconfig"
995
996source "arch/arm/mach-dove/Kconfig"
997
e7736d47
LB
998source "arch/arm/mach-ep93xx/Kconfig"
999
1da177e4
LT
1000source "arch/arm/mach-footbridge/Kconfig"
1001
59d3a193
PZ
1002source "arch/arm/mach-gemini/Kconfig"
1003
95b8f20f
RK
1004source "arch/arm/mach-h720x/Kconfig"
1005
1da177e4
LT
1006source "arch/arm/mach-integrator/Kconfig"
1007
3f7e5815
LB
1008source "arch/arm/mach-iop32x/Kconfig"
1009
1010source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1011
285f5fa7
DW
1012source "arch/arm/mach-iop13xx/Kconfig"
1013
1da177e4
LT
1014source "arch/arm/mach-ixp4xx/Kconfig"
1015
95b8f20f
RK
1016source "arch/arm/mach-kirkwood/Kconfig"
1017
1018source "arch/arm/mach-ks8695/Kconfig"
1019
40805949
KW
1020source "arch/arm/mach-lpc32xx/Kconfig"
1021
95b8f20f
RK
1022source "arch/arm/mach-msm/Kconfig"
1023
794d15b2
SS
1024source "arch/arm/mach-mv78xx0/Kconfig"
1025
95b8f20f 1026source "arch/arm/plat-mxc/Kconfig"
1da177e4 1027
1d3f33d5
SG
1028source "arch/arm/mach-mxs/Kconfig"
1029
95b8f20f 1030source "arch/arm/mach-netx/Kconfig"
49cbe786 1031
95b8f20f
RK
1032source "arch/arm/mach-nomadik/Kconfig"
1033source "arch/arm/plat-nomadik/Kconfig"
1034
d48af15e
TL
1035source "arch/arm/plat-omap/Kconfig"
1036
1037source "arch/arm/mach-omap1/Kconfig"
1da177e4 1038
1dbae815
TL
1039source "arch/arm/mach-omap2/Kconfig"
1040
9dd0b194 1041source "arch/arm/mach-orion5x/Kconfig"
585cf175 1042
95b8f20f
RK
1043source "arch/arm/mach-pxa/Kconfig"
1044source "arch/arm/plat-pxa/Kconfig"
585cf175 1045
95b8f20f
RK
1046source "arch/arm/mach-mmp/Kconfig"
1047
1048source "arch/arm/mach-realview/Kconfig"
1049
1050source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1051
cf383678 1052source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1053source "arch/arm/plat-s3c24xx/Kconfig"
1054
cee37e50 1055source "arch/arm/plat-spear/Kconfig"
a21765a7 1056
85fd6d63 1057source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1058if ARCH_S3C24XX
a21765a7
BD
1059source "arch/arm/mach-s3c2412/Kconfig"
1060source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1061endif
1da177e4 1062
a08ab637 1063if ARCH_S3C64XX
431107ea 1064source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1065endif
1066
49b7a491 1067source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1068
5a7652f2 1069source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1070
170f4e42
KK
1071source "arch/arm/mach-s5pv210/Kconfig"
1072
83014579 1073source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1074
882d01f9 1075source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1076
c5f80065
EG
1077source "arch/arm/mach-tegra/Kconfig"
1078
95b8f20f 1079source "arch/arm/mach-u300/Kconfig"
1da177e4 1080
95b8f20f 1081source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1082
1083source "arch/arm/mach-versatile/Kconfig"
1084
ceade897 1085source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1086source "arch/arm/plat-versatile/Kconfig"
ceade897 1087
21f47fbc
AC
1088source "arch/arm/mach-vt8500/Kconfig"
1089
7ec80ddf 1090source "arch/arm/mach-w90x900/Kconfig"
1091
1da177e4
LT
1092# Definitions to make life easier
1093config ARCH_ACORN
1094 bool
1095
7ae1f7ec
LB
1096config PLAT_IOP
1097 bool
469d3044 1098 select GENERIC_CLOCKEVENTS
7ae1f7ec 1099
69b02f6a
LB
1100config PLAT_ORION
1101 bool
bfe45e0b 1102 select CLKSRC_MMIO
dc7ad3b3 1103 select GENERIC_IRQ_CHIP
2f129bf4 1104 select COMMON_CLK
69b02f6a 1105
bd5ce433
EM
1106config PLAT_PXA
1107 bool
1108
f4b8b319
RK
1109config PLAT_VERSATILE
1110 bool
1111
e3887714
RK
1112config ARM_TIMER_SP804
1113 bool
bfe45e0b 1114 select CLKSRC_MMIO
a7bf6162 1115 select HAVE_SCHED_CLOCK
e3887714 1116
1da177e4
LT
1117source arch/arm/mm/Kconfig
1118
958cab0f
RK
1119config ARM_NR_BANKS
1120 int
1121 default 16 if ARCH_EP93XX
1122 default 8
1123
afe4b25e
LB
1124config IWMMXT
1125 bool "Enable iWMMXt support"
ef6c8445
HZ
1126 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1127 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1128 help
1129 Enable support for iWMMXt context switching at run time if
1130 running on a CPU that supports it.
1131
1da177e4
LT
1132config XSCALE_PMU
1133 bool
bfc994b5 1134 depends on CPU_XSCALE
1da177e4
LT
1135 default y
1136
0f4f0672 1137config CPU_HAS_PMU
e399b1a4 1138 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1139 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1140 default y
1141 bool
1142
52108641 1143config MULTI_IRQ_HANDLER
1144 bool
1145 help
1146 Allow each machine to specify it's own IRQ handler at run time.
1147
3b93e7b0
HC
1148if !MMU
1149source "arch/arm/Kconfig-nommu"
1150endif
1151
f0c4b8d6
WD
1152config ARM_ERRATA_326103
1153 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1154 depends on CPU_V6
1155 help
1156 Executing a SWP instruction to read-only memory does not set bit 11
1157 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1158 treat the access as a read, preventing a COW from occurring and
1159 causing the faulting task to livelock.
1160
9cba3ccc
CM
1161config ARM_ERRATA_411920
1162 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1163 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1164 help
1165 Invalidation of the Instruction Cache operation can
1166 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1167 It does not affect the MPCore. This option enables the ARM Ltd.
1168 recommended workaround.
1169
7ce236fc
CM
1170config ARM_ERRATA_430973
1171 bool "ARM errata: Stale prediction on replaced interworking branch"
1172 depends on CPU_V7
1173 help
1174 This option enables the workaround for the 430973 Cortex-A8
1175 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1176 interworking branch is replaced with another code sequence at the
1177 same virtual address, whether due to self-modifying code or virtual
1178 to physical address re-mapping, Cortex-A8 does not recover from the
1179 stale interworking branch prediction. This results in Cortex-A8
1180 executing the new code sequence in the incorrect ARM or Thumb state.
1181 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1182 and also flushes the branch target cache at every context switch.
1183 Note that setting specific bits in the ACTLR register may not be
1184 available in non-secure mode.
1185
855c551f
CM
1186config ARM_ERRATA_458693
1187 bool "ARM errata: Processor deadlock when a false hazard is created"
1188 depends on CPU_V7
1189 help
1190 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1191 erratum. For very specific sequences of memory operations, it is
1192 possible for a hazard condition intended for a cache line to instead
1193 be incorrectly associated with a different cache line. This false
1194 hazard might then cause a processor deadlock. The workaround enables
1195 the L1 caching of the NEON accesses and disables the PLD instruction
1196 in the ACTLR register. Note that setting specific bits in the ACTLR
1197 register may not be available in non-secure mode.
1198
0516e464
CM
1199config ARM_ERRATA_460075
1200 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1201 depends on CPU_V7
1202 help
1203 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1204 erratum. Any asynchronous access to the L2 cache may encounter a
1205 situation in which recent store transactions to the L2 cache are lost
1206 and overwritten with stale memory contents from external memory. The
1207 workaround disables the write-allocate mode for the L2 cache via the
1208 ACTLR register. Note that setting specific bits in the ACTLR register
1209 may not be available in non-secure mode.
1210
9f05027c
WD
1211config ARM_ERRATA_742230
1212 bool "ARM errata: DMB operation may be faulty"
1213 depends on CPU_V7 && SMP
1214 help
1215 This option enables the workaround for the 742230 Cortex-A9
1216 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1217 between two write operations may not ensure the correct visibility
1218 ordering of the two writes. This workaround sets a specific bit in
1219 the diagnostic register of the Cortex-A9 which causes the DMB
1220 instruction to behave as a DSB, ensuring the correct behaviour of
1221 the two writes.
1222
a672e99b
WD
1223config ARM_ERRATA_742231
1224 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1225 depends on CPU_V7 && SMP
1226 help
1227 This option enables the workaround for the 742231 Cortex-A9
1228 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1229 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1230 accessing some data located in the same cache line, may get corrupted
1231 data due to bad handling of the address hazard when the line gets
1232 replaced from one of the CPUs at the same time as another CPU is
1233 accessing it. This workaround sets specific bits in the diagnostic
1234 register of the Cortex-A9 which reduces the linefill issuing
1235 capabilities of the processor.
1236
9e65582a 1237config PL310_ERRATA_588369
fa0ce403 1238 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1239 depends on CACHE_L2X0
9e65582a
SS
1240 help
1241 The PL310 L2 cache controller implements three types of Clean &
1242 Invalidate maintenance operations: by Physical Address
1243 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1244 They are architecturally defined to behave as the execution of a
1245 clean operation followed immediately by an invalidate operation,
1246 both performing to the same memory location. This functionality
1247 is not correctly implemented in PL310 as clean lines are not
2839e06c 1248 invalidated as a result of these operations.
cdf357f1
WD
1249
1250config ARM_ERRATA_720789
1251 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1252 depends on CPU_V7
cdf357f1
WD
1253 help
1254 This option enables the workaround for the 720789 Cortex-A9 (prior to
1255 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1256 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1257 As a consequence of this erratum, some TLB entries which should be
1258 invalidated are not, resulting in an incoherency in the system page
1259 tables. The workaround changes the TLB flushing routines to invalidate
1260 entries regardless of the ASID.
475d92fc 1261
1f0090a1 1262config PL310_ERRATA_727915
fa0ce403 1263 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1264 depends on CACHE_L2X0
1265 help
1266 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1267 operation (offset 0x7FC). This operation runs in background so that
1268 PL310 can handle normal accesses while it is in progress. Under very
1269 rare circumstances, due to this erratum, write data can be lost when
1270 PL310 treats a cacheable write transaction during a Clean &
1271 Invalidate by Way operation.
1272
475d92fc
WD
1273config ARM_ERRATA_743622
1274 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1275 depends on CPU_V7
1276 help
1277 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1278 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1279 optimisation in the Cortex-A9 Store Buffer may lead to data
1280 corruption. This workaround sets a specific bit in the diagnostic
1281 register of the Cortex-A9 which disables the Store Buffer
1282 optimisation, preventing the defect from occurring. This has no
1283 visible impact on the overall performance or power consumption of the
1284 processor.
1285
9a27c27c
WD
1286config ARM_ERRATA_751472
1287 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1288 depends on CPU_V7
9a27c27c
WD
1289 help
1290 This option enables the workaround for the 751472 Cortex-A9 (prior
1291 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1292 completion of a following broadcasted operation if the second
1293 operation is received by a CPU before the ICIALLUIS has completed,
1294 potentially leading to corrupted entries in the cache or TLB.
1295
fa0ce403
WD
1296config PL310_ERRATA_753970
1297 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1298 depends on CACHE_PL310
1299 help
1300 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1301
1302 Under some condition the effect of cache sync operation on
1303 the store buffer still remains when the operation completes.
1304 This means that the store buffer is always asked to drain and
1305 this prevents it from merging any further writes. The workaround
1306 is to replace the normal offset of cache sync operation (0x730)
1307 by another offset targeting an unmapped PL310 register 0x740.
1308 This has the same effect as the cache sync operation: store buffer
1309 drain and waiting for all buffers empty.
1310
fcbdc5fe
WD
1311config ARM_ERRATA_754322
1312 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1313 depends on CPU_V7
1314 help
1315 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1316 r3p*) erratum. A speculative memory access may cause a page table walk
1317 which starts prior to an ASID switch but completes afterwards. This
1318 can populate the micro-TLB with a stale entry which may be hit with
1319 the new ASID. This workaround places two dsb instructions in the mm
1320 switching code so that no page table walks can cross the ASID switch.
1321
5dab26af
WD
1322config ARM_ERRATA_754327
1323 bool "ARM errata: no automatic Store Buffer drain"
1324 depends on CPU_V7 && SMP
1325 help
1326 This option enables the workaround for the 754327 Cortex-A9 (prior to
1327 r2p0) erratum. The Store Buffer does not have any automatic draining
1328 mechanism and therefore a livelock may occur if an external agent
1329 continuously polls a memory location waiting to observe an update.
1330 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1331 written polling loops from denying visibility of updates to memory.
1332
145e10e1
CM
1333config ARM_ERRATA_364296
1334 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1335 depends on CPU_V6 && !SMP
1336 help
1337 This options enables the workaround for the 364296 ARM1136
1338 r0p2 erratum (possible cache data corruption with
1339 hit-under-miss enabled). It sets the undocumented bit 31 in
1340 the auxiliary control register and the FI bit in the control
1341 register, thus disabling hit-under-miss without putting the
1342 processor into full low interrupt latency mode. ARM11MPCore
1343 is not affected.
1344
f630c1bd
WD
1345config ARM_ERRATA_764369
1346 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1347 depends on CPU_V7 && SMP
1348 help
1349 This option enables the workaround for erratum 764369
1350 affecting Cortex-A9 MPCore with two or more processors (all
1351 current revisions). Under certain timing circumstances, a data
1352 cache line maintenance operation by MVA targeting an Inner
1353 Shareable memory region may fail to proceed up to either the
1354 Point of Coherency or to the Point of Unification of the
1355 system. This workaround adds a DSB instruction before the
1356 relevant cache maintenance functions and sets a specific bit
1357 in the diagnostic control register of the SCU.
1358
11ed0ba1
WD
1359config PL310_ERRATA_769419
1360 bool "PL310 errata: no automatic Store Buffer drain"
1361 depends on CACHE_L2X0
1362 help
1363 On revisions of the PL310 prior to r3p2, the Store Buffer does
1364 not automatically drain. This can cause normal, non-cacheable
1365 writes to be retained when the memory system is idle, leading
1366 to suboptimal I/O performance for drivers using coherent DMA.
1367 This option adds a write barrier to the cpu_idle loop so that,
1368 on systems with an outer cache, the store buffer is drained
1369 explicitly.
1370
1da177e4
LT
1371endmenu
1372
1373source "arch/arm/common/Kconfig"
1374
1da177e4
LT
1375menu "Bus support"
1376
1377config ARM_AMBA
1378 bool
1379
1380config ISA
1381 bool
1da177e4
LT
1382 help
1383 Find out whether you have ISA slots on your motherboard. ISA is the
1384 name of a bus system, i.e. the way the CPU talks to the other stuff
1385 inside your box. Other bus systems are PCI, EISA, MicroChannel
1386 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1387 newer boards don't support it. If you have ISA, say Y, otherwise N.
1388
065909b9 1389# Select ISA DMA controller support
1da177e4
LT
1390config ISA_DMA
1391 bool
065909b9 1392 select ISA_DMA_API
1da177e4 1393
065909b9 1394# Select ISA DMA interface
5cae841b
AV
1395config ISA_DMA_API
1396 bool
5cae841b 1397
1da177e4 1398config PCI
0b05da72 1399 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1400 help
1401 Find out whether you have a PCI motherboard. PCI is the name of a
1402 bus system, i.e. the way the CPU talks to the other stuff inside
1403 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1404 VESA. If you have PCI, say Y, otherwise N.
1405
52882173
AV
1406config PCI_DOMAINS
1407 bool
1408 depends on PCI
1409
b080ac8a
MRJ
1410config PCI_NANOENGINE
1411 bool "BSE nanoEngine PCI support"
1412 depends on SA1100_NANOENGINE
1413 help
1414 Enable PCI on the BSE nanoEngine board.
1415
36e23590
MW
1416config PCI_SYSCALL
1417 def_bool PCI
1418
1da177e4
LT
1419# Select the host bridge type
1420config PCI_HOST_VIA82C505
1421 bool
1422 depends on PCI && ARCH_SHARK
1423 default y
1424
a0113a99
MR
1425config PCI_HOST_ITE8152
1426 bool
1427 depends on PCI && MACH_ARMCORE
1428 default y
1429 select DMABOUNCE
1430
1da177e4
LT
1431source "drivers/pci/Kconfig"
1432
1433source "drivers/pcmcia/Kconfig"
1434
1435endmenu
1436
1437menu "Kernel Features"
1438
3b55658a
DM
1439config HAVE_SMP
1440 bool
1441 help
1442 This option should be selected by machines which have an SMP-
1443 capable CPU.
1444
1445 The only effect of this option is to make the SMP-related
1446 options available to the user for configuration.
1447
1da177e4 1448config SMP
bb2d8130 1449 bool "Symmetric Multi-Processing"
fbb4ddac 1450 depends on CPU_V6K || CPU_V7
bc28248e 1451 depends on GENERIC_CLOCKEVENTS
3b55658a 1452 depends on HAVE_SMP
9934ebb8 1453 depends on MMU
f6dd9fa5 1454 select USE_GENERIC_SMP_HELPERS
89c3dedf 1455 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1456 help
1457 This enables support for systems with more than one CPU. If you have
1458 a system with only one CPU, like most personal computers, say N. If
1459 you have a system with more than one CPU, say Y.
1460
1461 If you say N here, the kernel will run on single and multiprocessor
1462 machines, but will use only one CPU of a multiprocessor machine. If
1463 you say Y here, the kernel will run on many, but not all, single
1464 processor machines. On a single processor machine, the kernel will
1465 run faster if you say N here.
1466
395cf969 1467 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1468 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1469 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1470
1471 If you don't know what to do here, say N.
1472
f00ec48f
RK
1473config SMP_ON_UP
1474 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1475 depends on EXPERIMENTAL
4d2692a7 1476 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1477 default y
1478 help
1479 SMP kernels contain instructions which fail on non-SMP processors.
1480 Enabling this option allows the kernel to modify itself to make
1481 these instructions safe. Disabling it allows about 1K of space
1482 savings.
1483
1484 If you don't know what to do here, say Y.
1485
c9018aab
VG
1486config ARM_CPU_TOPOLOGY
1487 bool "Support cpu topology definition"
1488 depends on SMP && CPU_V7
1489 default y
1490 help
1491 Support ARM cpu topology definition. The MPIDR register defines
1492 affinity between processors which is then used to describe the cpu
1493 topology of an ARM System.
1494
1495config SCHED_MC
1496 bool "Multi-core scheduler support"
1497 depends on ARM_CPU_TOPOLOGY
1498 help
1499 Multi-core scheduler support improves the CPU scheduler's decision
1500 making when dealing with multi-core CPU chips at a cost of slightly
1501 increased overhead in some places. If unsure say N here.
1502
1503config SCHED_SMT
1504 bool "SMT scheduler support"
1505 depends on ARM_CPU_TOPOLOGY
1506 help
1507 Improves the CPU scheduler's decision making when dealing with
1508 MultiThreading at a cost of slightly increased overhead in some
1509 places. If unsure say N here.
1510
a8cbcd92
RK
1511config HAVE_ARM_SCU
1512 bool
a8cbcd92
RK
1513 help
1514 This option enables support for the ARM system coherency unit
1515
022c03a2
MZ
1516config ARM_ARCH_TIMER
1517 bool "Architected timer support"
1518 depends on CPU_V7
1519 help
1520 This option enables support for the ARM architected timer
1521
f32f4ce2
RK
1522config HAVE_ARM_TWD
1523 bool
1524 depends on SMP
1525 help
1526 This options enables support for the ARM timer and watchdog unit
1527
8d5796d2
LB
1528choice
1529 prompt "Memory split"
1530 default VMSPLIT_3G
1531 help
1532 Select the desired split between kernel and user memory.
1533
1534 If you are not absolutely sure what you are doing, leave this
1535 option alone!
1536
1537 config VMSPLIT_3G
1538 bool "3G/1G user/kernel split"
1539 config VMSPLIT_2G
1540 bool "2G/2G user/kernel split"
1541 config VMSPLIT_1G
1542 bool "1G/3G user/kernel split"
1543endchoice
1544
1545config PAGE_OFFSET
1546 hex
1547 default 0x40000000 if VMSPLIT_1G
1548 default 0x80000000 if VMSPLIT_2G
1549 default 0xC0000000
1550
1da177e4
LT
1551config NR_CPUS
1552 int "Maximum number of CPUs (2-32)"
1553 range 2 32
1554 depends on SMP
1555 default "4"
1556
a054a811
RK
1557config HOTPLUG_CPU
1558 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1559 depends on SMP && HOTPLUG && EXPERIMENTAL
1560 help
1561 Say Y here to experiment with turning CPUs off and on. CPUs
1562 can be controlled through /sys/devices/system/cpu.
1563
37ee16ae
RK
1564config LOCAL_TIMERS
1565 bool "Use local timer interrupts"
971acb9b 1566 depends on SMP
37ee16ae 1567 default y
30d8bead 1568 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1569 help
1570 Enable support for local timers on SMP platforms, rather then the
1571 legacy IPI broadcast method. Local timers allows the system
1572 accounting to be spread across the timer interval, preventing a
1573 "thundering herd" at every timer tick.
1574
44986ab0
PDSN
1575config ARCH_NR_GPIO
1576 int
3dea19e8 1577 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1578 default 355 if ARCH_U8500
9a01ec30 1579 default 264 if MACH_H4700
44986ab0
PDSN
1580 default 0
1581 help
1582 Maximum number of GPIOs in the system.
1583
1584 If unsure, leave the default value.
1585
d45a398f 1586source kernel/Kconfig.preempt
1da177e4 1587
f8065813
RK
1588config HZ
1589 int
b130d5c2 1590 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1591 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1592 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1593 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1594 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1595 default 100
1596
16c79651 1597config THUMB2_KERNEL
4a50bfe3 1598 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1599 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1600 select AEABI
1601 select ARM_ASM_UNIFIED
89bace65 1602 select ARM_UNWIND
16c79651
CM
1603 help
1604 By enabling this option, the kernel will be compiled in
1605 Thumb-2 mode. A compiler/assembler that understand the unified
1606 ARM-Thumb syntax is needed.
1607
1608 If unsure, say N.
1609
6f685c5c
DM
1610config THUMB2_AVOID_R_ARM_THM_JUMP11
1611 bool "Work around buggy Thumb-2 short branch relocations in gas"
1612 depends on THUMB2_KERNEL && MODULES
1613 default y
1614 help
1615 Various binutils versions can resolve Thumb-2 branches to
1616 locally-defined, preemptible global symbols as short-range "b.n"
1617 branch instructions.
1618
1619 This is a problem, because there's no guarantee the final
1620 destination of the symbol, or any candidate locations for a
1621 trampoline, are within range of the branch. For this reason, the
1622 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1623 relocation in modules at all, and it makes little sense to add
1624 support.
1625
1626 The symptom is that the kernel fails with an "unsupported
1627 relocation" error when loading some modules.
1628
1629 Until fixed tools are available, passing
1630 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1631 code which hits this problem, at the cost of a bit of extra runtime
1632 stack usage in some cases.
1633
1634 The problem is described in more detail at:
1635 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1636
1637 Only Thumb-2 kernels are affected.
1638
1639 Unless you are sure your tools don't have this problem, say Y.
1640
0becb088
CM
1641config ARM_ASM_UNIFIED
1642 bool
1643
704bdda0
NP
1644config AEABI
1645 bool "Use the ARM EABI to compile the kernel"
1646 help
1647 This option allows for the kernel to be compiled using the latest
1648 ARM ABI (aka EABI). This is only useful if you are using a user
1649 space environment that is also compiled with EABI.
1650
1651 Since there are major incompatibilities between the legacy ABI and
1652 EABI, especially with regard to structure member alignment, this
1653 option also changes the kernel syscall calling convention to
1654 disambiguate both ABIs and allow for backward compatibility support
1655 (selected with CONFIG_OABI_COMPAT).
1656
1657 To use this you need GCC version 4.0.0 or later.
1658
6c90c872 1659config OABI_COMPAT
a73a3ff1 1660 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1661 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1662 default y
1663 help
1664 This option preserves the old syscall interface along with the
1665 new (ARM EABI) one. It also provides a compatibility layer to
1666 intercept syscalls that have structure arguments which layout
1667 in memory differs between the legacy ABI and the new ARM EABI
1668 (only for non "thumb" binaries). This option adds a tiny
1669 overhead to all syscalls and produces a slightly larger kernel.
1670 If you know you'll be using only pure EABI user space then you
1671 can say N here. If this option is not selected and you attempt
1672 to execute a legacy ABI binary then the result will be
1673 UNPREDICTABLE (in fact it can be predicted that it won't work
1674 at all). If in doubt say Y.
1675
eb33575c 1676config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1677 bool
e80d6a24 1678
05944d74
RK
1679config ARCH_SPARSEMEM_ENABLE
1680 bool
1681
07a2f737
RK
1682config ARCH_SPARSEMEM_DEFAULT
1683 def_bool ARCH_SPARSEMEM_ENABLE
1684
05944d74 1685config ARCH_SELECT_MEMORY_MODEL
be370302 1686 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1687
7b7bf499
WD
1688config HAVE_ARCH_PFN_VALID
1689 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1690
053a96ca 1691config HIGHMEM
e8db89a2
RK
1692 bool "High Memory Support"
1693 depends on MMU
053a96ca
NP
1694 help
1695 The address space of ARM processors is only 4 Gigabytes large
1696 and it has to accommodate user address space, kernel address
1697 space as well as some memory mapped IO. That means that, if you
1698 have a large amount of physical memory and/or IO, not all of the
1699 memory can be "permanently mapped" by the kernel. The physical
1700 memory that is not permanently mapped is called "high memory".
1701
1702 Depending on the selected kernel/user memory split, minimum
1703 vmalloc space and actual amount of RAM, you may not need this
1704 option which should result in a slightly faster kernel.
1705
1706 If unsure, say n.
1707
65cec8e3
RK
1708config HIGHPTE
1709 bool "Allocate 2nd-level pagetables from highmem"
1710 depends on HIGHMEM
65cec8e3 1711
1b8873a0
JI
1712config HW_PERF_EVENTS
1713 bool "Enable hardware performance counter support for perf events"
fe166148 1714 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1715 default y
1716 help
1717 Enable hardware performance counter support for perf events. If
1718 disabled, perf events will use software events only.
1719
3f22ab27
DH
1720source "mm/Kconfig"
1721
c1b2d970
MD
1722config FORCE_MAX_ZONEORDER
1723 int "Maximum zone order" if ARCH_SHMOBILE
1724 range 11 64 if ARCH_SHMOBILE
1725 default "9" if SA1111
1726 default "11"
1727 help
1728 The kernel memory allocator divides physically contiguous memory
1729 blocks into "zones", where each zone is a power of two number of
1730 pages. This option selects the largest power of two that the kernel
1731 keeps in the memory allocator. If you need to allocate very large
1732 blocks of physically contiguous memory, then you may need to
1733 increase this value.
1734
1735 This config option is actually maximum order plus one. For example,
1736 a value of 11 means that the largest free memory block is 2^10 pages.
1737
1da177e4
LT
1738config LEDS
1739 bool "Timer and CPU usage LEDs"
e055d5bf 1740 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1741 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1742 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1743 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1744 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1745 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1746 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1747 help
1748 If you say Y here, the LEDs on your machine will be used
1749 to provide useful information about your current system status.
1750
1751 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1752 be able to select which LEDs are active using the options below. If
1753 you are compiling a kernel for the EBSA-110 or the LART however, the
1754 red LED will simply flash regularly to indicate that the system is
1755 still functional. It is safe to say Y here if you have a CATS
1756 system, but the driver will do nothing.
1757
1758config LEDS_TIMER
1759 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1760 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1761 || MACH_OMAP_PERSEUS2
1da177e4 1762 depends on LEDS
0567a0c0 1763 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1764 default y if ARCH_EBSA110
1765 help
1766 If you say Y here, one of the system LEDs (the green one on the
1767 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1768 will flash regularly to indicate that the system is still
1769 operational. This is mainly useful to kernel hackers who are
1770 debugging unstable kernels.
1771
1772 The LART uses the same LED for both Timer LED and CPU usage LED
1773 functions. You may choose to use both, but the Timer LED function
1774 will overrule the CPU usage LED.
1775
1776config LEDS_CPU
1777 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1778 !ARCH_OMAP) \
1779 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1780 || MACH_OMAP_PERSEUS2
1da177e4
LT
1781 depends on LEDS
1782 help
1783 If you say Y here, the red LED will be used to give a good real
1784 time indication of CPU usage, by lighting whenever the idle task
1785 is not currently executing.
1786
1787 The LART uses the same LED for both Timer LED and CPU usage LED
1788 functions. You may choose to use both, but the Timer LED function
1789 will overrule the CPU usage LED.
1790
1791config ALIGNMENT_TRAP
1792 bool
f12d0d7c 1793 depends on CPU_CP15_MMU
1da177e4 1794 default y if !ARCH_EBSA110
e119bfff 1795 select HAVE_PROC_CPU if PROC_FS
1da177e4 1796 help
84eb8d06 1797 ARM processors cannot fetch/store information which is not
1da177e4
LT
1798 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1799 address divisible by 4. On 32-bit ARM processors, these non-aligned
1800 fetch/store instructions will be emulated in software if you say
1801 here, which has a severe performance impact. This is necessary for
1802 correct operation of some network protocols. With an IP-only
1803 configuration it is safe to say N, otherwise say Y.
1804
39ec58f3
LB
1805config UACCESS_WITH_MEMCPY
1806 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1807 depends on MMU && EXPERIMENTAL
1808 default y if CPU_FEROCEON
1809 help
1810 Implement faster copy_to_user and clear_user methods for CPU
1811 cores where a 8-word STM instruction give significantly higher
1812 memory write throughput than a sequence of individual 32bit stores.
1813
1814 A possible side effect is a slight increase in scheduling latency
1815 between threads sharing the same address space if they invoke
1816 such copy operations with large buffers.
1817
1818 However, if the CPU data cache is using a write-allocate mode,
1819 this option is unlikely to provide any performance gain.
1820
70c70d97
NP
1821config SECCOMP
1822 bool
1823 prompt "Enable seccomp to safely compute untrusted bytecode"
1824 ---help---
1825 This kernel feature is useful for number crunching applications
1826 that may need to compute untrusted bytecode during their
1827 execution. By using pipes or other transports made available to
1828 the process as file descriptors supporting the read/write
1829 syscalls, it's possible to isolate those applications in
1830 their own address space using seccomp. Once seccomp is
1831 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1832 and the task is only allowed to execute a few safe syscalls
1833 defined by each seccomp mode.
1834
c743f380
NP
1835config CC_STACKPROTECTOR
1836 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1837 depends on EXPERIMENTAL
c743f380
NP
1838 help
1839 This option turns on the -fstack-protector GCC feature. This
1840 feature puts, at the beginning of functions, a canary value on
1841 the stack just before the return address, and validates
1842 the value just before actually returning. Stack based buffer
1843 overflows (that need to overwrite this return address) now also
1844 overwrite the canary, which gets detected and the attack is then
1845 neutralized via a kernel panic.
1846 This feature requires gcc version 4.2 or above.
1847
73a65b3f
UKK
1848config DEPRECATED_PARAM_STRUCT
1849 bool "Provide old way to pass kernel parameters"
1850 help
1851 This was deprecated in 2001 and announced to live on for 5 years.
1852 Some old boot loaders still use this way.
1853
1da177e4
LT
1854endmenu
1855
1856menu "Boot options"
1857
9eb8f674
GL
1858config USE_OF
1859 bool "Flattened Device Tree support"
1860 select OF
1861 select OF_EARLY_FLATTREE
08a543ad 1862 select IRQ_DOMAIN
9eb8f674
GL
1863 help
1864 Include support for flattened device tree machine descriptions.
1865
1da177e4
LT
1866# Compressed boot loader in ROM. Yes, we really want to ask about
1867# TEXT and BSS so we preserve their values in the config files.
1868config ZBOOT_ROM_TEXT
1869 hex "Compressed ROM boot loader base address"
1870 default "0"
1871 help
1872 The physical address at which the ROM-able zImage is to be
1873 placed in the target. Platforms which normally make use of
1874 ROM-able zImage formats normally set this to a suitable
1875 value in their defconfig file.
1876
1877 If ZBOOT_ROM is not enabled, this has no effect.
1878
1879config ZBOOT_ROM_BSS
1880 hex "Compressed ROM boot loader BSS address"
1881 default "0"
1882 help
f8c440b2
DF
1883 The base address of an area of read/write memory in the target
1884 for the ROM-able zImage which must be available while the
1885 decompressor is running. It must be large enough to hold the
1886 entire decompressed kernel plus an additional 128 KiB.
1887 Platforms which normally make use of ROM-able zImage formats
1888 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1889
1890 If ZBOOT_ROM is not enabled, this has no effect.
1891
1892config ZBOOT_ROM
1893 bool "Compressed boot loader in ROM/flash"
1894 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1895 help
1896 Say Y here if you intend to execute your compressed kernel image
1897 (zImage) directly from ROM or flash. If unsure, say N.
1898
090ab3ff
SH
1899choice
1900 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1901 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1902 default ZBOOT_ROM_NONE
1903 help
1904 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1905 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1906 kernel image to an MMC or SD card and boot the kernel straight
1907 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1908 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1909 rest the kernel image to RAM.
1910
1911config ZBOOT_ROM_NONE
1912 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1913 help
1914 Do not load image from SD or MMC
1915
f45b1149
SH
1916config ZBOOT_ROM_MMCIF
1917 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1918 help
090ab3ff
SH
1919 Load image from MMCIF hardware block.
1920
1921config ZBOOT_ROM_SH_MOBILE_SDHI
1922 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1923 help
1924 Load image from SDHI hardware block
1925
1926endchoice
f45b1149 1927
e2a6a3aa
JB
1928config ARM_APPENDED_DTB
1929 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1930 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1931 help
1932 With this option, the boot code will look for a device tree binary
1933 (DTB) appended to zImage
1934 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1935
1936 This is meant as a backward compatibility convenience for those
1937 systems with a bootloader that can't be upgraded to accommodate
1938 the documented boot protocol using a device tree.
1939
1940 Beware that there is very little in terms of protection against
1941 this option being confused by leftover garbage in memory that might
1942 look like a DTB header after a reboot if no actual DTB is appended
1943 to zImage. Do not leave this option active in a production kernel
1944 if you don't intend to always append a DTB. Proper passing of the
1945 location into r2 of a bootloader provided DTB is always preferable
1946 to this option.
1947
b90b9a38
NP
1948config ARM_ATAG_DTB_COMPAT
1949 bool "Supplement the appended DTB with traditional ATAG information"
1950 depends on ARM_APPENDED_DTB
1951 help
1952 Some old bootloaders can't be updated to a DTB capable one, yet
1953 they provide ATAGs with memory configuration, the ramdisk address,
1954 the kernel cmdline string, etc. Such information is dynamically
1955 provided by the bootloader and can't always be stored in a static
1956 DTB. To allow a device tree enabled kernel to be used with such
1957 bootloaders, this option allows zImage to extract the information
1958 from the ATAG list and store it at run time into the appended DTB.
1959
1da177e4
LT
1960config CMDLINE
1961 string "Default kernel command string"
1962 default ""
1963 help
1964 On some architectures (EBSA110 and CATS), there is currently no way
1965 for the boot loader to pass arguments to the kernel. For these
1966 architectures, you should supply some command-line options at build
1967 time by entering them here. As a minimum, you should specify the
1968 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1969
4394c124
VB
1970choice
1971 prompt "Kernel command line type" if CMDLINE != ""
1972 default CMDLINE_FROM_BOOTLOADER
1973
1974config CMDLINE_FROM_BOOTLOADER
1975 bool "Use bootloader kernel arguments if available"
1976 help
1977 Uses the command-line options passed by the boot loader. If
1978 the boot loader doesn't provide any, the default kernel command
1979 string provided in CMDLINE will be used.
1980
1981config CMDLINE_EXTEND
1982 bool "Extend bootloader kernel arguments"
1983 help
1984 The command-line arguments provided by the boot loader will be
1985 appended to the default kernel command string.
1986
92d2040d
AH
1987config CMDLINE_FORCE
1988 bool "Always use the default kernel command string"
92d2040d
AH
1989 help
1990 Always use the default kernel command string, even if the boot
1991 loader passes other arguments to the kernel.
1992 This is useful if you cannot or don't want to change the
1993 command-line options your boot loader passes to the kernel.
4394c124 1994endchoice
92d2040d 1995
1da177e4
LT
1996config XIP_KERNEL
1997 bool "Kernel Execute-In-Place from ROM"
497b7e94 1998 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
1999 help
2000 Execute-In-Place allows the kernel to run from non-volatile storage
2001 directly addressable by the CPU, such as NOR flash. This saves RAM
2002 space since the text section of the kernel is not loaded from flash
2003 to RAM. Read-write sections, such as the data section and stack,
2004 are still copied to RAM. The XIP kernel is not compressed since
2005 it has to run directly from flash, so it will take more space to
2006 store it. The flash address used to link the kernel object files,
2007 and for storing it, is configuration dependent. Therefore, if you
2008 say Y here, you must know the proper physical address where to
2009 store the kernel image depending on your own flash memory usage.
2010
2011 Also note that the make target becomes "make xipImage" rather than
2012 "make zImage" or "make Image". The final kernel binary to put in
2013 ROM memory will be arch/arm/boot/xipImage.
2014
2015 If unsure, say N.
2016
2017config XIP_PHYS_ADDR
2018 hex "XIP Kernel Physical Location"
2019 depends on XIP_KERNEL
2020 default "0x00080000"
2021 help
2022 This is the physical address in your flash memory the kernel will
2023 be linked for and stored to. This address is dependent on your
2024 own flash usage.
2025
c587e4a6
RP
2026config KEXEC
2027 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2028 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2029 help
2030 kexec is a system call that implements the ability to shutdown your
2031 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2032 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2033 you can start any kernel with it, not just Linux.
2034
2035 It is an ongoing process to be certain the hardware in a machine
2036 is properly shutdown, so do not be surprised if this code does not
2037 initially work for you. It may help to enable device hotplugging
2038 support.
2039
4cd9d6f7
RP
2040config ATAGS_PROC
2041 bool "Export atags in procfs"
b98d7291
UL
2042 depends on KEXEC
2043 default y
4cd9d6f7
RP
2044 help
2045 Should the atags used to boot the kernel be exported in an "atags"
2046 file in procfs. Useful with kexec.
2047
cb5d39b3
MW
2048config CRASH_DUMP
2049 bool "Build kdump crash kernel (EXPERIMENTAL)"
2050 depends on EXPERIMENTAL
2051 help
2052 Generate crash dump after being started by kexec. This should
2053 be normally only set in special crash dump kernels which are
2054 loaded in the main kernel with kexec-tools into a specially
2055 reserved region and then later executed after a crash by
2056 kdump/kexec. The crash dump kernel must be compiled to a
2057 memory address not used by the main kernel
2058
2059 For more details see Documentation/kdump/kdump.txt
2060
e69edc79
EM
2061config AUTO_ZRELADDR
2062 bool "Auto calculation of the decompressed kernel image address"
2063 depends on !ZBOOT_ROM && !ARCH_U300
2064 help
2065 ZRELADDR is the physical address where the decompressed kernel
2066 image will be placed. If AUTO_ZRELADDR is selected, the address
2067 will be determined at run-time by masking the current IP with
2068 0xf8000000. This assumes the zImage being placed in the first 128MB
2069 from start of memory.
2070
1da177e4
LT
2071endmenu
2072
ac9d7efc 2073menu "CPU Power Management"
1da177e4 2074
89c52ed4 2075if ARCH_HAS_CPUFREQ
1da177e4
LT
2076
2077source "drivers/cpufreq/Kconfig"
2078
64f102b6
YS
2079config CPU_FREQ_IMX
2080 tristate "CPUfreq driver for i.MX CPUs"
2081 depends on ARCH_MXC && CPU_FREQ
2082 help
2083 This enables the CPUfreq driver for i.MX CPUs.
2084
1da177e4
LT
2085config CPU_FREQ_SA1100
2086 bool
1da177e4
LT
2087
2088config CPU_FREQ_SA1110
2089 bool
1da177e4
LT
2090
2091config CPU_FREQ_INTEGRATOR
2092 tristate "CPUfreq driver for ARM Integrator CPUs"
2093 depends on ARCH_INTEGRATOR && CPU_FREQ
2094 default y
2095 help
2096 This enables the CPUfreq driver for ARM Integrator CPUs.
2097
2098 For details, take a look at <file:Documentation/cpu-freq>.
2099
2100 If in doubt, say Y.
2101
9e2697ff
RK
2102config CPU_FREQ_PXA
2103 bool
2104 depends on CPU_FREQ && ARCH_PXA && PXA25x
2105 default y
ca7d156e 2106 select CPU_FREQ_TABLE
9e2697ff
RK
2107 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2108
9d56c02a
BD
2109config CPU_FREQ_S3C
2110 bool
2111 help
2112 Internal configuration node for common cpufreq on Samsung SoC
2113
2114config CPU_FREQ_S3C24XX
4a50bfe3 2115 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2116 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2117 select CPU_FREQ_S3C
2118 help
2119 This enables the CPUfreq driver for the Samsung S3C24XX family
2120 of CPUs.
2121
2122 For details, take a look at <file:Documentation/cpu-freq>.
2123
2124 If in doubt, say N.
2125
2126config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2127 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2128 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2129 help
2130 Compile in support for changing the PLL frequency from the
2131 S3C24XX series CPUfreq driver. The PLL takes time to settle
2132 after a frequency change, so by default it is not enabled.
2133
2134 This also means that the PLL tables for the selected CPU(s) will
2135 be built which may increase the size of the kernel image.
2136
2137config CPU_FREQ_S3C24XX_DEBUG
2138 bool "Debug CPUfreq Samsung driver core"
2139 depends on CPU_FREQ_S3C24XX
2140 help
2141 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2142
2143config CPU_FREQ_S3C24XX_IODEBUG
2144 bool "Debug CPUfreq Samsung driver IO timing"
2145 depends on CPU_FREQ_S3C24XX
2146 help
2147 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2148
e6d197a6
BD
2149config CPU_FREQ_S3C24XX_DEBUGFS
2150 bool "Export debugfs for CPUFreq"
2151 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2152 help
2153 Export status information via debugfs.
2154
1da177e4
LT
2155endif
2156
ac9d7efc
RK
2157source "drivers/cpuidle/Kconfig"
2158
2159endmenu
2160
1da177e4
LT
2161menu "Floating point emulation"
2162
2163comment "At least one emulation must be selected"
2164
2165config FPE_NWFPE
2166 bool "NWFPE math emulation"
593c252a 2167 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2168 ---help---
2169 Say Y to include the NWFPE floating point emulator in the kernel.
2170 This is necessary to run most binaries. Linux does not currently
2171 support floating point hardware so you need to say Y here even if
2172 your machine has an FPA or floating point co-processor podule.
2173
2174 You may say N here if you are going to load the Acorn FPEmulator
2175 early in the bootup.
2176
2177config FPE_NWFPE_XP
2178 bool "Support extended precision"
bedf142b 2179 depends on FPE_NWFPE
1da177e4
LT
2180 help
2181 Say Y to include 80-bit support in the kernel floating-point
2182 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2183 Note that gcc does not generate 80-bit operations by default,
2184 so in most cases this option only enlarges the size of the
2185 floating point emulator without any good reason.
2186
2187 You almost surely want to say N here.
2188
2189config FPE_FASTFPE
2190 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2191 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2192 ---help---
2193 Say Y here to include the FAST floating point emulator in the kernel.
2194 This is an experimental much faster emulator which now also has full
2195 precision for the mantissa. It does not support any exceptions.
2196 It is very simple, and approximately 3-6 times faster than NWFPE.
2197
2198 It should be sufficient for most programs. It may be not suitable
2199 for scientific calculations, but you have to check this for yourself.
2200 If you do not feel you need a faster FP emulation you should better
2201 choose NWFPE.
2202
2203config VFP
2204 bool "VFP-format floating point maths"
e399b1a4 2205 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2206 help
2207 Say Y to include VFP support code in the kernel. This is needed
2208 if your hardware includes a VFP unit.
2209
2210 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2211 release notes and additional status information.
2212
2213 Say N if your target does not have VFP hardware.
2214
25ebee02
CM
2215config VFPv3
2216 bool
2217 depends on VFP
2218 default y if CPU_V7
2219
b5872db4
CM
2220config NEON
2221 bool "Advanced SIMD (NEON) Extension support"
2222 depends on VFPv3 && CPU_V7
2223 help
2224 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2225 Extension.
2226
1da177e4
LT
2227endmenu
2228
2229menu "Userspace binary formats"
2230
2231source "fs/Kconfig.binfmt"
2232
2233config ARTHUR
2234 tristate "RISC OS personality"
704bdda0 2235 depends on !AEABI
1da177e4
LT
2236 help
2237 Say Y here to include the kernel code necessary if you want to run
2238 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2239 experimental; if this sounds frightening, say N and sleep in peace.
2240 You can also say M here to compile this support as a module (which
2241 will be called arthur).
2242
2243endmenu
2244
2245menu "Power management options"
2246
eceab4ac 2247source "kernel/power/Kconfig"
1da177e4 2248
f4cb5700 2249config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2250 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2251 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2252 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2253 def_bool y
2254
15e0d9e3
AB
2255config ARM_CPU_SUSPEND
2256 def_bool PM_SLEEP
2257
1da177e4
LT
2258endmenu
2259
d5950b43
SR
2260source "net/Kconfig"
2261
ac25150f 2262source "drivers/Kconfig"
1da177e4
LT
2263
2264source "fs/Kconfig"
2265
1da177e4
LT
2266source "arch/arm/Kconfig.debug"
2267
2268source "security/Kconfig"
2269
2270source "crypto/Kconfig"
2271
2272source "lib/Kconfig"