]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - arch/arm/Kconfig
Merge git://git.kernel.org/pub/scm/linux/kernel/git/wim/linux-2.6-watchdog
[mirror_ubuntu-focal-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
ed7c84d5 13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1da177e4
LT
32 help
33 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 34 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 35 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 36 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
37 Europe. There is an ARM Linux project with a web page at
38 <http://www.arm.linux.org.uk/>.
39
1a189b97
RK
40config HAVE_PWM
41 bool
42
0b05da72
HUK
43config MIGHT_HAVE_PCI
44 bool
45
75e7153a
RB
46config SYS_SUPPORTS_APM_EMULATION
47 bool
48
112f38a4
RK
49config HAVE_SCHED_CLOCK
50 bool
51
0a938b97
DB
52config GENERIC_GPIO
53 bool
0a938b97 54
5cfc8ee0
JS
55config ARCH_USES_GETTIMEOFFSET
56 bool
57 default n
746140c7 58
0567a0c0
KH
59config GENERIC_CLOCKEVENTS
60 bool
0567a0c0 61
a8655e83
CM
62config GENERIC_CLOCKEVENTS_BROADCAST
63 bool
64 depends on GENERIC_CLOCKEVENTS
5388a6b2 65 default y if SMP
a8655e83 66
bf9dd360
RH
67config KTIME_SCALAR
68 bool
69 default y
70
bc581770
LW
71config HAVE_TCM
72 bool
73 select GENERIC_ALLOCATOR
74
e119bfff
RK
75config HAVE_PROC_CPU
76 bool
77
5ea81769
AV
78config NO_IOPORT
79 bool
5ea81769 80
1da177e4
LT
81config EISA
82 bool
83 ---help---
84 The Extended Industry Standard Architecture (EISA) bus was
85 developed as an open alternative to the IBM MicroChannel bus.
86
87 The EISA bus provided some of the features of the IBM MicroChannel
88 bus while maintaining backward compatibility with cards made for
89 the older ISA bus. The EISA bus saw limited use between 1988 and
90 1995 when it was made obsolete by the PCI bus.
91
92 Say Y here if you are building a kernel for an EISA-based machine.
93
94 Otherwise, say N.
95
96config SBUS
97 bool
98
99config MCA
100 bool
101 help
102 MicroChannel Architecture is found in some IBM PS/2 machines and
103 laptops. It is a bus system similar to PCI or ISA. See
104 <file:Documentation/mca.txt> (and especially the web page given
105 there) before attempting to build an MCA bus kernel.
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
4a2581a0
TG
124config HARDIRQS_SW_RESEND
125 bool
126 default y
127
128config GENERIC_IRQ_PROBE
129 bool
130 default y
131
95c354fe
NP
132config GENERIC_LOCKBREAK
133 bool
134 default y
135 depends on SMP && PREEMPT
136
1da177e4
LT
137config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141config RWSEM_XCHGADD_ALGORITHM
142 bool
143
f0d1b0b3
DH
144config ARCH_HAS_ILOG2_U32
145 bool
f0d1b0b3
DH
146
147config ARCH_HAS_ILOG2_U64
148 bool
f0d1b0b3 149
89c52ed4
BD
150config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
c7b0aff4
KH
157config ARCH_HAS_CPU_IDLE_WAIT
158 def_bool y
159
b89c3b16
AM
160config GENERIC_HWEIGHT
161 bool
162 default y
163
1da177e4
LT
164config GENERIC_CALIBRATE_DELAY
165 bool
166 default y
167
a08b6b79
AV
168config ARCH_MAY_HAVE_PC_FDC
169 bool
170
5ac6da66
CL
171config ZONE_DMA
172 bool
5ac6da66 173
ccd7ab7f
FT
174config NEED_DMA_MAP_STATE
175 def_bool y
176
1da177e4
LT
177config GENERIC_ISA_DMA
178 bool
179
1da177e4
LT
180config FIQ
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99
RK
194config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
196 depends on EXPERIMENTAL
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
200 Patch phys-to-virt translation functions at runtime according to
201 the position of the kernel in system memory.
202
b511d75d 203 This can only be used with non-XIP with MMU kernels where
dc21af99
RK
204 the base of physical memory is at a 16MB boundary.
205
cada3c08
RK
206config ARM_PATCH_PHYS_VIRT_16BIT
207 def_bool y
208 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
209
1da177e4
LT
210source "init/Kconfig"
211
dc52ddc0
MH
212source "kernel/Kconfig.freezer"
213
1da177e4
LT
214menu "System Type"
215
3c427975
HC
216config MMU
217 bool "MMU-based Paged Memory Management Support"
218 default y
219 help
220 Select if you want MMU-based virtualised addressing space
221 support by paged memory management. If unsure, say 'Y'.
222
ccf50e23
RK
223#
224# The "ARM system type" choice list is ordered alphabetically by option
225# text. Please add new entries in the option alphabetic order.
226#
1da177e4
LT
227choice
228 prompt "ARM system type"
6a0e2430 229 default ARCH_VERSATILE
1da177e4 230
4af6fee1
DS
231config ARCH_INTEGRATOR
232 bool "ARM Ltd. Integrator family"
233 select ARM_AMBA
89c52ed4 234 select ARCH_HAS_CPUFREQ
6d803ba7 235 select CLKDEV_LOOKUP
c5a0adb5 236 select ICST
13edd86d 237 select GENERIC_CLOCKEVENTS
f4b8b319 238 select PLAT_VERSATILE
c41b16f8 239 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
240 help
241 Support for ARM's Integrator platform.
242
243config ARCH_REALVIEW
244 bool "ARM Ltd. RealView family"
245 select ARM_AMBA
6d803ba7 246 select CLKDEV_LOOKUP
c5a0adb5 247 select ICST
ae30ceac 248 select GENERIC_CLOCKEVENTS
eb7fffa3 249 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 250 select PLAT_VERSATILE
3cb5ee49 251 select PLAT_VERSATILE_CLCD
e3887714 252 select ARM_TIMER_SP804
b56ba8aa 253 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
254 help
255 This enables support for ARM Ltd RealView boards.
256
257config ARCH_VERSATILE
258 bool "ARM Ltd. Versatile family"
259 select ARM_AMBA
260 select ARM_VIC
6d803ba7 261 select CLKDEV_LOOKUP
c5a0adb5 262 select ICST
89df1272 263 select GENERIC_CLOCKEVENTS
bbeddc43 264 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 265 select PLAT_VERSATILE
3414ba8c 266 select PLAT_VERSATILE_CLCD
c41b16f8 267 select PLAT_VERSATILE_FPGA_IRQ
e3887714 268 select ARM_TIMER_SP804
4af6fee1
DS
269 help
270 This enables support for ARM Ltd Versatile board.
271
ceade897
RK
272config ARCH_VEXPRESS
273 bool "ARM Ltd. Versatile Express family"
274 select ARCH_WANT_OPTIONAL_GPIOLIB
275 select ARM_AMBA
276 select ARM_TIMER_SP804
6d803ba7 277 select CLKDEV_LOOKUP
ceade897 278 select GENERIC_CLOCKEVENTS
ceade897 279 select HAVE_CLK
95c34f83 280 select HAVE_PATA_PLATFORM
ceade897
RK
281 select ICST
282 select PLAT_VERSATILE
0fb44b91 283 select PLAT_VERSATILE_CLCD
ceade897
RK
284 help
285 This enables support for the ARM Ltd Versatile Express boards.
286
8fc5ffa0
AV
287config ARCH_AT91
288 bool "Atmel AT91"
f373e8c0 289 select ARCH_REQUIRE_GPIOLIB
93686ae8 290 select HAVE_CLK
4af6fee1 291 help
2b3b3516
AV
292 This enables support for systems based on the Atmel AT91RM9200,
293 AT91SAM9 and AT91CAP9 processors.
4af6fee1 294
ccf50e23
RK
295config ARCH_BCMRING
296 bool "Broadcom BCMRING"
297 depends on MMU
298 select CPU_V6
299 select ARM_AMBA
6d803ba7 300 select CLKDEV_LOOKUP
ccf50e23
RK
301 select GENERIC_CLOCKEVENTS
302 select ARCH_WANT_OPTIONAL_GPIOLIB
303 help
304 Support for Broadcom's BCMRing platform.
305
1da177e4 306config ARCH_CLPS711X
4af6fee1 307 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 308 select CPU_ARM720T
5cfc8ee0 309 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
310 help
311 Support for Cirrus Logic 711x/721x based boards.
1da177e4 312
d94f944e
AV
313config ARCH_CNS3XXX
314 bool "Cavium Networks CNS3XXX family"
315 select CPU_V6
d94f944e
AV
316 select GENERIC_CLOCKEVENTS
317 select ARM_GIC
0b05da72 318 select MIGHT_HAVE_PCI
5f32f7a0 319 select PCI_DOMAINS if PCI
d94f944e
AV
320 help
321 Support for Cavium Networks CNS3XXX platform.
322
788c9700
RK
323config ARCH_GEMINI
324 bool "Cortina Systems Gemini"
325 select CPU_FA526
788c9700 326 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 327 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
328 help
329 Support for the Cortina Systems Gemini family SoCs
330
1da177e4
LT
331config ARCH_EBSA110
332 bool "EBSA-110"
c750815e 333 select CPU_SA110
f7e68bbf 334 select ISA
c5eb2a2b 335 select NO_IOPORT
5cfc8ee0 336 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
337 help
338 This is an evaluation board for the StrongARM processor available
f6c8965a 339 from Digital. It has limited hardware on-board, including an
1da177e4
LT
340 Ethernet interface, two PCMCIA sockets, two serial ports and a
341 parallel port.
342
e7736d47
LB
343config ARCH_EP93XX
344 bool "EP93xx-based"
c750815e 345 select CPU_ARM920T
e7736d47
LB
346 select ARM_AMBA
347 select ARM_VIC
6d803ba7 348 select CLKDEV_LOOKUP
7444a72e 349 select ARCH_REQUIRE_GPIOLIB
eb33575c 350 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 351 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
352 help
353 This enables support for the Cirrus EP93xx series of CPUs.
354
1da177e4
LT
355config ARCH_FOOTBRIDGE
356 bool "FootBridge"
c750815e 357 select CPU_SA110
1da177e4 358 select FOOTBRIDGE
4e8d7637 359 select GENERIC_CLOCKEVENTS
f999b8bd
MM
360 help
361 Support for systems based on the DC21285 companion chip
362 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 363
788c9700
RK
364config ARCH_MXC
365 bool "Freescale MXC/iMX-based"
788c9700 366 select GENERIC_CLOCKEVENTS
788c9700 367 select ARCH_REQUIRE_GPIOLIB
6d803ba7 368 select CLKDEV_LOOKUP
788c9700
RK
369 help
370 Support for Freescale MXC/iMX-based family of processors
371
1d3f33d5
SG
372config ARCH_MXS
373 bool "Freescale MXS-based"
374 select GENERIC_CLOCKEVENTS
375 select ARCH_REQUIRE_GPIOLIB
b9214b97 376 select CLKDEV_LOOKUP
1d3f33d5
SG
377 help
378 Support for Freescale MXS-based family of processors
379
7bd0f2f5 380config ARCH_STMP3XXX
381 bool "Freescale STMP3xxx"
382 select CPU_ARM926T
6d803ba7 383 select CLKDEV_LOOKUP
7bd0f2f5 384 select ARCH_REQUIRE_GPIOLIB
7bd0f2f5 385 select GENERIC_CLOCKEVENTS
7bd0f2f5 386 select USB_ARCH_HAS_EHCI
387 help
388 Support for systems based on the Freescale 3xxx CPUs.
389
4af6fee1
DS
390config ARCH_NETX
391 bool "Hilscher NetX based"
c750815e 392 select CPU_ARM926T
4af6fee1 393 select ARM_VIC
2fcfe6b8 394 select GENERIC_CLOCKEVENTS
f999b8bd 395 help
4af6fee1
DS
396 This enables support for systems based on the Hilscher NetX Soc
397
398config ARCH_H720X
399 bool "Hynix HMS720x-based"
c750815e 400 select CPU_ARM720T
4af6fee1 401 select ISA_DMA_API
5cfc8ee0 402 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
403 help
404 This enables support for systems based on the Hynix HMS720x
405
3b938be6
RK
406config ARCH_IOP13XX
407 bool "IOP13xx-based"
408 depends on MMU
c750815e 409 select CPU_XSC3
3b938be6
RK
410 select PLAT_IOP
411 select PCI
412 select ARCH_SUPPORTS_MSI
8d5796d2 413 select VMSPLIT_1G
3b938be6
RK
414 help
415 Support for Intel's IOP13XX (XScale) family of processors.
416
3f7e5815
LB
417config ARCH_IOP32X
418 bool "IOP32x-based"
a4f7e763 419 depends on MMU
c750815e 420 select CPU_XSCALE
7ae1f7ec 421 select PLAT_IOP
f7e68bbf 422 select PCI
bb2b180c 423 select ARCH_REQUIRE_GPIOLIB
f999b8bd 424 help
3f7e5815
LB
425 Support for Intel's 80219 and IOP32X (XScale) family of
426 processors.
427
428config ARCH_IOP33X
429 bool "IOP33x-based"
430 depends on MMU
c750815e 431 select CPU_XSCALE
7ae1f7ec 432 select PLAT_IOP
3f7e5815 433 select PCI
bb2b180c 434 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
435 help
436 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 437
3b938be6
RK
438config ARCH_IXP23XX
439 bool "IXP23XX-based"
a4f7e763 440 depends on MMU
c750815e 441 select CPU_XSC3
3b938be6 442 select PCI
5cfc8ee0 443 select ARCH_USES_GETTIMEOFFSET
f999b8bd 444 help
3b938be6 445 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
446
447config ARCH_IXP2000
448 bool "IXP2400/2800-based"
a4f7e763 449 depends on MMU
c750815e 450 select CPU_XSCALE
f7e68bbf 451 select PCI
5cfc8ee0 452 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
453 help
454 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 455
3b938be6
RK
456config ARCH_IXP4XX
457 bool "IXP4xx-based"
a4f7e763 458 depends on MMU
c750815e 459 select CPU_XSCALE
8858e9af 460 select GENERIC_GPIO
3b938be6 461 select GENERIC_CLOCKEVENTS
5b0d495c 462 select HAVE_SCHED_CLOCK
0b05da72 463 select MIGHT_HAVE_PCI
485bdde7 464 select DMABOUNCE if PCI
c4713074 465 help
3b938be6 466 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 467
edabd38e
SB
468config ARCH_DOVE
469 bool "Marvell Dove"
c786282e 470 select CPU_V6K
edabd38e 471 select PCI
edabd38e 472 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
473 select GENERIC_CLOCKEVENTS
474 select PLAT_ORION
475 help
476 Support for the Marvell Dove SoC 88AP510
477
651c74c7
SB
478config ARCH_KIRKWOOD
479 bool "Marvell Kirkwood"
c750815e 480 select CPU_FEROCEON
651c74c7 481 select PCI
a8865655 482 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
483 select GENERIC_CLOCKEVENTS
484 select PLAT_ORION
485 help
486 Support for the following Marvell Kirkwood series SoCs:
487 88F6180, 88F6192 and 88F6281.
488
777f9beb
LB
489config ARCH_LOKI
490 bool "Marvell Loki (88RC8480)"
c750815e 491 select CPU_FEROCEON
777f9beb
LB
492 select GENERIC_CLOCKEVENTS
493 select PLAT_ORION
494 help
495 Support for the Marvell Loki (88RC8480) SoC.
496
40805949
KW
497config ARCH_LPC32XX
498 bool "NXP LPC32XX"
499 select CPU_ARM926T
500 select ARCH_REQUIRE_GPIOLIB
501 select HAVE_IDE
502 select ARM_AMBA
503 select USB_ARCH_HAS_OHCI
6d803ba7 504 select CLKDEV_LOOKUP
40805949
KW
505 select GENERIC_TIME
506 select GENERIC_CLOCKEVENTS
507 help
508 Support for the NXP LPC32XX family of processors
509
794d15b2
SS
510config ARCH_MV78XX0
511 bool "Marvell MV78xx0"
c750815e 512 select CPU_FEROCEON
794d15b2 513 select PCI
a8865655 514 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
515 select GENERIC_CLOCKEVENTS
516 select PLAT_ORION
517 help
518 Support for the following Marvell MV78xx0 series SoCs:
519 MV781x0, MV782x0.
520
9dd0b194 521config ARCH_ORION5X
585cf175
TP
522 bool "Marvell Orion"
523 depends on MMU
c750815e 524 select CPU_FEROCEON
038ee083 525 select PCI
a8865655 526 select ARCH_REQUIRE_GPIOLIB
51cbff1d 527 select GENERIC_CLOCKEVENTS
69b02f6a 528 select PLAT_ORION
585cf175 529 help
9dd0b194 530 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 531 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 532 Orion-2 (5281), Orion-1-90 (6183).
585cf175 533
788c9700 534config ARCH_MMP
2f7e8fae 535 bool "Marvell PXA168/910/MMP2"
788c9700 536 depends on MMU
788c9700 537 select ARCH_REQUIRE_GPIOLIB
6d803ba7 538 select CLKDEV_LOOKUP
788c9700 539 select GENERIC_CLOCKEVENTS
28bb7bc6 540 select HAVE_SCHED_CLOCK
788c9700
RK
541 select TICK_ONESHOT
542 select PLAT_PXA
0bd86961 543 select SPARSE_IRQ
788c9700 544 help
2f7e8fae 545 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
546
547config ARCH_KS8695
548 bool "Micrel/Kendin KS8695"
549 select CPU_ARM922T
98830bc9 550 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 551 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
552 help
553 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
554 System-on-Chip devices.
555
556config ARCH_NS9XXX
557 bool "NetSilicon NS9xxx"
558 select CPU_ARM926T
559 select GENERIC_GPIO
788c9700
RK
560 select GENERIC_CLOCKEVENTS
561 select HAVE_CLK
562 help
563 Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
564 System.
565
566 <http://www.digi.com/products/microprocessors/index.jsp>
567
568config ARCH_W90X900
569 bool "Nuvoton W90X900 CPU"
570 select CPU_ARM926T
c52d3d68 571 select ARCH_REQUIRE_GPIOLIB
6d803ba7 572 select CLKDEV_LOOKUP
58b5369e 573 select GENERIC_CLOCKEVENTS
788c9700 574 help
a8bc4ead 575 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
576 At present, the w90x900 has been renamed nuc900, regarding
577 the ARM series product line, you can login the following
578 link address to know more.
579
580 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
581 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 582
a62e9030 583config ARCH_NUC93X
584 bool "Nuvoton NUC93X CPU"
585 select CPU_ARM926T
6d803ba7 586 select CLKDEV_LOOKUP
a62e9030 587 help
588 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
589 low-power and high performance MPEG-4/JPEG multimedia controller chip.
590
c5f80065
EG
591config ARCH_TEGRA
592 bool "NVIDIA Tegra"
4073723a 593 select CLKDEV_LOOKUP
c5f80065
EG
594 select GENERIC_TIME
595 select GENERIC_CLOCKEVENTS
596 select GENERIC_GPIO
597 select HAVE_CLK
e3f4c0ab 598 select HAVE_SCHED_CLOCK
c5f80065 599 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 600 select ARCH_HAS_CPUFREQ
c5f80065
EG
601 help
602 This enables support for NVIDIA Tegra based systems (Tegra APX,
603 Tegra 6xx and Tegra 2 series).
604
4af6fee1
DS
605config ARCH_PNX4008
606 bool "Philips Nexperia PNX4008 Mobile"
c750815e 607 select CPU_ARM926T
6d803ba7 608 select CLKDEV_LOOKUP
5cfc8ee0 609 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
610 help
611 This enables support for Philips PNX4008 mobile platform.
612
1da177e4 613config ARCH_PXA
2c8086a5 614 bool "PXA2xx/PXA3xx-based"
a4f7e763 615 depends on MMU
034d2f5a 616 select ARCH_MTD_XIP
89c52ed4 617 select ARCH_HAS_CPUFREQ
6d803ba7 618 select CLKDEV_LOOKUP
7444a72e 619 select ARCH_REQUIRE_GPIOLIB
981d0f39 620 select GENERIC_CLOCKEVENTS
7ce83018 621 select HAVE_SCHED_CLOCK
a88264c2 622 select TICK_ONESHOT
bd5ce433 623 select PLAT_PXA
6ac6b817 624 select SPARSE_IRQ
f999b8bd 625 help
2c8086a5 626 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 627
788c9700
RK
628config ARCH_MSM
629 bool "Qualcomm MSM"
4b536b8d 630 select HAVE_CLK
49cbe786 631 select GENERIC_CLOCKEVENTS
923a081c 632 select ARCH_REQUIRE_GPIOLIB
bd32344a 633 select CLKDEV_LOOKUP
49cbe786 634 help
4b53eb4f
DW
635 Support for Qualcomm MSM/QSD based systems. This runs on the
636 apps processor of the MSM/QSD and depends on a shared memory
637 interface to the modem processor which runs the baseband
638 stack and controls some vital subsystems
639 (clock and power control, etc).
49cbe786 640
c793c1b0 641config ARCH_SHMOBILE
6d72ad35
PM
642 bool "Renesas SH-Mobile / R-Mobile"
643 select HAVE_CLK
5e93c6b4 644 select CLKDEV_LOOKUP
6d72ad35
PM
645 select GENERIC_CLOCKEVENTS
646 select NO_IOPORT
647 select SPARSE_IRQ
60f1435c 648 select MULTI_IRQ_HANDLER
c793c1b0 649 help
6d72ad35 650 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 651
1da177e4
LT
652config ARCH_RPC
653 bool "RiscPC"
654 select ARCH_ACORN
655 select FIQ
656 select TIMER_ACORN
a08b6b79 657 select ARCH_MAY_HAVE_PC_FDC
341eb781 658 select HAVE_PATA_PLATFORM
065909b9 659 select ISA_DMA_API
5ea81769 660 select NO_IOPORT
07f841b7 661 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 662 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
663 help
664 On the Acorn Risc-PC, Linux can support the internal IDE disk and
665 CD-ROM interface, serial and parallel port, and the floppy drive.
666
667config ARCH_SA1100
668 bool "SA1100-based"
c750815e 669 select CPU_SA1100
f7e68bbf 670 select ISA
05944d74 671 select ARCH_SPARSEMEM_ENABLE
034d2f5a 672 select ARCH_MTD_XIP
89c52ed4 673 select ARCH_HAS_CPUFREQ
1937f5b9 674 select CPU_FREQ
3e238be2 675 select GENERIC_CLOCKEVENTS
9483a578 676 select HAVE_CLK
5094b92f 677 select HAVE_SCHED_CLOCK
3e238be2 678 select TICK_ONESHOT
7444a72e 679 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
680 help
681 Support for StrongARM 11x0 based boards.
1da177e4
LT
682
683config ARCH_S3C2410
63b1f51b 684 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 685 select GENERIC_GPIO
9d56c02a 686 select ARCH_HAS_CPUFREQ
9483a578 687 select HAVE_CLK
5cfc8ee0 688 select ARCH_USES_GETTIMEOFFSET
20676c15 689 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
690 help
691 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
692 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 693 the Samsung SMDK2410 development board (and derivatives).
1da177e4 694
63b1f51b
BD
695 Note, the S3C2416 and the S3C2450 are so close that they even share
696 the same SoC ID code. This means that there is no seperate machine
697 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
698
a08ab637
BD
699config ARCH_S3C64XX
700 bool "Samsung S3C64XX"
89f1fa08 701 select PLAT_SAMSUNG
89f0ce72 702 select CPU_V6
89f0ce72 703 select ARM_VIC
a08ab637 704 select HAVE_CLK
89f0ce72 705 select NO_IOPORT
5cfc8ee0 706 select ARCH_USES_GETTIMEOFFSET
89c52ed4 707 select ARCH_HAS_CPUFREQ
89f0ce72
BD
708 select ARCH_REQUIRE_GPIOLIB
709 select SAMSUNG_CLKSRC
710 select SAMSUNG_IRQ_VIC_TIMER
711 select SAMSUNG_IRQ_UART
712 select S3C_GPIO_TRACK
713 select S3C_GPIO_PULL_UPDOWN
714 select S3C_GPIO_CFG_S3C24XX
715 select S3C_GPIO_CFG_S3C64XX
716 select S3C_DEV_NAND
717 select USB_ARCH_HAS_OHCI
718 select SAMSUNG_GPIOLIB_4BIT
20676c15 719 select HAVE_S3C2410_I2C if I2C
c39d8d55 720 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
721 help
722 Samsung S3C64XX series based systems
723
49b7a491
KK
724config ARCH_S5P64X0
725 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
726 select CPU_V6
727 select GENERIC_GPIO
728 select HAVE_CLK
c39d8d55 729 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
730 select GENERIC_CLOCKEVENTS
731 select HAVE_SCHED_CLOCK
20676c15 732 select HAVE_S3C2410_I2C if I2C
754961a8 733 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 734 help
49b7a491
KK
735 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
736 SMDK6450.
c4ffccdd 737
550db7f1
KK
738config ARCH_S5P6442
739 bool "Samsung S5P6442"
740 select CPU_V6
741 select GENERIC_GPIO
742 select HAVE_CLK
925c68cd 743 select ARCH_USES_GETTIMEOFFSET
c39d8d55 744 select HAVE_S3C2410_WATCHDOG if WATCHDOG
550db7f1
KK
745 help
746 Samsung S5P6442 CPU based systems
747
acc84707
MS
748config ARCH_S5PC100
749 bool "Samsung S5PC100"
5a7652f2
BM
750 select GENERIC_GPIO
751 select HAVE_CLK
752 select CPU_V7
d6d502fa 753 select ARM_L1_CACHE_SHIFT_6
925c68cd 754 select ARCH_USES_GETTIMEOFFSET
20676c15 755 select HAVE_S3C2410_I2C if I2C
754961a8 756 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 757 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 758 help
acc84707 759 Samsung S5PC100 series based systems
5a7652f2 760
170f4e42
KK
761config ARCH_S5PV210
762 bool "Samsung S5PV210/S5PC110"
763 select CPU_V7
eecb6a84 764 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
765 select GENERIC_GPIO
766 select HAVE_CLK
767 select ARM_L1_CACHE_SHIFT_6
d8144aea 768 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
769 select GENERIC_CLOCKEVENTS
770 select HAVE_SCHED_CLOCK
20676c15 771 select HAVE_S3C2410_I2C if I2C
754961a8 772 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 773 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
774 help
775 Samsung S5PV210/S5PC110 series based systems
776
10606aad
KK
777config ARCH_EXYNOS4
778 bool "Samsung EXYNOS4"
cc0e72b8 779 select CPU_V7
f567fa6f 780 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
781 select GENERIC_GPIO
782 select HAVE_CLK
b333fb16 783 select ARCH_HAS_CPUFREQ
cc0e72b8 784 select GENERIC_CLOCKEVENTS
754961a8 785 select HAVE_S3C_RTC if RTC_CLASS
20676c15 786 select HAVE_S3C2410_I2C if I2C
c39d8d55 787 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 788 help
10606aad 789 Samsung EXYNOS4 series based systems
cc0e72b8 790
1da177e4
LT
791config ARCH_SHARK
792 bool "Shark"
c750815e 793 select CPU_SA110
f7e68bbf
RK
794 select ISA
795 select ISA_DMA
3bca103a 796 select ZONE_DMA
f7e68bbf 797 select PCI
5cfc8ee0 798 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
799 help
800 Support for the StrongARM based Digital DNARD machine, also known
801 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 802
83ef3338
HK
803config ARCH_TCC_926
804 bool "Telechips TCC ARM926-based systems"
805 select CPU_ARM926T
806 select HAVE_CLK
6d803ba7 807 select CLKDEV_LOOKUP
83ef3338
HK
808 select GENERIC_CLOCKEVENTS
809 help
810 Support for Telechips TCC ARM926-based systems.
811
d98aac75
LW
812config ARCH_U300
813 bool "ST-Ericsson U300 Series"
814 depends on MMU
815 select CPU_ARM926T
5c21b7ca 816 select HAVE_SCHED_CLOCK
bc581770 817 select HAVE_TCM
d98aac75
LW
818 select ARM_AMBA
819 select ARM_VIC
d98aac75 820 select GENERIC_CLOCKEVENTS
6d803ba7 821 select CLKDEV_LOOKUP
d98aac75
LW
822 select GENERIC_GPIO
823 help
824 Support for ST-Ericsson U300 series mobile platforms.
825
ccf50e23
RK
826config ARCH_U8500
827 bool "ST-Ericsson U8500 Series"
828 select CPU_V7
829 select ARM_AMBA
ccf50e23 830 select GENERIC_CLOCKEVENTS
6d803ba7 831 select CLKDEV_LOOKUP
94bdc0e2 832 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 833 select ARCH_HAS_CPUFREQ
ccf50e23
RK
834 help
835 Support for ST-Ericsson's Ux500 architecture
836
837config ARCH_NOMADIK
838 bool "STMicroelectronics Nomadik"
839 select ARM_AMBA
840 select ARM_VIC
841 select CPU_ARM926T
6d803ba7 842 select CLKDEV_LOOKUP
ccf50e23 843 select GENERIC_CLOCKEVENTS
ccf50e23
RK
844 select ARCH_REQUIRE_GPIOLIB
845 help
846 Support for the Nomadik platform by ST-Ericsson
847
7c6337e2
KH
848config ARCH_DAVINCI
849 bool "TI DaVinci"
7c6337e2 850 select GENERIC_CLOCKEVENTS
dce1115b 851 select ARCH_REQUIRE_GPIOLIB
3bca103a 852 select ZONE_DMA
9232fcc9 853 select HAVE_IDE
6d803ba7 854 select CLKDEV_LOOKUP
20e9969b 855 select GENERIC_ALLOCATOR
ae88e05a 856 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
857 help
858 Support for TI's DaVinci platform.
859
3b938be6
RK
860config ARCH_OMAP
861 bool "TI OMAP"
9483a578 862 select HAVE_CLK
7444a72e 863 select ARCH_REQUIRE_GPIOLIB
89c52ed4 864 select ARCH_HAS_CPUFREQ
06cad098 865 select GENERIC_CLOCKEVENTS
dc548fbb 866 select HAVE_SCHED_CLOCK
9af915da 867 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 868 help
6e457bb0 869 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 870
cee37e50
VK
871config PLAT_SPEAR
872 bool "ST SPEAr"
873 select ARM_AMBA
874 select ARCH_REQUIRE_GPIOLIB
6d803ba7 875 select CLKDEV_LOOKUP
cee37e50 876 select GENERIC_CLOCKEVENTS
cee37e50
VK
877 select HAVE_CLK
878 help
879 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
880
21f47fbc
AC
881config ARCH_VT8500
882 bool "VIA/WonderMedia 85xx"
883 select CPU_ARM926T
884 select GENERIC_GPIO
885 select ARCH_HAS_CPUFREQ
886 select GENERIC_CLOCKEVENTS
887 select ARCH_REQUIRE_GPIOLIB
888 select HAVE_PWM
889 help
890 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1da177e4
LT
891endchoice
892
ccf50e23
RK
893#
894# This is sorted alphabetically by mach-* pathname. However, plat-*
895# Kconfigs may be included either alphabetically (according to the
896# plat- suffix) or along side the corresponding mach-* source.
897#
95b8f20f
RK
898source "arch/arm/mach-at91/Kconfig"
899
900source "arch/arm/mach-bcmring/Kconfig"
901
1da177e4
LT
902source "arch/arm/mach-clps711x/Kconfig"
903
d94f944e
AV
904source "arch/arm/mach-cns3xxx/Kconfig"
905
95b8f20f
RK
906source "arch/arm/mach-davinci/Kconfig"
907
908source "arch/arm/mach-dove/Kconfig"
909
e7736d47
LB
910source "arch/arm/mach-ep93xx/Kconfig"
911
1da177e4
LT
912source "arch/arm/mach-footbridge/Kconfig"
913
59d3a193
PZ
914source "arch/arm/mach-gemini/Kconfig"
915
95b8f20f
RK
916source "arch/arm/mach-h720x/Kconfig"
917
1da177e4
LT
918source "arch/arm/mach-integrator/Kconfig"
919
3f7e5815
LB
920source "arch/arm/mach-iop32x/Kconfig"
921
922source "arch/arm/mach-iop33x/Kconfig"
1da177e4 923
285f5fa7
DW
924source "arch/arm/mach-iop13xx/Kconfig"
925
1da177e4
LT
926source "arch/arm/mach-ixp4xx/Kconfig"
927
928source "arch/arm/mach-ixp2000/Kconfig"
929
c4713074
LB
930source "arch/arm/mach-ixp23xx/Kconfig"
931
95b8f20f
RK
932source "arch/arm/mach-kirkwood/Kconfig"
933
934source "arch/arm/mach-ks8695/Kconfig"
935
777f9beb
LB
936source "arch/arm/mach-loki/Kconfig"
937
40805949
KW
938source "arch/arm/mach-lpc32xx/Kconfig"
939
95b8f20f
RK
940source "arch/arm/mach-msm/Kconfig"
941
794d15b2
SS
942source "arch/arm/mach-mv78xx0/Kconfig"
943
95b8f20f 944source "arch/arm/plat-mxc/Kconfig"
1da177e4 945
1d3f33d5
SG
946source "arch/arm/mach-mxs/Kconfig"
947
95b8f20f 948source "arch/arm/mach-netx/Kconfig"
49cbe786 949
95b8f20f
RK
950source "arch/arm/mach-nomadik/Kconfig"
951source "arch/arm/plat-nomadik/Kconfig"
952
953source "arch/arm/mach-ns9xxx/Kconfig"
1da177e4 954
186f93ea 955source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 956
d48af15e
TL
957source "arch/arm/plat-omap/Kconfig"
958
959source "arch/arm/mach-omap1/Kconfig"
1da177e4 960
1dbae815
TL
961source "arch/arm/mach-omap2/Kconfig"
962
9dd0b194 963source "arch/arm/mach-orion5x/Kconfig"
585cf175 964
95b8f20f
RK
965source "arch/arm/mach-pxa/Kconfig"
966source "arch/arm/plat-pxa/Kconfig"
585cf175 967
95b8f20f
RK
968source "arch/arm/mach-mmp/Kconfig"
969
970source "arch/arm/mach-realview/Kconfig"
971
972source "arch/arm/mach-sa1100/Kconfig"
edabd38e 973
cf383678 974source "arch/arm/plat-samsung/Kconfig"
a21765a7 975source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 976source "arch/arm/plat-s5p/Kconfig"
a21765a7 977
cee37e50 978source "arch/arm/plat-spear/Kconfig"
a21765a7 979
83ef3338
HK
980source "arch/arm/plat-tcc/Kconfig"
981
a21765a7
BD
982if ARCH_S3C2410
983source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 984source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 985source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 986source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 987source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 988source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 989endif
1da177e4 990
a08ab637 991if ARCH_S3C64XX
431107ea 992source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
993endif
994
49b7a491 995source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 996
550db7f1 997source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 998
5a7652f2 999source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1000
170f4e42
KK
1001source "arch/arm/mach-s5pv210/Kconfig"
1002
10606aad 1003source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 1004
882d01f9 1005source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1006
882d01f9 1007source "arch/arm/plat-stmp3xxx/Kconfig"
9e73c84c 1008
c5f80065
EG
1009source "arch/arm/mach-tegra/Kconfig"
1010
95b8f20f 1011source "arch/arm/mach-u300/Kconfig"
1da177e4 1012
95b8f20f 1013source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1014
1015source "arch/arm/mach-versatile/Kconfig"
1016
ceade897 1017source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1018source "arch/arm/plat-versatile/Kconfig"
ceade897 1019
21f47fbc
AC
1020source "arch/arm/mach-vt8500/Kconfig"
1021
7ec80ddf 1022source "arch/arm/mach-w90x900/Kconfig"
1023
1da177e4
LT
1024# Definitions to make life easier
1025config ARCH_ACORN
1026 bool
1027
7ae1f7ec
LB
1028config PLAT_IOP
1029 bool
469d3044 1030 select GENERIC_CLOCKEVENTS
08f26b1e 1031 select HAVE_SCHED_CLOCK
7ae1f7ec 1032
69b02f6a
LB
1033config PLAT_ORION
1034 bool
f06a1624 1035 select HAVE_SCHED_CLOCK
69b02f6a 1036
bd5ce433
EM
1037config PLAT_PXA
1038 bool
1039
f4b8b319
RK
1040config PLAT_VERSATILE
1041 bool
1042
e3887714
RK
1043config ARM_TIMER_SP804
1044 bool
1045
1da177e4
LT
1046source arch/arm/mm/Kconfig
1047
afe4b25e
LB
1048config IWMMXT
1049 bool "Enable iWMMXt support"
ef6c8445
HZ
1050 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1051 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1052 help
1053 Enable support for iWMMXt context switching at run time if
1054 running on a CPU that supports it.
1055
1da177e4
LT
1056# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1057config XSCALE_PMU
1058 bool
1059 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1060 default y
1061
0f4f0672 1062config CPU_HAS_PMU
e399b1a4 1063 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1064 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1065 default y
1066 bool
1067
52108641 1068config MULTI_IRQ_HANDLER
1069 bool
1070 help
1071 Allow each machine to specify it's own IRQ handler at run time.
1072
3b93e7b0
HC
1073if !MMU
1074source "arch/arm/Kconfig-nommu"
1075endif
1076
9cba3ccc
CM
1077config ARM_ERRATA_411920
1078 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1079 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1080 help
1081 Invalidation of the Instruction Cache operation can
1082 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1083 It does not affect the MPCore. This option enables the ARM Ltd.
1084 recommended workaround.
1085
7ce236fc
CM
1086config ARM_ERRATA_430973
1087 bool "ARM errata: Stale prediction on replaced interworking branch"
1088 depends on CPU_V7
1089 help
1090 This option enables the workaround for the 430973 Cortex-A8
1091 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1092 interworking branch is replaced with another code sequence at the
1093 same virtual address, whether due to self-modifying code or virtual
1094 to physical address re-mapping, Cortex-A8 does not recover from the
1095 stale interworking branch prediction. This results in Cortex-A8
1096 executing the new code sequence in the incorrect ARM or Thumb state.
1097 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1098 and also flushes the branch target cache at every context switch.
1099 Note that setting specific bits in the ACTLR register may not be
1100 available in non-secure mode.
1101
855c551f
CM
1102config ARM_ERRATA_458693
1103 bool "ARM errata: Processor deadlock when a false hazard is created"
1104 depends on CPU_V7
1105 help
1106 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1107 erratum. For very specific sequences of memory operations, it is
1108 possible for a hazard condition intended for a cache line to instead
1109 be incorrectly associated with a different cache line. This false
1110 hazard might then cause a processor deadlock. The workaround enables
1111 the L1 caching of the NEON accesses and disables the PLD instruction
1112 in the ACTLR register. Note that setting specific bits in the ACTLR
1113 register may not be available in non-secure mode.
1114
0516e464
CM
1115config ARM_ERRATA_460075
1116 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1117 depends on CPU_V7
1118 help
1119 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1120 erratum. Any asynchronous access to the L2 cache may encounter a
1121 situation in which recent store transactions to the L2 cache are lost
1122 and overwritten with stale memory contents from external memory. The
1123 workaround disables the write-allocate mode for the L2 cache via the
1124 ACTLR register. Note that setting specific bits in the ACTLR register
1125 may not be available in non-secure mode.
1126
9f05027c
WD
1127config ARM_ERRATA_742230
1128 bool "ARM errata: DMB operation may be faulty"
1129 depends on CPU_V7 && SMP
1130 help
1131 This option enables the workaround for the 742230 Cortex-A9
1132 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1133 between two write operations may not ensure the correct visibility
1134 ordering of the two writes. This workaround sets a specific bit in
1135 the diagnostic register of the Cortex-A9 which causes the DMB
1136 instruction to behave as a DSB, ensuring the correct behaviour of
1137 the two writes.
1138
a672e99b
WD
1139config ARM_ERRATA_742231
1140 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1141 depends on CPU_V7 && SMP
1142 help
1143 This option enables the workaround for the 742231 Cortex-A9
1144 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1145 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1146 accessing some data located in the same cache line, may get corrupted
1147 data due to bad handling of the address hazard when the line gets
1148 replaced from one of the CPUs at the same time as another CPU is
1149 accessing it. This workaround sets specific bits in the diagnostic
1150 register of the Cortex-A9 which reduces the linefill issuing
1151 capabilities of the processor.
1152
9e65582a
SS
1153config PL310_ERRATA_588369
1154 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1155 depends on CACHE_L2X0
9e65582a
SS
1156 help
1157 The PL310 L2 cache controller implements three types of Clean &
1158 Invalidate maintenance operations: by Physical Address
1159 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1160 They are architecturally defined to behave as the execution of a
1161 clean operation followed immediately by an invalidate operation,
1162 both performing to the same memory location. This functionality
1163 is not correctly implemented in PL310 as clean lines are not
2839e06c 1164 invalidated as a result of these operations.
cdf357f1
WD
1165
1166config ARM_ERRATA_720789
1167 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1168 depends on CPU_V7 && SMP
1169 help
1170 This option enables the workaround for the 720789 Cortex-A9 (prior to
1171 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1172 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1173 As a consequence of this erratum, some TLB entries which should be
1174 invalidated are not, resulting in an incoherency in the system page
1175 tables. The workaround changes the TLB flushing routines to invalidate
1176 entries regardless of the ASID.
475d92fc 1177
1f0090a1
RK
1178config PL310_ERRATA_727915
1179 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1180 depends on CACHE_L2X0
1181 help
1182 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1183 operation (offset 0x7FC). This operation runs in background so that
1184 PL310 can handle normal accesses while it is in progress. Under very
1185 rare circumstances, due to this erratum, write data can be lost when
1186 PL310 treats a cacheable write transaction during a Clean &
1187 Invalidate by Way operation.
1188
475d92fc
WD
1189config ARM_ERRATA_743622
1190 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1191 depends on CPU_V7
1192 help
1193 This option enables the workaround for the 743622 Cortex-A9
1194 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1195 optimisation in the Cortex-A9 Store Buffer may lead to data
1196 corruption. This workaround sets a specific bit in the diagnostic
1197 register of the Cortex-A9 which disables the Store Buffer
1198 optimisation, preventing the defect from occurring. This has no
1199 visible impact on the overall performance or power consumption of the
1200 processor.
1201
9a27c27c
WD
1202config ARM_ERRATA_751472
1203 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1204 depends on CPU_V7 && SMP
1205 help
1206 This option enables the workaround for the 751472 Cortex-A9 (prior
1207 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1208 completion of a following broadcasted operation if the second
1209 operation is received by a CPU before the ICIALLUIS has completed,
1210 potentially leading to corrupted entries in the cache or TLB.
1211
885028e4
SK
1212config ARM_ERRATA_753970
1213 bool "ARM errata: cache sync operation may be faulty"
1214 depends on CACHE_PL310
1215 help
1216 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1217
1218 Under some condition the effect of cache sync operation on
1219 the store buffer still remains when the operation completes.
1220 This means that the store buffer is always asked to drain and
1221 this prevents it from merging any further writes. The workaround
1222 is to replace the normal offset of cache sync operation (0x730)
1223 by another offset targeting an unmapped PL310 register 0x740.
1224 This has the same effect as the cache sync operation: store buffer
1225 drain and waiting for all buffers empty.
1226
fcbdc5fe
WD
1227config ARM_ERRATA_754322
1228 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1229 depends on CPU_V7
1230 help
1231 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1232 r3p*) erratum. A speculative memory access may cause a page table walk
1233 which starts prior to an ASID switch but completes afterwards. This
1234 can populate the micro-TLB with a stale entry which may be hit with
1235 the new ASID. This workaround places two dsb instructions in the mm
1236 switching code so that no page table walks can cross the ASID switch.
1237
5dab26af
WD
1238config ARM_ERRATA_754327
1239 bool "ARM errata: no automatic Store Buffer drain"
1240 depends on CPU_V7 && SMP
1241 help
1242 This option enables the workaround for the 754327 Cortex-A9 (prior to
1243 r2p0) erratum. The Store Buffer does not have any automatic draining
1244 mechanism and therefore a livelock may occur if an external agent
1245 continuously polls a memory location waiting to observe an update.
1246 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1247 written polling loops from denying visibility of updates to memory.
1248
1da177e4
LT
1249endmenu
1250
1251source "arch/arm/common/Kconfig"
1252
1da177e4
LT
1253menu "Bus support"
1254
1255config ARM_AMBA
1256 bool
1257
1258config ISA
1259 bool
1da177e4
LT
1260 help
1261 Find out whether you have ISA slots on your motherboard. ISA is the
1262 name of a bus system, i.e. the way the CPU talks to the other stuff
1263 inside your box. Other bus systems are PCI, EISA, MicroChannel
1264 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1265 newer boards don't support it. If you have ISA, say Y, otherwise N.
1266
065909b9 1267# Select ISA DMA controller support
1da177e4
LT
1268config ISA_DMA
1269 bool
065909b9 1270 select ISA_DMA_API
1da177e4 1271
065909b9 1272# Select ISA DMA interface
5cae841b
AV
1273config ISA_DMA_API
1274 bool
5cae841b 1275
1da177e4 1276config PCI
0b05da72 1277 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1278 help
1279 Find out whether you have a PCI motherboard. PCI is the name of a
1280 bus system, i.e. the way the CPU talks to the other stuff inside
1281 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1282 VESA. If you have PCI, say Y, otherwise N.
1283
52882173
AV
1284config PCI_DOMAINS
1285 bool
1286 depends on PCI
1287
b080ac8a
MRJ
1288config PCI_NANOENGINE
1289 bool "BSE nanoEngine PCI support"
1290 depends on SA1100_NANOENGINE
1291 help
1292 Enable PCI on the BSE nanoEngine board.
1293
36e23590
MW
1294config PCI_SYSCALL
1295 def_bool PCI
1296
1da177e4
LT
1297# Select the host bridge type
1298config PCI_HOST_VIA82C505
1299 bool
1300 depends on PCI && ARCH_SHARK
1301 default y
1302
a0113a99
MR
1303config PCI_HOST_ITE8152
1304 bool
1305 depends on PCI && MACH_ARMCORE
1306 default y
1307 select DMABOUNCE
1308
1da177e4
LT
1309source "drivers/pci/Kconfig"
1310
1311source "drivers/pcmcia/Kconfig"
1312
1313endmenu
1314
1315menu "Kernel Features"
1316
0567a0c0
KH
1317source "kernel/time/Kconfig"
1318
1da177e4
LT
1319config SMP
1320 bool "Symmetric Multi-Processing (EXPERIMENTAL)"
971acb9b 1321 depends on EXPERIMENTAL
fbb4ddac 1322 depends on CPU_V6K || CPU_V7
bc28248e 1323 depends on GENERIC_CLOCKEVENTS
971acb9b 1324 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1325 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1326 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1327 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1328 select USE_GENERIC_SMP_HELPERS
89c3dedf 1329 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1330 help
1331 This enables support for systems with more than one CPU. If you have
1332 a system with only one CPU, like most personal computers, say N. If
1333 you have a system with more than one CPU, say Y.
1334
1335 If you say N here, the kernel will run on single and multiprocessor
1336 machines, but will use only one CPU of a multiprocessor machine. If
1337 you say Y here, the kernel will run on many, but not all, single
1338 processor machines. On a single processor machine, the kernel will
1339 run faster if you say N here.
1340
03502faa 1341 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1342 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1343 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1344
1345 If you don't know what to do here, say N.
1346
f00ec48f
RK
1347config SMP_ON_UP
1348 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1349 depends on EXPERIMENTAL
4d2692a7 1350 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1351 default y
1352 help
1353 SMP kernels contain instructions which fail on non-SMP processors.
1354 Enabling this option allows the kernel to modify itself to make
1355 these instructions safe. Disabling it allows about 1K of space
1356 savings.
1357
1358 If you don't know what to do here, say Y.
1359
a8cbcd92
RK
1360config HAVE_ARM_SCU
1361 bool
1362 depends on SMP
1363 help
1364 This option enables support for the ARM system coherency unit
1365
f32f4ce2
RK
1366config HAVE_ARM_TWD
1367 bool
1368 depends on SMP
15095bb0 1369 select TICK_ONESHOT
f32f4ce2
RK
1370 help
1371 This options enables support for the ARM timer and watchdog unit
1372
8d5796d2
LB
1373choice
1374 prompt "Memory split"
1375 default VMSPLIT_3G
1376 help
1377 Select the desired split between kernel and user memory.
1378
1379 If you are not absolutely sure what you are doing, leave this
1380 option alone!
1381
1382 config VMSPLIT_3G
1383 bool "3G/1G user/kernel split"
1384 config VMSPLIT_2G
1385 bool "2G/2G user/kernel split"
1386 config VMSPLIT_1G
1387 bool "1G/3G user/kernel split"
1388endchoice
1389
1390config PAGE_OFFSET
1391 hex
1392 default 0x40000000 if VMSPLIT_1G
1393 default 0x80000000 if VMSPLIT_2G
1394 default 0xC0000000
1395
1da177e4
LT
1396config NR_CPUS
1397 int "Maximum number of CPUs (2-32)"
1398 range 2 32
1399 depends on SMP
1400 default "4"
1401
a054a811
RK
1402config HOTPLUG_CPU
1403 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1404 depends on SMP && HOTPLUG && EXPERIMENTAL
176bfc44 1405 depends on !ARCH_MSM
a054a811
RK
1406 help
1407 Say Y here to experiment with turning CPUs off and on. CPUs
1408 can be controlled through /sys/devices/system/cpu.
1409
37ee16ae
RK
1410config LOCAL_TIMERS
1411 bool "Use local timer interrupts"
971acb9b 1412 depends on SMP
37ee16ae 1413 default y
30d8bead 1414 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1415 help
1416 Enable support for local timers on SMP platforms, rather then the
1417 legacy IPI broadcast method. Local timers allows the system
1418 accounting to be spread across the timer interval, preventing a
1419 "thundering herd" at every timer tick.
1420
d45a398f 1421source kernel/Kconfig.preempt
1da177e4 1422
f8065813
RK
1423config HZ
1424 int
49b7a491 1425 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
10606aad 1426 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1427 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1428 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1429 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1430 default 100
1431
16c79651 1432config THUMB2_KERNEL
4a50bfe3 1433 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1434 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1435 select AEABI
1436 select ARM_ASM_UNIFIED
1437 help
1438 By enabling this option, the kernel will be compiled in
1439 Thumb-2 mode. A compiler/assembler that understand the unified
1440 ARM-Thumb syntax is needed.
1441
1442 If unsure, say N.
1443
6f685c5c
DM
1444config THUMB2_AVOID_R_ARM_THM_JUMP11
1445 bool "Work around buggy Thumb-2 short branch relocations in gas"
1446 depends on THUMB2_KERNEL && MODULES
1447 default y
1448 help
1449 Various binutils versions can resolve Thumb-2 branches to
1450 locally-defined, preemptible global symbols as short-range "b.n"
1451 branch instructions.
1452
1453 This is a problem, because there's no guarantee the final
1454 destination of the symbol, or any candidate locations for a
1455 trampoline, are within range of the branch. For this reason, the
1456 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1457 relocation in modules at all, and it makes little sense to add
1458 support.
1459
1460 The symptom is that the kernel fails with an "unsupported
1461 relocation" error when loading some modules.
1462
1463 Until fixed tools are available, passing
1464 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1465 code which hits this problem, at the cost of a bit of extra runtime
1466 stack usage in some cases.
1467
1468 The problem is described in more detail at:
1469 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1470
1471 Only Thumb-2 kernels are affected.
1472
1473 Unless you are sure your tools don't have this problem, say Y.
1474
0becb088
CM
1475config ARM_ASM_UNIFIED
1476 bool
1477
704bdda0
NP
1478config AEABI
1479 bool "Use the ARM EABI to compile the kernel"
1480 help
1481 This option allows for the kernel to be compiled using the latest
1482 ARM ABI (aka EABI). This is only useful if you are using a user
1483 space environment that is also compiled with EABI.
1484
1485 Since there are major incompatibilities between the legacy ABI and
1486 EABI, especially with regard to structure member alignment, this
1487 option also changes the kernel syscall calling convention to
1488 disambiguate both ABIs and allow for backward compatibility support
1489 (selected with CONFIG_OABI_COMPAT).
1490
1491 To use this you need GCC version 4.0.0 or later.
1492
6c90c872 1493config OABI_COMPAT
a73a3ff1 1494 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1495 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1496 default y
1497 help
1498 This option preserves the old syscall interface along with the
1499 new (ARM EABI) one. It also provides a compatibility layer to
1500 intercept syscalls that have structure arguments which layout
1501 in memory differs between the legacy ABI and the new ARM EABI
1502 (only for non "thumb" binaries). This option adds a tiny
1503 overhead to all syscalls and produces a slightly larger kernel.
1504 If you know you'll be using only pure EABI user space then you
1505 can say N here. If this option is not selected and you attempt
1506 to execute a legacy ABI binary then the result will be
1507 UNPREDICTABLE (in fact it can be predicted that it won't work
1508 at all). If in doubt say Y.
1509
eb33575c 1510config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1511 bool
e80d6a24 1512
05944d74
RK
1513config ARCH_SPARSEMEM_ENABLE
1514 bool
1515
07a2f737
RK
1516config ARCH_SPARSEMEM_DEFAULT
1517 def_bool ARCH_SPARSEMEM_ENABLE
1518
05944d74 1519config ARCH_SELECT_MEMORY_MODEL
be370302 1520 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1521
053a96ca
NP
1522config HIGHMEM
1523 bool "High Memory Support (EXPERIMENTAL)"
1524 depends on MMU && EXPERIMENTAL
1525 help
1526 The address space of ARM processors is only 4 Gigabytes large
1527 and it has to accommodate user address space, kernel address
1528 space as well as some memory mapped IO. That means that, if you
1529 have a large amount of physical memory and/or IO, not all of the
1530 memory can be "permanently mapped" by the kernel. The physical
1531 memory that is not permanently mapped is called "high memory".
1532
1533 Depending on the selected kernel/user memory split, minimum
1534 vmalloc space and actual amount of RAM, you may not need this
1535 option which should result in a slightly faster kernel.
1536
1537 If unsure, say n.
1538
65cec8e3
RK
1539config HIGHPTE
1540 bool "Allocate 2nd-level pagetables from highmem"
1541 depends on HIGHMEM
1542 depends on !OUTER_CACHE
1543
1b8873a0
JI
1544config HW_PERF_EVENTS
1545 bool "Enable hardware performance counter support for perf events"
fe166148 1546 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1547 default y
1548 help
1549 Enable hardware performance counter support for perf events. If
1550 disabled, perf events will use software events only.
1551
3f22ab27
DH
1552source "mm/Kconfig"
1553
c1b2d970
MD
1554config FORCE_MAX_ZONEORDER
1555 int "Maximum zone order" if ARCH_SHMOBILE
1556 range 11 64 if ARCH_SHMOBILE
1557 default "9" if SA1111
1558 default "11"
1559 help
1560 The kernel memory allocator divides physically contiguous memory
1561 blocks into "zones", where each zone is a power of two number of
1562 pages. This option selects the largest power of two that the kernel
1563 keeps in the memory allocator. If you need to allocate very large
1564 blocks of physically contiguous memory, then you may need to
1565 increase this value.
1566
1567 This config option is actually maximum order plus one. For example,
1568 a value of 11 means that the largest free memory block is 2^10 pages.
1569
1da177e4
LT
1570config LEDS
1571 bool "Timer and CPU usage LEDs"
e055d5bf 1572 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1573 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1574 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1575 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1576 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1577 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1578 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1579 help
1580 If you say Y here, the LEDs on your machine will be used
1581 to provide useful information about your current system status.
1582
1583 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1584 be able to select which LEDs are active using the options below. If
1585 you are compiling a kernel for the EBSA-110 or the LART however, the
1586 red LED will simply flash regularly to indicate that the system is
1587 still functional. It is safe to say Y here if you have a CATS
1588 system, but the driver will do nothing.
1589
1590config LEDS_TIMER
1591 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1592 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1593 || MACH_OMAP_PERSEUS2
1da177e4 1594 depends on LEDS
0567a0c0 1595 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1596 default y if ARCH_EBSA110
1597 help
1598 If you say Y here, one of the system LEDs (the green one on the
1599 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1600 will flash regularly to indicate that the system is still
1601 operational. This is mainly useful to kernel hackers who are
1602 debugging unstable kernels.
1603
1604 The LART uses the same LED for both Timer LED and CPU usage LED
1605 functions. You may choose to use both, but the Timer LED function
1606 will overrule the CPU usage LED.
1607
1608config LEDS_CPU
1609 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1610 !ARCH_OMAP) \
1611 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1612 || MACH_OMAP_PERSEUS2
1da177e4
LT
1613 depends on LEDS
1614 help
1615 If you say Y here, the red LED will be used to give a good real
1616 time indication of CPU usage, by lighting whenever the idle task
1617 is not currently executing.
1618
1619 The LART uses the same LED for both Timer LED and CPU usage LED
1620 functions. You may choose to use both, but the Timer LED function
1621 will overrule the CPU usage LED.
1622
1623config ALIGNMENT_TRAP
1624 bool
f12d0d7c 1625 depends on CPU_CP15_MMU
1da177e4 1626 default y if !ARCH_EBSA110
e119bfff 1627 select HAVE_PROC_CPU if PROC_FS
1da177e4 1628 help
84eb8d06 1629 ARM processors cannot fetch/store information which is not
1da177e4
LT
1630 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1631 address divisible by 4. On 32-bit ARM processors, these non-aligned
1632 fetch/store instructions will be emulated in software if you say
1633 here, which has a severe performance impact. This is necessary for
1634 correct operation of some network protocols. With an IP-only
1635 configuration it is safe to say N, otherwise say Y.
1636
39ec58f3
LB
1637config UACCESS_WITH_MEMCPY
1638 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1639 depends on MMU && EXPERIMENTAL
1640 default y if CPU_FEROCEON
1641 help
1642 Implement faster copy_to_user and clear_user methods for CPU
1643 cores where a 8-word STM instruction give significantly higher
1644 memory write throughput than a sequence of individual 32bit stores.
1645
1646 A possible side effect is a slight increase in scheduling latency
1647 between threads sharing the same address space if they invoke
1648 such copy operations with large buffers.
1649
1650 However, if the CPU data cache is using a write-allocate mode,
1651 this option is unlikely to provide any performance gain.
1652
70c70d97
NP
1653config SECCOMP
1654 bool
1655 prompt "Enable seccomp to safely compute untrusted bytecode"
1656 ---help---
1657 This kernel feature is useful for number crunching applications
1658 that may need to compute untrusted bytecode during their
1659 execution. By using pipes or other transports made available to
1660 the process as file descriptors supporting the read/write
1661 syscalls, it's possible to isolate those applications in
1662 their own address space using seccomp. Once seccomp is
1663 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1664 and the task is only allowed to execute a few safe syscalls
1665 defined by each seccomp mode.
1666
c743f380
NP
1667config CC_STACKPROTECTOR
1668 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1669 depends on EXPERIMENTAL
c743f380
NP
1670 help
1671 This option turns on the -fstack-protector GCC feature. This
1672 feature puts, at the beginning of functions, a canary value on
1673 the stack just before the return address, and validates
1674 the value just before actually returning. Stack based buffer
1675 overflows (that need to overwrite this return address) now also
1676 overwrite the canary, which gets detected and the attack is then
1677 neutralized via a kernel panic.
1678 This feature requires gcc version 4.2 or above.
1679
73a65b3f
UKK
1680config DEPRECATED_PARAM_STRUCT
1681 bool "Provide old way to pass kernel parameters"
1682 help
1683 This was deprecated in 2001 and announced to live on for 5 years.
1684 Some old boot loaders still use this way.
1685
1da177e4
LT
1686endmenu
1687
1688menu "Boot options"
1689
1690# Compressed boot loader in ROM. Yes, we really want to ask about
1691# TEXT and BSS so we preserve their values in the config files.
1692config ZBOOT_ROM_TEXT
1693 hex "Compressed ROM boot loader base address"
1694 default "0"
1695 help
1696 The physical address at which the ROM-able zImage is to be
1697 placed in the target. Platforms which normally make use of
1698 ROM-able zImage formats normally set this to a suitable
1699 value in their defconfig file.
1700
1701 If ZBOOT_ROM is not enabled, this has no effect.
1702
1703config ZBOOT_ROM_BSS
1704 hex "Compressed ROM boot loader BSS address"
1705 default "0"
1706 help
f8c440b2
DF
1707 The base address of an area of read/write memory in the target
1708 for the ROM-able zImage which must be available while the
1709 decompressor is running. It must be large enough to hold the
1710 entire decompressed kernel plus an additional 128 KiB.
1711 Platforms which normally make use of ROM-able zImage formats
1712 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1713
1714 If ZBOOT_ROM is not enabled, this has no effect.
1715
1716config ZBOOT_ROM
1717 bool "Compressed boot loader in ROM/flash"
1718 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1719 help
1720 Say Y here if you intend to execute your compressed kernel image
1721 (zImage) directly from ROM or flash. If unsure, say N.
1722
f45b1149
SH
1723config ZBOOT_ROM_MMCIF
1724 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1725 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1726 help
1727 Say Y here to include experimental MMCIF loading code in the
1728 ROM-able zImage. With this enabled it is possible to write the
1729 the ROM-able zImage kernel image to an MMC card and boot the
1730 kernel straight from the reset vector. At reset the processor
1731 Mask ROM will load the first part of the the ROM-able zImage
1732 which in turn loads the rest the kernel image to RAM using the
1733 MMCIF hardware block.
1734
1da177e4
LT
1735config CMDLINE
1736 string "Default kernel command string"
1737 default ""
1738 help
1739 On some architectures (EBSA110 and CATS), there is currently no way
1740 for the boot loader to pass arguments to the kernel. For these
1741 architectures, you should supply some command-line options at build
1742 time by entering them here. As a minimum, you should specify the
1743 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1744
92d2040d
AH
1745config CMDLINE_FORCE
1746 bool "Always use the default kernel command string"
1747 depends on CMDLINE != ""
1748 help
1749 Always use the default kernel command string, even if the boot
1750 loader passes other arguments to the kernel.
1751 This is useful if you cannot or don't want to change the
1752 command-line options your boot loader passes to the kernel.
1753
1754 If unsure, say N.
1755
1da177e4
LT
1756config XIP_KERNEL
1757 bool "Kernel Execute-In-Place from ROM"
1758 depends on !ZBOOT_ROM
1759 help
1760 Execute-In-Place allows the kernel to run from non-volatile storage
1761 directly addressable by the CPU, such as NOR flash. This saves RAM
1762 space since the text section of the kernel is not loaded from flash
1763 to RAM. Read-write sections, such as the data section and stack,
1764 are still copied to RAM. The XIP kernel is not compressed since
1765 it has to run directly from flash, so it will take more space to
1766 store it. The flash address used to link the kernel object files,
1767 and for storing it, is configuration dependent. Therefore, if you
1768 say Y here, you must know the proper physical address where to
1769 store the kernel image depending on your own flash memory usage.
1770
1771 Also note that the make target becomes "make xipImage" rather than
1772 "make zImage" or "make Image". The final kernel binary to put in
1773 ROM memory will be arch/arm/boot/xipImage.
1774
1775 If unsure, say N.
1776
1777config XIP_PHYS_ADDR
1778 hex "XIP Kernel Physical Location"
1779 depends on XIP_KERNEL
1780 default "0x00080000"
1781 help
1782 This is the physical address in your flash memory the kernel will
1783 be linked for and stored to. This address is dependent on your
1784 own flash usage.
1785
c587e4a6
RP
1786config KEXEC
1787 bool "Kexec system call (EXPERIMENTAL)"
1788 depends on EXPERIMENTAL
1789 help
1790 kexec is a system call that implements the ability to shutdown your
1791 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1792 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1793 you can start any kernel with it, not just Linux.
1794
1795 It is an ongoing process to be certain the hardware in a machine
1796 is properly shutdown, so do not be surprised if this code does not
1797 initially work for you. It may help to enable device hotplugging
1798 support.
1799
4cd9d6f7
RP
1800config ATAGS_PROC
1801 bool "Export atags in procfs"
b98d7291
UL
1802 depends on KEXEC
1803 default y
4cd9d6f7
RP
1804 help
1805 Should the atags used to boot the kernel be exported in an "atags"
1806 file in procfs. Useful with kexec.
1807
cb5d39b3
MW
1808config CRASH_DUMP
1809 bool "Build kdump crash kernel (EXPERIMENTAL)"
1810 depends on EXPERIMENTAL
1811 help
1812 Generate crash dump after being started by kexec. This should
1813 be normally only set in special crash dump kernels which are
1814 loaded in the main kernel with kexec-tools into a specially
1815 reserved region and then later executed after a crash by
1816 kdump/kexec. The crash dump kernel must be compiled to a
1817 memory address not used by the main kernel
1818
1819 For more details see Documentation/kdump/kdump.txt
1820
e69edc79
EM
1821config AUTO_ZRELADDR
1822 bool "Auto calculation of the decompressed kernel image address"
1823 depends on !ZBOOT_ROM && !ARCH_U300
1824 help
1825 ZRELADDR is the physical address where the decompressed kernel
1826 image will be placed. If AUTO_ZRELADDR is selected, the address
1827 will be determined at run-time by masking the current IP with
1828 0xf8000000. This assumes the zImage being placed in the first 128MB
1829 from start of memory.
1830
1da177e4
LT
1831endmenu
1832
ac9d7efc 1833menu "CPU Power Management"
1da177e4 1834
89c52ed4 1835if ARCH_HAS_CPUFREQ
1da177e4
LT
1836
1837source "drivers/cpufreq/Kconfig"
1838
64f102b6
YS
1839config CPU_FREQ_IMX
1840 tristate "CPUfreq driver for i.MX CPUs"
1841 depends on ARCH_MXC && CPU_FREQ
1842 help
1843 This enables the CPUfreq driver for i.MX CPUs.
1844
1da177e4
LT
1845config CPU_FREQ_SA1100
1846 bool
1da177e4
LT
1847
1848config CPU_FREQ_SA1110
1849 bool
1da177e4
LT
1850
1851config CPU_FREQ_INTEGRATOR
1852 tristate "CPUfreq driver for ARM Integrator CPUs"
1853 depends on ARCH_INTEGRATOR && CPU_FREQ
1854 default y
1855 help
1856 This enables the CPUfreq driver for ARM Integrator CPUs.
1857
1858 For details, take a look at <file:Documentation/cpu-freq>.
1859
1860 If in doubt, say Y.
1861
9e2697ff
RK
1862config CPU_FREQ_PXA
1863 bool
1864 depends on CPU_FREQ && ARCH_PXA && PXA25x
1865 default y
1866 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1867
b3748ddd
MB
1868config CPU_FREQ_S3C64XX
1869 bool "CPUfreq support for Samsung S3C64XX CPUs"
1870 depends on CPU_FREQ && CPU_S3C6410
1871
9d56c02a
BD
1872config CPU_FREQ_S3C
1873 bool
1874 help
1875 Internal configuration node for common cpufreq on Samsung SoC
1876
1877config CPU_FREQ_S3C24XX
4a50bfe3 1878 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1879 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1880 select CPU_FREQ_S3C
1881 help
1882 This enables the CPUfreq driver for the Samsung S3C24XX family
1883 of CPUs.
1884
1885 For details, take a look at <file:Documentation/cpu-freq>.
1886
1887 If in doubt, say N.
1888
1889config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1890 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1891 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1892 help
1893 Compile in support for changing the PLL frequency from the
1894 S3C24XX series CPUfreq driver. The PLL takes time to settle
1895 after a frequency change, so by default it is not enabled.
1896
1897 This also means that the PLL tables for the selected CPU(s) will
1898 be built which may increase the size of the kernel image.
1899
1900config CPU_FREQ_S3C24XX_DEBUG
1901 bool "Debug CPUfreq Samsung driver core"
1902 depends on CPU_FREQ_S3C24XX
1903 help
1904 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1905
1906config CPU_FREQ_S3C24XX_IODEBUG
1907 bool "Debug CPUfreq Samsung driver IO timing"
1908 depends on CPU_FREQ_S3C24XX
1909 help
1910 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1911
e6d197a6
BD
1912config CPU_FREQ_S3C24XX_DEBUGFS
1913 bool "Export debugfs for CPUFreq"
1914 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1915 help
1916 Export status information via debugfs.
1917
1da177e4
LT
1918endif
1919
ac9d7efc
RK
1920source "drivers/cpuidle/Kconfig"
1921
1922endmenu
1923
1da177e4
LT
1924menu "Floating point emulation"
1925
1926comment "At least one emulation must be selected"
1927
1928config FPE_NWFPE
1929 bool "NWFPE math emulation"
593c252a 1930 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1931 ---help---
1932 Say Y to include the NWFPE floating point emulator in the kernel.
1933 This is necessary to run most binaries. Linux does not currently
1934 support floating point hardware so you need to say Y here even if
1935 your machine has an FPA or floating point co-processor podule.
1936
1937 You may say N here if you are going to load the Acorn FPEmulator
1938 early in the bootup.
1939
1940config FPE_NWFPE_XP
1941 bool "Support extended precision"
bedf142b 1942 depends on FPE_NWFPE
1da177e4
LT
1943 help
1944 Say Y to include 80-bit support in the kernel floating-point
1945 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1946 Note that gcc does not generate 80-bit operations by default,
1947 so in most cases this option only enlarges the size of the
1948 floating point emulator without any good reason.
1949
1950 You almost surely want to say N here.
1951
1952config FPE_FASTFPE
1953 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1954 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1955 ---help---
1956 Say Y here to include the FAST floating point emulator in the kernel.
1957 This is an experimental much faster emulator which now also has full
1958 precision for the mantissa. It does not support any exceptions.
1959 It is very simple, and approximately 3-6 times faster than NWFPE.
1960
1961 It should be sufficient for most programs. It may be not suitable
1962 for scientific calculations, but you have to check this for yourself.
1963 If you do not feel you need a faster FP emulation you should better
1964 choose NWFPE.
1965
1966config VFP
1967 bool "VFP-format floating point maths"
e399b1a4 1968 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1969 help
1970 Say Y to include VFP support code in the kernel. This is needed
1971 if your hardware includes a VFP unit.
1972
1973 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1974 release notes and additional status information.
1975
1976 Say N if your target does not have VFP hardware.
1977
25ebee02
CM
1978config VFPv3
1979 bool
1980 depends on VFP
1981 default y if CPU_V7
1982
b5872db4
CM
1983config NEON
1984 bool "Advanced SIMD (NEON) Extension support"
1985 depends on VFPv3 && CPU_V7
1986 help
1987 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1988 Extension.
1989
1da177e4
LT
1990endmenu
1991
1992menu "Userspace binary formats"
1993
1994source "fs/Kconfig.binfmt"
1995
1996config ARTHUR
1997 tristate "RISC OS personality"
704bdda0 1998 depends on !AEABI
1da177e4
LT
1999 help
2000 Say Y here to include the kernel code necessary if you want to run
2001 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2002 experimental; if this sounds frightening, say N and sleep in peace.
2003 You can also say M here to compile this support as a module (which
2004 will be called arthur).
2005
2006endmenu
2007
2008menu "Power management options"
2009
eceab4ac 2010source "kernel/power/Kconfig"
1da177e4 2011
f4cb5700 2012config ARCH_SUSPEND_POSSIBLE
3e1d9874 2013 depends on !ARCH_S5P64X0 && !ARCH_S5P6442
f4cb5700
JB
2014 def_bool y
2015
1da177e4
LT
2016endmenu
2017
d5950b43
SR
2018source "net/Kconfig"
2019
ac25150f 2020source "drivers/Kconfig"
1da177e4
LT
2021
2022source "fs/Kconfig"
2023
1da177e4
LT
2024source "arch/arm/Kconfig.debug"
2025
2026source "security/Kconfig"
2027
2028source "crypto/Kconfig"
2029
2030source "lib/Kconfig"