]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/Kconfig
ARM: 7814/2: Allow forced irq threading
[mirror_ubuntu-artful-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
4477ca45 12 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c 16 select GENERIC_PCI_IOMAP
38ff87f7 17 select GENERIC_SCHED_CLOCK
b1b3f49c 18 select GENERIC_SMP_IDLE_THREAD
f7b861b7 19 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
20 select GENERIC_STRNCPY_FROM_USER
21 select GENERIC_STRNLEN_USER
22 select HARDIRQS_SW_RESEND
23 select HAVE_AOUT
09f05d85 24 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 25 select HAVE_ARCH_KGDB
4095ccc3 26 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 27 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
28 select HAVE_BPF_JIT
29 select HAVE_C_RECORDMCOUNT
30 select HAVE_DEBUG_KMEMLEAK
31 select HAVE_DMA_API_DEBUG
32 select HAVE_DMA_ATTRS
33 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 34 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 35 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 36 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 37 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 38 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
39 select HAVE_GENERIC_HARDIRQS
40 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
41 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 42 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 43 select HAVE_KERNEL_GZIP
f9b493ac 44 select HAVE_KERNEL_LZ4
6e8699f7 45 select HAVE_KERNEL_LZMA
b1b3f49c 46 select HAVE_KERNEL_LZO
a7f464f3 47 select HAVE_KERNEL_XZ
b1b3f49c
RK
48 select HAVE_KPROBES if !XIP_KERNEL
49 select HAVE_KRETPROBES if (HAVE_KPROBES)
50 select HAVE_MEMBLOCK
51 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 52 select HAVE_PERF_EVENTS
e513f8bf 53 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 54 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 55 select HAVE_UID16
da0ec6f7 56 select IRQ_FORCED_THREADING
3d92a71a 57 select KTIME_SCALAR
b1b3f49c
RK
58 select PERF_USE_VMALLOC
59 select RTC_LIB
60 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
61 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
62 select MODULES_USE_ELF_REL
38a61b6b 63 select CLONE_BACKWARDS
b68fec24 64 select OLD_SIGSUSPEND3
50bcb7e4 65 select OLD_SIGACTION
b0088480 66 select HAVE_CONTEXT_TRACKING
1da177e4
LT
67 help
68 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 69 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 70 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 71 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
72 Europe. There is an ARM Linux project with a web page at
73 <http://www.arm.linux.org.uk/>.
74
74facffe
RK
75config ARM_HAS_SG_CHAIN
76 bool
77
4ce63fcd
MS
78config NEED_SG_DMA_LENGTH
79 bool
80
81config ARM_DMA_USE_IOMMU
4ce63fcd 82 bool
b1b3f49c
RK
83 select ARM_HAS_SG_CHAIN
84 select NEED_SG_DMA_LENGTH
4ce63fcd 85
60460abf
SWK
86if ARM_DMA_USE_IOMMU
87
88config ARM_DMA_IOMMU_ALIGNMENT
89 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
90 range 4 9
91 default 8
92 help
93 DMA mapping framework by default aligns all buffers to the smallest
94 PAGE_SIZE order which is greater than or equal to the requested buffer
95 size. This works well for buffers up to a few hundreds kilobytes, but
96 for larger buffers it just a waste of address space. Drivers which has
97 relatively small addressing window (like 64Mib) might run out of
98 virtual space with just a few allocations.
99
100 With this parameter you can specify the maximum PAGE_SIZE order for
101 DMA IOMMU buffers. Larger buffers will be aligned only to this
102 specified order. The order is expressed as a power of two multiplied
103 by the PAGE_SIZE.
104
105endif
106
1a189b97
RK
107config HAVE_PWM
108 bool
109
0b05da72
HUK
110config MIGHT_HAVE_PCI
111 bool
112
75e7153a
RB
113config SYS_SUPPORTS_APM_EMULATION
114 bool
115
bc581770
LW
116config HAVE_TCM
117 bool
118 select GENERIC_ALLOCATOR
119
e119bfff
RK
120config HAVE_PROC_CPU
121 bool
122
5ea81769
AV
123config NO_IOPORT
124 bool
5ea81769 125
1da177e4
LT
126config EISA
127 bool
128 ---help---
129 The Extended Industry Standard Architecture (EISA) bus was
130 developed as an open alternative to the IBM MicroChannel bus.
131
132 The EISA bus provided some of the features of the IBM MicroChannel
133 bus while maintaining backward compatibility with cards made for
134 the older ISA bus. The EISA bus saw limited use between 1988 and
135 1995 when it was made obsolete by the PCI bus.
136
137 Say Y here if you are building a kernel for an EISA-based machine.
138
139 Otherwise, say N.
140
141config SBUS
142 bool
143
f16fb1ec
RK
144config STACKTRACE_SUPPORT
145 bool
146 default y
147
f76e9154
NP
148config HAVE_LATENCYTOP_SUPPORT
149 bool
150 depends on !SMP
151 default y
152
f16fb1ec
RK
153config LOCKDEP_SUPPORT
154 bool
155 default y
156
7ad1bcb2
RK
157config TRACE_IRQFLAGS_SUPPORT
158 bool
159 default y
160
1da177e4
LT
161config RWSEM_GENERIC_SPINLOCK
162 bool
163 default y
164
165config RWSEM_XCHGADD_ALGORITHM
166 bool
167
f0d1b0b3
DH
168config ARCH_HAS_ILOG2_U32
169 bool
f0d1b0b3
DH
170
171config ARCH_HAS_ILOG2_U64
172 bool
f0d1b0b3 173
89c52ed4
BD
174config ARCH_HAS_CPUFREQ
175 bool
176 help
177 Internal node to signify that the ARCH has CPUFREQ support
178 and that the relevant menu configurations are displayed for
179 it.
180
4a1b5733
EV
181config ARCH_HAS_BANDGAP
182 bool
183
b89c3b16
AM
184config GENERIC_HWEIGHT
185 bool
186 default y
187
1da177e4
LT
188config GENERIC_CALIBRATE_DELAY
189 bool
190 default y
191
a08b6b79
AV
192config ARCH_MAY_HAVE_PC_FDC
193 bool
194
5ac6da66
CL
195config ZONE_DMA
196 bool
5ac6da66 197
ccd7ab7f
FT
198config NEED_DMA_MAP_STATE
199 def_bool y
200
58af4a24
RH
201config ARCH_HAS_DMA_SET_COHERENT_MASK
202 bool
203
1da177e4
LT
204config GENERIC_ISA_DMA
205 bool
206
1da177e4
LT
207config FIQ
208 bool
209
13a5045d
RH
210config NEED_RET_TO_USER
211 bool
212
034d2f5a
AV
213config ARCH_MTD_XIP
214 bool
215
c760fc19
HC
216config VECTORS_BASE
217 hex
6afd6fae 218 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
219 default DRAM_BASE if REMAP_VECTORS_TO_RAM
220 default 0x00000000
221 help
222 The base address of exception vectors.
223
dc21af99 224config ARM_PATCH_PHYS_VIRT
c1becedc
RK
225 bool "Patch physical to virtual translations at runtime" if EMBEDDED
226 default y
b511d75d 227 depends on !XIP_KERNEL && MMU
dc21af99
RK
228 depends on !ARCH_REALVIEW || !SPARSEMEM
229 help
111e9a5c
RK
230 Patch phys-to-virt and virt-to-phys translation functions at
231 boot and module load time according to the position of the
232 kernel in system memory.
dc21af99 233
111e9a5c 234 This can only be used with non-XIP MMU kernels where the base
daece596 235 of physical memory is at a 16MB boundary.
dc21af99 236
c1becedc
RK
237 Only disable this option if you know that you do not require
238 this feature (eg, building a kernel for a single machine) and
239 you need to shrink the kernel to the minimal size.
dc21af99 240
01464226
RH
241config NEED_MACH_GPIO_H
242 bool
243 help
244 Select this when mach/gpio.h is required to provide special
245 definitions for this platform. The need for mach/gpio.h should
246 be avoided when possible.
247
c334bc15
RH
248config NEED_MACH_IO_H
249 bool
250 help
251 Select this when mach/io.h is required to provide special
252 definitions for this platform. The need for mach/io.h should
253 be avoided when possible.
254
0cdc8b92 255config NEED_MACH_MEMORY_H
1b9f95f8
NP
256 bool
257 help
0cdc8b92
NP
258 Select this when mach/memory.h is required to provide special
259 definitions for this platform. The need for mach/memory.h should
260 be avoided when possible.
dc21af99 261
1b9f95f8 262config PHYS_OFFSET
974c0724 263 hex "Physical address of main memory" if MMU
0cdc8b92 264 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 265 default DRAM_BASE if !MMU
111e9a5c 266 help
1b9f95f8
NP
267 Please provide the physical address corresponding to the
268 location of main memory in your system.
cada3c08 269
87e040b6
SG
270config GENERIC_BUG
271 def_bool y
272 depends on BUG
273
1da177e4
LT
274source "init/Kconfig"
275
dc52ddc0
MH
276source "kernel/Kconfig.freezer"
277
1da177e4
LT
278menu "System Type"
279
3c427975
HC
280config MMU
281 bool "MMU-based Paged Memory Management Support"
282 default y
283 help
284 Select if you want MMU-based virtualised addressing space
285 support by paged memory management. If unsure, say 'Y'.
286
ccf50e23
RK
287#
288# The "ARM system type" choice list is ordered alphabetically by option
289# text. Please add new entries in the option alphabetic order.
290#
1da177e4
LT
291choice
292 prompt "ARM system type"
1420b22b
AB
293 default ARCH_VERSATILE if !MMU
294 default ARCH_MULTIPLATFORM if MMU
1da177e4 295
387798b3
RH
296config ARCH_MULTIPLATFORM
297 bool "Allow multiple platforms to be selected"
b1b3f49c 298 depends on MMU
387798b3
RH
299 select ARM_PATCH_PHYS_VIRT
300 select AUTO_ZRELADDR
66314223 301 select COMMON_CLK
387798b3 302 select MULTI_IRQ_HANDLER
66314223
DN
303 select SPARSE_IRQ
304 select USE_OF
66314223 305
4af6fee1
DS
306config ARCH_INTEGRATOR
307 bool "ARM Ltd. Integrator family"
89c52ed4 308 select ARCH_HAS_CPUFREQ
b1b3f49c 309 select ARM_AMBA
a613163d 310 select COMMON_CLK
f9a6aa43 311 select COMMON_CLK_VERSATILE
b1b3f49c 312 select GENERIC_CLOCKEVENTS
9904f793 313 select HAVE_TCM
c5a0adb5 314 select ICST
b1b3f49c
RK
315 select MULTI_IRQ_HANDLER
316 select NEED_MACH_MEMORY_H
f4b8b319 317 select PLAT_VERSATILE
695436e3 318 select SPARSE_IRQ
2389d501 319 select VERSATILE_FPGA_IRQ
4af6fee1
DS
320 help
321 Support for ARM's Integrator platform.
322
323config ARCH_REALVIEW
324 bool "ARM Ltd. RealView family"
b1b3f49c 325 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 326 select ARM_AMBA
b1b3f49c 327 select ARM_TIMER_SP804
f9a6aa43
LW
328 select COMMON_CLK
329 select COMMON_CLK_VERSATILE
ae30ceac 330 select GENERIC_CLOCKEVENTS
b56ba8aa 331 select GPIO_PL061 if GPIOLIB
b1b3f49c 332 select ICST
0cdc8b92 333 select NEED_MACH_MEMORY_H
b1b3f49c
RK
334 select PLAT_VERSATILE
335 select PLAT_VERSATILE_CLCD
4af6fee1
DS
336 help
337 This enables support for ARM Ltd RealView boards.
338
339config ARCH_VERSATILE
340 bool "ARM Ltd. Versatile family"
b1b3f49c 341 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 342 select ARM_AMBA
b1b3f49c 343 select ARM_TIMER_SP804
4af6fee1 344 select ARM_VIC
6d803ba7 345 select CLKDEV_LOOKUP
b1b3f49c 346 select GENERIC_CLOCKEVENTS
aa3831cf 347 select HAVE_MACH_CLKDEV
c5a0adb5 348 select ICST
f4b8b319 349 select PLAT_VERSATILE
3414ba8c 350 select PLAT_VERSATILE_CLCD
b1b3f49c 351 select PLAT_VERSATILE_CLOCK
2389d501 352 select VERSATILE_FPGA_IRQ
4af6fee1
DS
353 help
354 This enables support for ARM Ltd Versatile board.
355
8fc5ffa0
AV
356config ARCH_AT91
357 bool "Atmel AT91"
f373e8c0 358 select ARCH_REQUIRE_GPIOLIB
bd602995 359 select CLKDEV_LOOKUP
b1b3f49c 360 select HAVE_CLK
e261501d 361 select IRQ_DOMAIN
01464226 362 select NEED_MACH_GPIO_H
1ac02d79 363 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
364 select PINCTRL
365 select PINCTRL_AT91 if USE_OF
4af6fee1 366 help
929e994f
NF
367 This enables support for systems based on Atmel
368 AT91RM9200 and AT91SAM9* processors.
4af6fee1 369
93e22567
RK
370config ARCH_CLPS711X
371 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 372 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 373 select AUTO_ZRELADDR
93e22567 374 select CLKDEV_LOOKUP
c99f72ad 375 select CLKSRC_MMIO
93e22567
RK
376 select COMMON_CLK
377 select CPU_ARM720T
4a8355c4 378 select GENERIC_CLOCKEVENTS
6597619f 379 select MFD_SYSCON
99f04c8f 380 select MULTI_IRQ_HANDLER
0d8be81c 381 select SPARSE_IRQ
93e22567
RK
382 help
383 Support for Cirrus Logic 711x/721x/731x based boards.
384
788c9700
RK
385config ARCH_GEMINI
386 bool "Cortina Systems Gemini"
788c9700 387 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 388 select ARCH_USES_GETTIMEOFFSET
662146b1 389 select NEED_MACH_GPIO_H
b1b3f49c 390 select CPU_FA526
788c9700
RK
391 help
392 Support for the Cortina Systems Gemini family SoCs
393
1da177e4
LT
394config ARCH_EBSA110
395 bool "EBSA-110"
b1b3f49c 396 select ARCH_USES_GETTIMEOFFSET
c750815e 397 select CPU_SA110
f7e68bbf 398 select ISA
c334bc15 399 select NEED_MACH_IO_H
0cdc8b92 400 select NEED_MACH_MEMORY_H
b1b3f49c 401 select NO_IOPORT
1da177e4
LT
402 help
403 This is an evaluation board for the StrongARM processor available
f6c8965a 404 from Digital. It has limited hardware on-board, including an
1da177e4
LT
405 Ethernet interface, two PCMCIA sockets, two serial ports and a
406 parallel port.
407
e7736d47
LB
408config ARCH_EP93XX
409 bool "EP93xx-based"
b1b3f49c
RK
410 select ARCH_HAS_HOLES_MEMORYMODEL
411 select ARCH_REQUIRE_GPIOLIB
412 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
413 select ARM_AMBA
414 select ARM_VIC
6d803ba7 415 select CLKDEV_LOOKUP
b1b3f49c 416 select CPU_ARM920T
5725aeae 417 select NEED_MACH_MEMORY_H
e7736d47
LB
418 help
419 This enables support for the Cirrus EP93xx series of CPUs.
420
1da177e4
LT
421config ARCH_FOOTBRIDGE
422 bool "FootBridge"
c750815e 423 select CPU_SA110
1da177e4 424 select FOOTBRIDGE
4e8d7637 425 select GENERIC_CLOCKEVENTS
d0ee9f40 426 select HAVE_IDE
8ef6e620 427 select NEED_MACH_IO_H if !MMU
0cdc8b92 428 select NEED_MACH_MEMORY_H
f999b8bd
MM
429 help
430 Support for systems based on the DC21285 companion chip
431 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 432
4af6fee1
DS
433config ARCH_NETX
434 bool "Hilscher NetX based"
b1b3f49c 435 select ARM_VIC
234b6ced 436 select CLKSRC_MMIO
c750815e 437 select CPU_ARM926T
2fcfe6b8 438 select GENERIC_CLOCKEVENTS
f999b8bd 439 help
4af6fee1
DS
440 This enables support for systems based on the Hilscher NetX Soc
441
3b938be6
RK
442config ARCH_IOP13XX
443 bool "IOP13xx-based"
444 depends on MMU
3b938be6 445 select ARCH_SUPPORTS_MSI
b1b3f49c 446 select CPU_XSC3
0cdc8b92 447 select NEED_MACH_MEMORY_H
13a5045d 448 select NEED_RET_TO_USER
b1b3f49c
RK
449 select PCI
450 select PLAT_IOP
451 select VMSPLIT_1G
3b938be6
RK
452 help
453 Support for Intel's IOP13XX (XScale) family of processors.
454
3f7e5815
LB
455config ARCH_IOP32X
456 bool "IOP32x-based"
a4f7e763 457 depends on MMU
b1b3f49c 458 select ARCH_REQUIRE_GPIOLIB
c750815e 459 select CPU_XSCALE
01464226 460 select NEED_MACH_GPIO_H
13a5045d 461 select NEED_RET_TO_USER
f7e68bbf 462 select PCI
b1b3f49c 463 select PLAT_IOP
f999b8bd 464 help
3f7e5815
LB
465 Support for Intel's 80219 and IOP32X (XScale) family of
466 processors.
467
468config ARCH_IOP33X
469 bool "IOP33x-based"
470 depends on MMU
b1b3f49c 471 select ARCH_REQUIRE_GPIOLIB
c750815e 472 select CPU_XSCALE
01464226 473 select NEED_MACH_GPIO_H
13a5045d 474 select NEED_RET_TO_USER
3f7e5815 475 select PCI
b1b3f49c 476 select PLAT_IOP
3f7e5815
LB
477 help
478 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 479
3b938be6
RK
480config ARCH_IXP4XX
481 bool "IXP4xx-based"
a4f7e763 482 depends on MMU
58af4a24 483 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 484 select ARCH_REQUIRE_GPIOLIB
234b6ced 485 select CLKSRC_MMIO
c750815e 486 select CPU_XSCALE
b1b3f49c 487 select DMABOUNCE if PCI
3b938be6 488 select GENERIC_CLOCKEVENTS
0b05da72 489 select MIGHT_HAVE_PCI
c334bc15 490 select NEED_MACH_IO_H
9296d94d
FF
491 select USB_EHCI_BIG_ENDIAN_MMIO
492 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 493 help
3b938be6 494 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 495
edabd38e
SB
496config ARCH_DOVE
497 bool "Marvell Dove"
edabd38e 498 select ARCH_REQUIRE_GPIOLIB
756b2531 499 select CPU_PJ4
edabd38e 500 select GENERIC_CLOCKEVENTS
0f81bd43 501 select MIGHT_HAVE_PCI
9139acd1
SH
502 select PINCTRL
503 select PINCTRL_DOVE
abcda1dc 504 select PLAT_ORION_LEGACY
0f81bd43 505 select USB_ARCH_HAS_EHCI
7d554902 506 select MVEBU_MBUS
edabd38e
SB
507 help
508 Support for the Marvell Dove SoC 88AP510
509
651c74c7
SB
510config ARCH_KIRKWOOD
511 bool "Marvell Kirkwood"
0e2ee0c0 512 select ARCH_HAS_CPUFREQ
a8865655 513 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 514 select CPU_FEROCEON
651c74c7 515 select GENERIC_CLOCKEVENTS
b1b3f49c 516 select PCI
1dc831bf 517 select PCI_QUIRKS
f9e75922
AL
518 select PINCTRL
519 select PINCTRL_KIRKWOOD
abcda1dc 520 select PLAT_ORION_LEGACY
5cc0673a 521 select MVEBU_MBUS
651c74c7
SB
522 help
523 Support for the following Marvell Kirkwood series SoCs:
524 88F6180, 88F6192 and 88F6281.
525
794d15b2
SS
526config ARCH_MV78XX0
527 bool "Marvell MV78xx0"
a8865655 528 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 529 select CPU_FEROCEON
794d15b2 530 select GENERIC_CLOCKEVENTS
b1b3f49c 531 select PCI
abcda1dc 532 select PLAT_ORION_LEGACY
95b80e0a 533 select MVEBU_MBUS
794d15b2
SS
534 help
535 Support for the following Marvell MV78xx0 series SoCs:
536 MV781x0, MV782x0.
537
9dd0b194 538config ARCH_ORION5X
585cf175
TP
539 bool "Marvell Orion"
540 depends on MMU
a8865655 541 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 542 select CPU_FEROCEON
51cbff1d 543 select GENERIC_CLOCKEVENTS
b1b3f49c 544 select PCI
abcda1dc 545 select PLAT_ORION_LEGACY
5d1190ea 546 select MVEBU_MBUS
585cf175 547 help
9dd0b194 548 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 549 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 550 Orion-2 (5281), Orion-1-90 (6183).
585cf175 551
788c9700 552config ARCH_MMP
2f7e8fae 553 bool "Marvell PXA168/910/MMP2"
788c9700 554 depends on MMU
788c9700 555 select ARCH_REQUIRE_GPIOLIB
6d803ba7 556 select CLKDEV_LOOKUP
b1b3f49c 557 select GENERIC_ALLOCATOR
788c9700 558 select GENERIC_CLOCKEVENTS
157d2644 559 select GPIO_PXA
c24b3114 560 select IRQ_DOMAIN
b1b3f49c 561 select NEED_MACH_GPIO_H
7c8f86a4 562 select PINCTRL
788c9700 563 select PLAT_PXA
0bd86961 564 select SPARSE_IRQ
788c9700 565 help
2f7e8fae 566 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
567
568config ARCH_KS8695
569 bool "Micrel/Kendin KS8695"
98830bc9 570 select ARCH_REQUIRE_GPIOLIB
c7e783d6 571 select CLKSRC_MMIO
b1b3f49c 572 select CPU_ARM922T
c7e783d6 573 select GENERIC_CLOCKEVENTS
b1b3f49c 574 select NEED_MACH_MEMORY_H
788c9700
RK
575 help
576 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
577 System-on-Chip devices.
578
788c9700
RK
579config ARCH_W90X900
580 bool "Nuvoton W90X900 CPU"
c52d3d68 581 select ARCH_REQUIRE_GPIOLIB
6d803ba7 582 select CLKDEV_LOOKUP
6fa5d5f7 583 select CLKSRC_MMIO
b1b3f49c 584 select CPU_ARM926T
58b5369e 585 select GENERIC_CLOCKEVENTS
788c9700 586 help
a8bc4ead 587 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
588 At present, the w90x900 has been renamed nuc900, regarding
589 the ARM series product line, you can login the following
590 link address to know more.
591
592 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
593 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 594
93e22567
RK
595config ARCH_LPC32XX
596 bool "NXP LPC32XX"
597 select ARCH_REQUIRE_GPIOLIB
598 select ARM_AMBA
599 select CLKDEV_LOOKUP
600 select CLKSRC_MMIO
601 select CPU_ARM926T
602 select GENERIC_CLOCKEVENTS
603 select HAVE_IDE
604 select HAVE_PWM
605 select USB_ARCH_HAS_OHCI
606 select USE_OF
607 help
608 Support for the NXP LPC32XX family of processors
609
1da177e4 610config ARCH_PXA
2c8086a5 611 bool "PXA2xx/PXA3xx-based"
a4f7e763 612 depends on MMU
89c52ed4 613 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
614 select ARCH_MTD_XIP
615 select ARCH_REQUIRE_GPIOLIB
616 select ARM_CPU_SUSPEND if PM
617 select AUTO_ZRELADDR
6d803ba7 618 select CLKDEV_LOOKUP
234b6ced 619 select CLKSRC_MMIO
981d0f39 620 select GENERIC_CLOCKEVENTS
157d2644 621 select GPIO_PXA
d0ee9f40 622 select HAVE_IDE
b1b3f49c 623 select MULTI_IRQ_HANDLER
01464226 624 select NEED_MACH_GPIO_H
b1b3f49c
RK
625 select PLAT_PXA
626 select SPARSE_IRQ
f999b8bd 627 help
2c8086a5 628 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 629
788c9700
RK
630config ARCH_MSM
631 bool "Qualcomm MSM"
923a081c 632 select ARCH_REQUIRE_GPIOLIB
bd32344a 633 select CLKDEV_LOOKUP
8cc7f533 634 select COMMON_CLK
b1b3f49c 635 select GENERIC_CLOCKEVENTS
49cbe786 636 help
4b53eb4f
DW
637 Support for Qualcomm MSM/QSD based systems. This runs on the
638 apps processor of the MSM/QSD and depends on a shared memory
639 interface to the modem processor which runs the baseband
640 stack and controls some vital subsystems
641 (clock and power control, etc).
49cbe786 642
c793c1b0 643config ARCH_SHMOBILE
6d72ad35 644 bool "Renesas SH-Mobile / R-Mobile"
69469995 645 select ARM_PATCH_PHYS_VIRT
5e93c6b4 646 select CLKDEV_LOOKUP
b1b3f49c 647 select GENERIC_CLOCKEVENTS
4c3ffffd
SB
648 select HAVE_ARM_SCU if SMP
649 select HAVE_ARM_TWD if LOCAL_TIMERS
b1b3f49c 650 select HAVE_CLK
aa3831cf 651 select HAVE_MACH_CLKDEV
3b55658a 652 select HAVE_SMP
ce5ea9f3 653 select MIGHT_HAVE_CACHE_L2X0
60f1435c 654 select MULTI_IRQ_HANDLER
b1b3f49c 655 select NO_IOPORT
2cd3c927 656 select PINCTRL
b1b3f49c
RK
657 select PM_GENERIC_DOMAINS if PM
658 select SPARSE_IRQ
c793c1b0 659 help
6d72ad35 660 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 661
1da177e4
LT
662config ARCH_RPC
663 bool "RiscPC"
664 select ARCH_ACORN
a08b6b79 665 select ARCH_MAY_HAVE_PC_FDC
07f841b7 666 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 667 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 668 select FIQ
d0ee9f40 669 select HAVE_IDE
b1b3f49c
RK
670 select HAVE_PATA_PLATFORM
671 select ISA_DMA_API
c334bc15 672 select NEED_MACH_IO_H
0cdc8b92 673 select NEED_MACH_MEMORY_H
b1b3f49c 674 select NO_IOPORT
b4811bac 675 select VIRT_TO_BUS
1da177e4
LT
676 help
677 On the Acorn Risc-PC, Linux can support the internal IDE disk and
678 CD-ROM interface, serial and parallel port, and the floppy drive.
679
680config ARCH_SA1100
681 bool "SA1100-based"
89c52ed4 682 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
683 select ARCH_MTD_XIP
684 select ARCH_REQUIRE_GPIOLIB
685 select ARCH_SPARSEMEM_ENABLE
686 select CLKDEV_LOOKUP
687 select CLKSRC_MMIO
1937f5b9 688 select CPU_FREQ
b1b3f49c 689 select CPU_SA1100
3e238be2 690 select GENERIC_CLOCKEVENTS
d0ee9f40 691 select HAVE_IDE
b1b3f49c 692 select ISA
01464226 693 select NEED_MACH_GPIO_H
0cdc8b92 694 select NEED_MACH_MEMORY_H
375dec92 695 select SPARSE_IRQ
f999b8bd
MM
696 help
697 Support for StrongARM 11x0 based boards.
1da177e4 698
b130d5c2
KK
699config ARCH_S3C24XX
700 bool "Samsung S3C24XX SoCs"
9d56c02a 701 select ARCH_HAS_CPUFREQ
53650430 702 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 703 select CLKDEV_LOOKUP
7f78b6eb
RN
704 select CLKSRC_MMIO
705 select GENERIC_CLOCKEVENTS
880cf071 706 select GPIO_SAMSUNG
b1b3f49c 707 select HAVE_CLK
20676c15 708 select HAVE_S3C2410_I2C if I2C
b130d5c2 709 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 710 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 711 select MULTI_IRQ_HANDLER
01464226 712 select NEED_MACH_GPIO_H
c334bc15 713 select NEED_MACH_IO_H
cd8dc7ae 714 select SAMSUNG_ATAGS
1da177e4 715 help
b130d5c2
KK
716 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
717 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
718 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
719 Samsung SMDK2410 development board (and derivatives).
63b1f51b 720
a08ab637
BD
721config ARCH_S3C64XX
722 bool "Samsung S3C64XX"
b1b3f49c
RK
723 select ARCH_HAS_CPUFREQ
724 select ARCH_REQUIRE_GPIOLIB
89f0ce72 725 select ARM_VIC
b1b3f49c 726 select CLKDEV_LOOKUP
04a49b71 727 select CLKSRC_MMIO
b1b3f49c 728 select CPU_V6
04a49b71 729 select GENERIC_CLOCKEVENTS
880cf071 730 select GPIO_SAMSUNG
a08ab637 731 select HAVE_CLK
b1b3f49c
RK
732 select HAVE_S3C2410_I2C if I2C
733 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 734 select HAVE_TCM
b1b3f49c 735 select NEED_MACH_GPIO_H
89f0ce72 736 select NO_IOPORT
b1b3f49c
RK
737 select PLAT_SAMSUNG
738 select S3C_DEV_NAND
739 select S3C_GPIO_TRACK
cd8dc7ae 740 select SAMSUNG_ATAGS
89f0ce72 741 select SAMSUNG_CLKSRC
b1b3f49c 742 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 743 select SAMSUNG_IRQ_VIC_TIMER
88f59738 744 select SAMSUNG_WDT_RESET
89f0ce72 745 select USB_ARCH_HAS_OHCI
a08ab637
BD
746 help
747 Samsung S3C64XX series based systems
748
49b7a491
KK
749config ARCH_S5P64X0
750 bool "Samsung S5P6440 S5P6450"
d8b22d25 751 select CLKDEV_LOOKUP
0665ccc4 752 select CLKSRC_MMIO
b1b3f49c 753 select CPU_V6
9e65bbf2 754 select GENERIC_CLOCKEVENTS
880cf071 755 select GPIO_SAMSUNG
b1b3f49c 756 select HAVE_CLK
20676c15 757 select HAVE_S3C2410_I2C if I2C
b1b3f49c 758 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 759 select HAVE_S3C_RTC if RTC_CLASS
01464226 760 select NEED_MACH_GPIO_H
88f59738 761 select SAMSUNG_WDT_RESET
cd8dc7ae 762 select SAMSUNG_ATAGS
c4ffccdd 763 help
49b7a491
KK
764 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
765 SMDK6450.
c4ffccdd 766
acc84707
MS
767config ARCH_S5PC100
768 bool "Samsung S5PC100"
53650430 769 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 770 select CLKDEV_LOOKUP
6a5a2e3b 771 select CLKSRC_MMIO
5a7652f2 772 select CPU_V7
6a5a2e3b 773 select GENERIC_CLOCKEVENTS
880cf071 774 select GPIO_SAMSUNG
b1b3f49c 775 select HAVE_CLK
20676c15 776 select HAVE_S3C2410_I2C if I2C
c39d8d55 777 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 778 select HAVE_S3C_RTC if RTC_CLASS
01464226 779 select NEED_MACH_GPIO_H
88f59738 780 select SAMSUNG_WDT_RESET
cd8dc7ae 781 select SAMSUNG_ATAGS
5a7652f2 782 help
acc84707 783 Samsung S5PC100 series based systems
5a7652f2 784
170f4e42
KK
785config ARCH_S5PV210
786 bool "Samsung S5PV210/S5PC110"
b1b3f49c 787 select ARCH_HAS_CPUFREQ
0f75a96b 788 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 789 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 790 select CLKDEV_LOOKUP
0665ccc4 791 select CLKSRC_MMIO
b1b3f49c 792 select CPU_V7
9e65bbf2 793 select GENERIC_CLOCKEVENTS
880cf071 794 select GPIO_SAMSUNG
b1b3f49c 795 select HAVE_CLK
20676c15 796 select HAVE_S3C2410_I2C if I2C
c39d8d55 797 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 798 select HAVE_S3C_RTC if RTC_CLASS
01464226 799 select NEED_MACH_GPIO_H
0cdc8b92 800 select NEED_MACH_MEMORY_H
cd8dc7ae 801 select SAMSUNG_ATAGS
170f4e42
KK
802 help
803 Samsung S5PV210/S5PC110 series based systems
804
83014579 805config ARCH_EXYNOS
93e22567 806 bool "Samsung EXYNOS"
b1b3f49c 807 select ARCH_HAS_CPUFREQ
0f75a96b 808 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 809 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 810 select ARCH_SPARSEMEM_ENABLE
e245f969 811 select ARM_GIC
badc4f2d 812 select CLKDEV_LOOKUP
340fcb5c 813 select COMMON_CLK
b1b3f49c 814 select CPU_V7
cc0e72b8 815 select GENERIC_CLOCKEVENTS
b1b3f49c 816 select HAVE_CLK
20676c15 817 select HAVE_S3C2410_I2C if I2C
c39d8d55 818 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 819 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 820 select NEED_MACH_MEMORY_H
6e726ea4 821 select SPARSE_IRQ
f8b1ac01 822 select USE_OF
cc0e72b8 823 help
83014579 824 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 825
1da177e4
LT
826config ARCH_SHARK
827 bool "Shark"
b1b3f49c 828 select ARCH_USES_GETTIMEOFFSET
c750815e 829 select CPU_SA110
f7e68bbf
RK
830 select ISA
831 select ISA_DMA
0cdc8b92 832 select NEED_MACH_MEMORY_H
b1b3f49c 833 select PCI
b4811bac 834 select VIRT_TO_BUS
b1b3f49c 835 select ZONE_DMA
f999b8bd
MM
836 help
837 Support for the StrongARM based Digital DNARD machine, also known
838 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 839
7c6337e2
KH
840config ARCH_DAVINCI
841 bool "TI DaVinci"
b1b3f49c 842 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 843 select ARCH_REQUIRE_GPIOLIB
6d803ba7 844 select CLKDEV_LOOKUP
20e9969b 845 select GENERIC_ALLOCATOR
b1b3f49c 846 select GENERIC_CLOCKEVENTS
dc7ad3b3 847 select GENERIC_IRQ_CHIP
b1b3f49c 848 select HAVE_IDE
01464226 849 select NEED_MACH_GPIO_H
3ad7a42d 850 select TI_PRIV_EDMA
689e331f 851 select USE_OF
b1b3f49c 852 select ZONE_DMA
7c6337e2
KH
853 help
854 Support for TI's DaVinci platform.
855
a0694861
TL
856config ARCH_OMAP1
857 bool "TI OMAP1"
00a36698 858 depends on MMU
89c52ed4 859 select ARCH_HAS_CPUFREQ
9af915da 860 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 861 select ARCH_OMAP
21f47fbc 862 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 863 select CLKDEV_LOOKUP
d6e15d78 864 select CLKSRC_MMIO
b1b3f49c 865 select GENERIC_CLOCKEVENTS
a0694861 866 select GENERIC_IRQ_CHIP
e9a91de7 867 select HAVE_CLK
a0694861
TL
868 select HAVE_IDE
869 select IRQ_DOMAIN
870 select NEED_MACH_IO_H if PCCARD
871 select NEED_MACH_MEMORY_H
21f47fbc 872 help
a0694861 873 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 874
1da177e4
LT
875endchoice
876
387798b3
RH
877menu "Multiple platform selection"
878 depends on ARCH_MULTIPLATFORM
879
880comment "CPU Core family selection"
881
387798b3
RH
882config ARCH_MULTI_V4T
883 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 884 depends on !ARCH_MULTI_V6_V7
b1b3f49c 885 select ARCH_MULTI_V4_V5
24e860fb
AB
886 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
887 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
888 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
889
890config ARCH_MULTI_V5
891 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 892 depends on !ARCH_MULTI_V6_V7
b1b3f49c 893 select ARCH_MULTI_V4_V5
24e860fb
AB
894 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
895 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
896 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
897
898config ARCH_MULTI_V4_V5
899 bool
900
901config ARCH_MULTI_V6
8dda05cc 902 bool "ARMv6 based platforms (ARM11)"
387798b3 903 select ARCH_MULTI_V6_V7
b1b3f49c 904 select CPU_V6
387798b3
RH
905
906config ARCH_MULTI_V7
8dda05cc 907 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
908 default y
909 select ARCH_MULTI_V6_V7
b1b3f49c 910 select CPU_V7
387798b3
RH
911
912config ARCH_MULTI_V6_V7
913 bool
914
915config ARCH_MULTI_CPU_AUTO
916 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
917 select ARCH_MULTI_V5
918
919endmenu
920
ccf50e23
RK
921#
922# This is sorted alphabetically by mach-* pathname. However, plat-*
923# Kconfigs may be included either alphabetically (according to the
924# plat- suffix) or along side the corresponding mach-* source.
925#
3e93a22b
GC
926source "arch/arm/mach-mvebu/Kconfig"
927
95b8f20f
RK
928source "arch/arm/mach-at91/Kconfig"
929
8ac49e04
CD
930source "arch/arm/mach-bcm/Kconfig"
931
f1ac922d
SW
932source "arch/arm/mach-bcm2835/Kconfig"
933
1da177e4
LT
934source "arch/arm/mach-clps711x/Kconfig"
935
d94f944e
AV
936source "arch/arm/mach-cns3xxx/Kconfig"
937
95b8f20f
RK
938source "arch/arm/mach-davinci/Kconfig"
939
940source "arch/arm/mach-dove/Kconfig"
941
e7736d47
LB
942source "arch/arm/mach-ep93xx/Kconfig"
943
1da177e4
LT
944source "arch/arm/mach-footbridge/Kconfig"
945
59d3a193
PZ
946source "arch/arm/mach-gemini/Kconfig"
947
387798b3
RH
948source "arch/arm/mach-highbank/Kconfig"
949
1da177e4
LT
950source "arch/arm/mach-integrator/Kconfig"
951
3f7e5815
LB
952source "arch/arm/mach-iop32x/Kconfig"
953
954source "arch/arm/mach-iop33x/Kconfig"
1da177e4 955
285f5fa7
DW
956source "arch/arm/mach-iop13xx/Kconfig"
957
1da177e4
LT
958source "arch/arm/mach-ixp4xx/Kconfig"
959
828989ad
SS
960source "arch/arm/mach-keystone/Kconfig"
961
95b8f20f
RK
962source "arch/arm/mach-kirkwood/Kconfig"
963
964source "arch/arm/mach-ks8695/Kconfig"
965
95b8f20f
RK
966source "arch/arm/mach-msm/Kconfig"
967
794d15b2
SS
968source "arch/arm/mach-mv78xx0/Kconfig"
969
3995eb82 970source "arch/arm/mach-imx/Kconfig"
1da177e4 971
1d3f33d5
SG
972source "arch/arm/mach-mxs/Kconfig"
973
95b8f20f 974source "arch/arm/mach-netx/Kconfig"
49cbe786 975
95b8f20f 976source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 977
9851ca57
DT
978source "arch/arm/mach-nspire/Kconfig"
979
d48af15e
TL
980source "arch/arm/plat-omap/Kconfig"
981
982source "arch/arm/mach-omap1/Kconfig"
1da177e4 983
1dbae815
TL
984source "arch/arm/mach-omap2/Kconfig"
985
9dd0b194 986source "arch/arm/mach-orion5x/Kconfig"
585cf175 987
387798b3
RH
988source "arch/arm/mach-picoxcell/Kconfig"
989
95b8f20f
RK
990source "arch/arm/mach-pxa/Kconfig"
991source "arch/arm/plat-pxa/Kconfig"
585cf175 992
95b8f20f
RK
993source "arch/arm/mach-mmp/Kconfig"
994
995source "arch/arm/mach-realview/Kconfig"
996
d63dc051
HS
997source "arch/arm/mach-rockchip/Kconfig"
998
95b8f20f 999source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1000
cf383678 1001source "arch/arm/plat-samsung/Kconfig"
a21765a7 1002
387798b3
RH
1003source "arch/arm/mach-socfpga/Kconfig"
1004
a7ed099f 1005source "arch/arm/mach-spear/Kconfig"
a21765a7 1006
65ebcc11
SK
1007source "arch/arm/mach-sti/Kconfig"
1008
85fd6d63 1009source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1010
a08ab637 1011if ARCH_S3C64XX
431107ea 1012source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1013endif
1014
49b7a491 1015source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1016
5a7652f2 1017source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1018
170f4e42
KK
1019source "arch/arm/mach-s5pv210/Kconfig"
1020
83014579 1021source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1022
882d01f9 1023source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1024
3b52634f
MR
1025source "arch/arm/mach-sunxi/Kconfig"
1026
156a0997
BS
1027source "arch/arm/mach-prima2/Kconfig"
1028
c5f80065
EG
1029source "arch/arm/mach-tegra/Kconfig"
1030
95b8f20f 1031source "arch/arm/mach-u300/Kconfig"
1da177e4 1032
95b8f20f 1033source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1034
1035source "arch/arm/mach-versatile/Kconfig"
1036
ceade897 1037source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1038source "arch/arm/plat-versatile/Kconfig"
ceade897 1039
2a0ba738
MZ
1040source "arch/arm/mach-virt/Kconfig"
1041
6f35f9a9
TP
1042source "arch/arm/mach-vt8500/Kconfig"
1043
7ec80ddf 1044source "arch/arm/mach-w90x900/Kconfig"
1045
9a45eb69
JC
1046source "arch/arm/mach-zynq/Kconfig"
1047
1da177e4
LT
1048# Definitions to make life easier
1049config ARCH_ACORN
1050 bool
1051
7ae1f7ec
LB
1052config PLAT_IOP
1053 bool
469d3044 1054 select GENERIC_CLOCKEVENTS
7ae1f7ec 1055
69b02f6a
LB
1056config PLAT_ORION
1057 bool
bfe45e0b 1058 select CLKSRC_MMIO
b1b3f49c 1059 select COMMON_CLK
dc7ad3b3 1060 select GENERIC_IRQ_CHIP
278b45b0 1061 select IRQ_DOMAIN
69b02f6a 1062
abcda1dc
TP
1063config PLAT_ORION_LEGACY
1064 bool
1065 select PLAT_ORION
1066
bd5ce433
EM
1067config PLAT_PXA
1068 bool
1069
f4b8b319
RK
1070config PLAT_VERSATILE
1071 bool
1072
e3887714
RK
1073config ARM_TIMER_SP804
1074 bool
bfe45e0b 1075 select CLKSRC_MMIO
7a0eca71 1076 select CLKSRC_OF if OF
e3887714 1077
1da177e4
LT
1078source arch/arm/mm/Kconfig
1079
958cab0f
RK
1080config ARM_NR_BANKS
1081 int
1082 default 16 if ARCH_EP93XX
1083 default 8
1084
afe4b25e 1085config IWMMXT
698613b6 1086 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1087 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1088 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1089 help
1090 Enable support for iWMMXt context switching at run time if
1091 running on a CPU that supports it.
1092
1da177e4
LT
1093config XSCALE_PMU
1094 bool
bfc994b5 1095 depends on CPU_XSCALE
1da177e4
LT
1096 default y
1097
52108641 1098config MULTI_IRQ_HANDLER
1099 bool
1100 help
1101 Allow each machine to specify it's own IRQ handler at run time.
1102
3b93e7b0
HC
1103if !MMU
1104source "arch/arm/Kconfig-nommu"
1105endif
1106
3e0a07f8
GC
1107config PJ4B_ERRATA_4742
1108 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1109 depends on CPU_PJ4B && MACH_ARMADA_370
1110 default y
1111 help
1112 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1113 Event (WFE) IDLE states, a specific timing sensitivity exists between
1114 the retiring WFI/WFE instructions and the newly issued subsequent
1115 instructions. This sensitivity can result in a CPU hang scenario.
1116 Workaround:
1117 The software must insert either a Data Synchronization Barrier (DSB)
1118 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1119 instruction
1120
f0c4b8d6
WD
1121config ARM_ERRATA_326103
1122 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1123 depends on CPU_V6
1124 help
1125 Executing a SWP instruction to read-only memory does not set bit 11
1126 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1127 treat the access as a read, preventing a COW from occurring and
1128 causing the faulting task to livelock.
1129
9cba3ccc
CM
1130config ARM_ERRATA_411920
1131 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1132 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1133 help
1134 Invalidation of the Instruction Cache operation can
1135 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1136 It does not affect the MPCore. This option enables the ARM Ltd.
1137 recommended workaround.
1138
7ce236fc
CM
1139config ARM_ERRATA_430973
1140 bool "ARM errata: Stale prediction on replaced interworking branch"
1141 depends on CPU_V7
1142 help
1143 This option enables the workaround for the 430973 Cortex-A8
1144 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1145 interworking branch is replaced with another code sequence at the
1146 same virtual address, whether due to self-modifying code or virtual
1147 to physical address re-mapping, Cortex-A8 does not recover from the
1148 stale interworking branch prediction. This results in Cortex-A8
1149 executing the new code sequence in the incorrect ARM or Thumb state.
1150 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1151 and also flushes the branch target cache at every context switch.
1152 Note that setting specific bits in the ACTLR register may not be
1153 available in non-secure mode.
1154
855c551f
CM
1155config ARM_ERRATA_458693
1156 bool "ARM errata: Processor deadlock when a false hazard is created"
1157 depends on CPU_V7
62e4d357 1158 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1159 help
1160 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1161 erratum. For very specific sequences of memory operations, it is
1162 possible for a hazard condition intended for a cache line to instead
1163 be incorrectly associated with a different cache line. This false
1164 hazard might then cause a processor deadlock. The workaround enables
1165 the L1 caching of the NEON accesses and disables the PLD instruction
1166 in the ACTLR register. Note that setting specific bits in the ACTLR
1167 register may not be available in non-secure mode.
1168
0516e464
CM
1169config ARM_ERRATA_460075
1170 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1171 depends on CPU_V7
62e4d357 1172 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1173 help
1174 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1175 erratum. Any asynchronous access to the L2 cache may encounter a
1176 situation in which recent store transactions to the L2 cache are lost
1177 and overwritten with stale memory contents from external memory. The
1178 workaround disables the write-allocate mode for the L2 cache via the
1179 ACTLR register. Note that setting specific bits in the ACTLR register
1180 may not be available in non-secure mode.
1181
9f05027c
WD
1182config ARM_ERRATA_742230
1183 bool "ARM errata: DMB operation may be faulty"
1184 depends on CPU_V7 && SMP
62e4d357 1185 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1186 help
1187 This option enables the workaround for the 742230 Cortex-A9
1188 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1189 between two write operations may not ensure the correct visibility
1190 ordering of the two writes. This workaround sets a specific bit in
1191 the diagnostic register of the Cortex-A9 which causes the DMB
1192 instruction to behave as a DSB, ensuring the correct behaviour of
1193 the two writes.
1194
a672e99b
WD
1195config ARM_ERRATA_742231
1196 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1197 depends on CPU_V7 && SMP
62e4d357 1198 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1199 help
1200 This option enables the workaround for the 742231 Cortex-A9
1201 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1202 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1203 accessing some data located in the same cache line, may get corrupted
1204 data due to bad handling of the address hazard when the line gets
1205 replaced from one of the CPUs at the same time as another CPU is
1206 accessing it. This workaround sets specific bits in the diagnostic
1207 register of the Cortex-A9 which reduces the linefill issuing
1208 capabilities of the processor.
1209
9e65582a 1210config PL310_ERRATA_588369
fa0ce403 1211 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1212 depends on CACHE_L2X0
9e65582a
SS
1213 help
1214 The PL310 L2 cache controller implements three types of Clean &
1215 Invalidate maintenance operations: by Physical Address
1216 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1217 They are architecturally defined to behave as the execution of a
1218 clean operation followed immediately by an invalidate operation,
1219 both performing to the same memory location. This functionality
1220 is not correctly implemented in PL310 as clean lines are not
2839e06c 1221 invalidated as a result of these operations.
cdf357f1 1222
69155794
JM
1223config ARM_ERRATA_643719
1224 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1225 depends on CPU_V7 && SMP
1226 help
1227 This option enables the workaround for the 643719 Cortex-A9 (prior to
1228 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1229 register returns zero when it should return one. The workaround
1230 corrects this value, ensuring cache maintenance operations which use
1231 it behave as intended and avoiding data corruption.
1232
cdf357f1
WD
1233config ARM_ERRATA_720789
1234 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1235 depends on CPU_V7
cdf357f1
WD
1236 help
1237 This option enables the workaround for the 720789 Cortex-A9 (prior to
1238 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1239 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1240 As a consequence of this erratum, some TLB entries which should be
1241 invalidated are not, resulting in an incoherency in the system page
1242 tables. The workaround changes the TLB flushing routines to invalidate
1243 entries regardless of the ASID.
475d92fc 1244
1f0090a1 1245config PL310_ERRATA_727915
fa0ce403 1246 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1247 depends on CACHE_L2X0
1248 help
1249 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1250 operation (offset 0x7FC). This operation runs in background so that
1251 PL310 can handle normal accesses while it is in progress. Under very
1252 rare circumstances, due to this erratum, write data can be lost when
1253 PL310 treats a cacheable write transaction during a Clean &
1254 Invalidate by Way operation.
1255
475d92fc
WD
1256config ARM_ERRATA_743622
1257 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1258 depends on CPU_V7
62e4d357 1259 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1260 help
1261 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1262 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1263 optimisation in the Cortex-A9 Store Buffer may lead to data
1264 corruption. This workaround sets a specific bit in the diagnostic
1265 register of the Cortex-A9 which disables the Store Buffer
1266 optimisation, preventing the defect from occurring. This has no
1267 visible impact on the overall performance or power consumption of the
1268 processor.
1269
9a27c27c
WD
1270config ARM_ERRATA_751472
1271 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1272 depends on CPU_V7
62e4d357 1273 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1274 help
1275 This option enables the workaround for the 751472 Cortex-A9 (prior
1276 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1277 completion of a following broadcasted operation if the second
1278 operation is received by a CPU before the ICIALLUIS has completed,
1279 potentially leading to corrupted entries in the cache or TLB.
1280
fa0ce403
WD
1281config PL310_ERRATA_753970
1282 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1283 depends on CACHE_PL310
1284 help
1285 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1286
1287 Under some condition the effect of cache sync operation on
1288 the store buffer still remains when the operation completes.
1289 This means that the store buffer is always asked to drain and
1290 this prevents it from merging any further writes. The workaround
1291 is to replace the normal offset of cache sync operation (0x730)
1292 by another offset targeting an unmapped PL310 register 0x740.
1293 This has the same effect as the cache sync operation: store buffer
1294 drain and waiting for all buffers empty.
1295
fcbdc5fe
WD
1296config ARM_ERRATA_754322
1297 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1298 depends on CPU_V7
1299 help
1300 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1301 r3p*) erratum. A speculative memory access may cause a page table walk
1302 which starts prior to an ASID switch but completes afterwards. This
1303 can populate the micro-TLB with a stale entry which may be hit with
1304 the new ASID. This workaround places two dsb instructions in the mm
1305 switching code so that no page table walks can cross the ASID switch.
1306
5dab26af
WD
1307config ARM_ERRATA_754327
1308 bool "ARM errata: no automatic Store Buffer drain"
1309 depends on CPU_V7 && SMP
1310 help
1311 This option enables the workaround for the 754327 Cortex-A9 (prior to
1312 r2p0) erratum. The Store Buffer does not have any automatic draining
1313 mechanism and therefore a livelock may occur if an external agent
1314 continuously polls a memory location waiting to observe an update.
1315 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1316 written polling loops from denying visibility of updates to memory.
1317
145e10e1
CM
1318config ARM_ERRATA_364296
1319 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1320 depends on CPU_V6
145e10e1
CM
1321 help
1322 This options enables the workaround for the 364296 ARM1136
1323 r0p2 erratum (possible cache data corruption with
1324 hit-under-miss enabled). It sets the undocumented bit 31 in
1325 the auxiliary control register and the FI bit in the control
1326 register, thus disabling hit-under-miss without putting the
1327 processor into full low interrupt latency mode. ARM11MPCore
1328 is not affected.
1329
f630c1bd
WD
1330config ARM_ERRATA_764369
1331 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1332 depends on CPU_V7 && SMP
1333 help
1334 This option enables the workaround for erratum 764369
1335 affecting Cortex-A9 MPCore with two or more processors (all
1336 current revisions). Under certain timing circumstances, a data
1337 cache line maintenance operation by MVA targeting an Inner
1338 Shareable memory region may fail to proceed up to either the
1339 Point of Coherency or to the Point of Unification of the
1340 system. This workaround adds a DSB instruction before the
1341 relevant cache maintenance functions and sets a specific bit
1342 in the diagnostic control register of the SCU.
1343
11ed0ba1
WD
1344config PL310_ERRATA_769419
1345 bool "PL310 errata: no automatic Store Buffer drain"
1346 depends on CACHE_L2X0
1347 help
1348 On revisions of the PL310 prior to r3p2, the Store Buffer does
1349 not automatically drain. This can cause normal, non-cacheable
1350 writes to be retained when the memory system is idle, leading
1351 to suboptimal I/O performance for drivers using coherent DMA.
1352 This option adds a write barrier to the cpu_idle loop so that,
1353 on systems with an outer cache, the store buffer is drained
1354 explicitly.
1355
7253b85c
SH
1356config ARM_ERRATA_775420
1357 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1358 depends on CPU_V7
1359 help
1360 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1361 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1362 operation aborts with MMU exception, it might cause the processor
1363 to deadlock. This workaround puts DSB before executing ISB if
1364 an abort may occur on cache maintenance.
1365
93dc6887
CM
1366config ARM_ERRATA_798181
1367 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1368 depends on CPU_V7 && SMP
1369 help
1370 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1371 adequately shooting down all use of the old entries. This
1372 option enables the Linux kernel workaround for this erratum
1373 which sends an IPI to the CPUs that are running the same ASID
1374 as the one being invalidated.
1375
1da177e4
LT
1376endmenu
1377
1378source "arch/arm/common/Kconfig"
1379
1da177e4
LT
1380menu "Bus support"
1381
1382config ARM_AMBA
1383 bool
1384
1385config ISA
1386 bool
1da177e4
LT
1387 help
1388 Find out whether you have ISA slots on your motherboard. ISA is the
1389 name of a bus system, i.e. the way the CPU talks to the other stuff
1390 inside your box. Other bus systems are PCI, EISA, MicroChannel
1391 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1392 newer boards don't support it. If you have ISA, say Y, otherwise N.
1393
065909b9 1394# Select ISA DMA controller support
1da177e4
LT
1395config ISA_DMA
1396 bool
065909b9 1397 select ISA_DMA_API
1da177e4 1398
065909b9 1399# Select ISA DMA interface
5cae841b
AV
1400config ISA_DMA_API
1401 bool
5cae841b 1402
1da177e4 1403config PCI
0b05da72 1404 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1405 help
1406 Find out whether you have a PCI motherboard. PCI is the name of a
1407 bus system, i.e. the way the CPU talks to the other stuff inside
1408 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1409 VESA. If you have PCI, say Y, otherwise N.
1410
52882173
AV
1411config PCI_DOMAINS
1412 bool
1413 depends on PCI
1414
b080ac8a
MRJ
1415config PCI_NANOENGINE
1416 bool "BSE nanoEngine PCI support"
1417 depends on SA1100_NANOENGINE
1418 help
1419 Enable PCI on the BSE nanoEngine board.
1420
36e23590
MW
1421config PCI_SYSCALL
1422 def_bool PCI
1423
1da177e4
LT
1424# Select the host bridge type
1425config PCI_HOST_VIA82C505
1426 bool
1427 depends on PCI && ARCH_SHARK
1428 default y
1429
a0113a99
MR
1430config PCI_HOST_ITE8152
1431 bool
1432 depends on PCI && MACH_ARMCORE
1433 default y
1434 select DMABOUNCE
1435
1da177e4 1436source "drivers/pci/Kconfig"
3f06d157 1437source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1438
1439source "drivers/pcmcia/Kconfig"
1440
1441endmenu
1442
1443menu "Kernel Features"
1444
3b55658a
DM
1445config HAVE_SMP
1446 bool
1447 help
1448 This option should be selected by machines which have an SMP-
1449 capable CPU.
1450
1451 The only effect of this option is to make the SMP-related
1452 options available to the user for configuration.
1453
1da177e4 1454config SMP
bb2d8130 1455 bool "Symmetric Multi-Processing"
fbb4ddac 1456 depends on CPU_V6K || CPU_V7
bc28248e 1457 depends on GENERIC_CLOCKEVENTS
3b55658a 1458 depends on HAVE_SMP
801bb21c 1459 depends on MMU || ARM_MPU
b1b3f49c 1460 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1461 help
1462 This enables support for systems with more than one CPU. If you have
1463 a system with only one CPU, like most personal computers, say N. If
1464 you have a system with more than one CPU, say Y.
1465
1466 If you say N here, the kernel will run on single and multiprocessor
1467 machines, but will use only one CPU of a multiprocessor machine. If
1468 you say Y here, the kernel will run on many, but not all, single
1469 processor machines. On a single processor machine, the kernel will
1470 run faster if you say N here.
1471
395cf969 1472 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1473 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1474 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1475
1476 If you don't know what to do here, say N.
1477
f00ec48f
RK
1478config SMP_ON_UP
1479 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1480 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1481 default y
1482 help
1483 SMP kernels contain instructions which fail on non-SMP processors.
1484 Enabling this option allows the kernel to modify itself to make
1485 these instructions safe. Disabling it allows about 1K of space
1486 savings.
1487
1488 If you don't know what to do here, say Y.
1489
c9018aab
VG
1490config ARM_CPU_TOPOLOGY
1491 bool "Support cpu topology definition"
1492 depends on SMP && CPU_V7
1493 default y
1494 help
1495 Support ARM cpu topology definition. The MPIDR register defines
1496 affinity between processors which is then used to describe the cpu
1497 topology of an ARM System.
1498
1499config SCHED_MC
1500 bool "Multi-core scheduler support"
1501 depends on ARM_CPU_TOPOLOGY
1502 help
1503 Multi-core scheduler support improves the CPU scheduler's decision
1504 making when dealing with multi-core CPU chips at a cost of slightly
1505 increased overhead in some places. If unsure say N here.
1506
1507config SCHED_SMT
1508 bool "SMT scheduler support"
1509 depends on ARM_CPU_TOPOLOGY
1510 help
1511 Improves the CPU scheduler's decision making when dealing with
1512 MultiThreading at a cost of slightly increased overhead in some
1513 places. If unsure say N here.
1514
a8cbcd92
RK
1515config HAVE_ARM_SCU
1516 bool
a8cbcd92
RK
1517 help
1518 This option enables support for the ARM system coherency unit
1519
8a4da6e3 1520config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1521 bool "Architected timer support"
1522 depends on CPU_V7
8a4da6e3 1523 select ARM_ARCH_TIMER
022c03a2
MZ
1524 help
1525 This option enables support for the ARM architected timer
1526
f32f4ce2
RK
1527config HAVE_ARM_TWD
1528 bool
1529 depends on SMP
da4a686a 1530 select CLKSRC_OF if OF
f32f4ce2
RK
1531 help
1532 This options enables support for the ARM timer and watchdog unit
1533
e8db288e
NP
1534config MCPM
1535 bool "Multi-Cluster Power Management"
1536 depends on CPU_V7 && SMP
1537 help
1538 This option provides the common power management infrastructure
1539 for (multi-)cluster based systems, such as big.LITTLE based
1540 systems.
1541
8d5796d2
LB
1542choice
1543 prompt "Memory split"
1544 default VMSPLIT_3G
1545 help
1546 Select the desired split between kernel and user memory.
1547
1548 If you are not absolutely sure what you are doing, leave this
1549 option alone!
1550
1551 config VMSPLIT_3G
1552 bool "3G/1G user/kernel split"
1553 config VMSPLIT_2G
1554 bool "2G/2G user/kernel split"
1555 config VMSPLIT_1G
1556 bool "1G/3G user/kernel split"
1557endchoice
1558
1559config PAGE_OFFSET
1560 hex
1561 default 0x40000000 if VMSPLIT_1G
1562 default 0x80000000 if VMSPLIT_2G
1563 default 0xC0000000
1564
1da177e4
LT
1565config NR_CPUS
1566 int "Maximum number of CPUs (2-32)"
1567 range 2 32
1568 depends on SMP
1569 default "4"
1570
a054a811 1571config HOTPLUG_CPU
00b7dede 1572 bool "Support for hot-pluggable CPUs"
40b31360 1573 depends on SMP
a054a811
RK
1574 help
1575 Say Y here to experiment with turning CPUs off and on. CPUs
1576 can be controlled through /sys/devices/system/cpu.
1577
2bdd424f
WD
1578config ARM_PSCI
1579 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1580 depends on CPU_V7
1581 help
1582 Say Y here if you want Linux to communicate with system firmware
1583 implementing the PSCI specification for CPU-centric power
1584 management operations described in ARM document number ARM DEN
1585 0022A ("Power State Coordination Interface System Software on
1586 ARM processors").
1587
37ee16ae
RK
1588config LOCAL_TIMERS
1589 bool "Use local timer interrupts"
971acb9b 1590 depends on SMP
37ee16ae
RK
1591 default y
1592 help
1593 Enable support for local timers on SMP platforms, rather then the
1594 legacy IPI broadcast method. Local timers allows the system
1595 accounting to be spread across the timer interval, preventing a
1596 "thundering herd" at every timer tick.
1597
2a6ad871
MR
1598# The GPIO number here must be sorted by descending number. In case of
1599# a multiplatform kernel, we just want the highest value required by the
1600# selected platforms.
44986ab0
PDSN
1601config ARCH_NR_GPIO
1602 int
3dea19e8 1603 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1604 default 512 if SOC_OMAP5
828989ad 1605 default 512 if ARCH_KEYSTONE
06b851e5 1606 default 392 if ARCH_U8500
01bb914c
TP
1607 default 352 if ARCH_VT8500
1608 default 288 if ARCH_SUNXI
2a6ad871 1609 default 264 if MACH_H4700
44986ab0
PDSN
1610 default 0
1611 help
1612 Maximum number of GPIOs in the system.
1613
1614 If unsure, leave the default value.
1615
d45a398f 1616source kernel/Kconfig.preempt
1da177e4 1617
c9218b16 1618config HZ_FIXED
f8065813 1619 int
b130d5c2 1620 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1621 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1622 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1623 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
c9218b16
RK
1624
1625choice
1626 depends on !HZ_FIXED
1627 prompt "Timer frequency"
1628
1629config HZ_100
1630 bool "100 Hz"
1631
1632config HZ_200
1633 bool "200 Hz"
1634
1635config HZ_250
1636 bool "250 Hz"
1637
1638config HZ_300
1639 bool "300 Hz"
1640
1641config HZ_500
1642 bool "500 Hz"
1643
1644config HZ_1000
1645 bool "1000 Hz"
1646
1647endchoice
1648
1649config HZ
1650 int
1651 default HZ_FIXED if HZ_FIXED
1652 default 100 if HZ_100
1653 default 200 if HZ_200
1654 default 250 if HZ_250
1655 default 300 if HZ_300
1656 default 500 if HZ_500
1657 default 1000
1658
1659config SCHED_HRTICK
1660 def_bool HIGH_RES_TIMERS
f8065813 1661
b28748fb
RK
1662config SCHED_HRTICK
1663 def_bool HIGH_RES_TIMERS
1664
16c79651 1665config THUMB2_KERNEL
bc7dea00 1666 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1667 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1668 default y if CPU_THUMBONLY
16c79651
CM
1669 select AEABI
1670 select ARM_ASM_UNIFIED
89bace65 1671 select ARM_UNWIND
16c79651
CM
1672 help
1673 By enabling this option, the kernel will be compiled in
1674 Thumb-2 mode. A compiler/assembler that understand the unified
1675 ARM-Thumb syntax is needed.
1676
1677 If unsure, say N.
1678
6f685c5c
DM
1679config THUMB2_AVOID_R_ARM_THM_JUMP11
1680 bool "Work around buggy Thumb-2 short branch relocations in gas"
1681 depends on THUMB2_KERNEL && MODULES
1682 default y
1683 help
1684 Various binutils versions can resolve Thumb-2 branches to
1685 locally-defined, preemptible global symbols as short-range "b.n"
1686 branch instructions.
1687
1688 This is a problem, because there's no guarantee the final
1689 destination of the symbol, or any candidate locations for a
1690 trampoline, are within range of the branch. For this reason, the
1691 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1692 relocation in modules at all, and it makes little sense to add
1693 support.
1694
1695 The symptom is that the kernel fails with an "unsupported
1696 relocation" error when loading some modules.
1697
1698 Until fixed tools are available, passing
1699 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1700 code which hits this problem, at the cost of a bit of extra runtime
1701 stack usage in some cases.
1702
1703 The problem is described in more detail at:
1704 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1705
1706 Only Thumb-2 kernels are affected.
1707
1708 Unless you are sure your tools don't have this problem, say Y.
1709
0becb088
CM
1710config ARM_ASM_UNIFIED
1711 bool
1712
704bdda0
NP
1713config AEABI
1714 bool "Use the ARM EABI to compile the kernel"
1715 help
1716 This option allows for the kernel to be compiled using the latest
1717 ARM ABI (aka EABI). This is only useful if you are using a user
1718 space environment that is also compiled with EABI.
1719
1720 Since there are major incompatibilities between the legacy ABI and
1721 EABI, especially with regard to structure member alignment, this
1722 option also changes the kernel syscall calling convention to
1723 disambiguate both ABIs and allow for backward compatibility support
1724 (selected with CONFIG_OABI_COMPAT).
1725
1726 To use this you need GCC version 4.0.0 or later.
1727
6c90c872 1728config OABI_COMPAT
a73a3ff1 1729 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1730 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1731 default y
1732 help
1733 This option preserves the old syscall interface along with the
1734 new (ARM EABI) one. It also provides a compatibility layer to
1735 intercept syscalls that have structure arguments which layout
1736 in memory differs between the legacy ABI and the new ARM EABI
1737 (only for non "thumb" binaries). This option adds a tiny
1738 overhead to all syscalls and produces a slightly larger kernel.
1739 If you know you'll be using only pure EABI user space then you
1740 can say N here. If this option is not selected and you attempt
1741 to execute a legacy ABI binary then the result will be
1742 UNPREDICTABLE (in fact it can be predicted that it won't work
1743 at all). If in doubt say Y.
1744
eb33575c 1745config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1746 bool
e80d6a24 1747
05944d74
RK
1748config ARCH_SPARSEMEM_ENABLE
1749 bool
1750
07a2f737
RK
1751config ARCH_SPARSEMEM_DEFAULT
1752 def_bool ARCH_SPARSEMEM_ENABLE
1753
05944d74 1754config ARCH_SELECT_MEMORY_MODEL
be370302 1755 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1756
7b7bf499
WD
1757config HAVE_ARCH_PFN_VALID
1758 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1759
053a96ca 1760config HIGHMEM
e8db89a2
RK
1761 bool "High Memory Support"
1762 depends on MMU
053a96ca
NP
1763 help
1764 The address space of ARM processors is only 4 Gigabytes large
1765 and it has to accommodate user address space, kernel address
1766 space as well as some memory mapped IO. That means that, if you
1767 have a large amount of physical memory and/or IO, not all of the
1768 memory can be "permanently mapped" by the kernel. The physical
1769 memory that is not permanently mapped is called "high memory".
1770
1771 Depending on the selected kernel/user memory split, minimum
1772 vmalloc space and actual amount of RAM, you may not need this
1773 option which should result in a slightly faster kernel.
1774
1775 If unsure, say n.
1776
65cec8e3
RK
1777config HIGHPTE
1778 bool "Allocate 2nd-level pagetables from highmem"
1779 depends on HIGHMEM
65cec8e3 1780
1b8873a0
JI
1781config HW_PERF_EVENTS
1782 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1783 depends on PERF_EVENTS
1b8873a0
JI
1784 default y
1785 help
1786 Enable hardware performance counter support for perf events. If
1787 disabled, perf events will use software events only.
1788
1355e2a6
CM
1789config SYS_SUPPORTS_HUGETLBFS
1790 def_bool y
1791 depends on ARM_LPAE
1792
8d962507
CM
1793config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1794 def_bool y
1795 depends on ARM_LPAE
1796
4bfab203
SC
1797config ARCH_WANT_GENERAL_HUGETLB
1798 def_bool y
1799
3f22ab27
DH
1800source "mm/Kconfig"
1801
c1b2d970
MD
1802config FORCE_MAX_ZONEORDER
1803 int "Maximum zone order" if ARCH_SHMOBILE
1804 range 11 64 if ARCH_SHMOBILE
898f08e1 1805 default "12" if SOC_AM33XX
c1b2d970
MD
1806 default "9" if SA1111
1807 default "11"
1808 help
1809 The kernel memory allocator divides physically contiguous memory
1810 blocks into "zones", where each zone is a power of two number of
1811 pages. This option selects the largest power of two that the kernel
1812 keeps in the memory allocator. If you need to allocate very large
1813 blocks of physically contiguous memory, then you may need to
1814 increase this value.
1815
1816 This config option is actually maximum order plus one. For example,
1817 a value of 11 means that the largest free memory block is 2^10 pages.
1818
1da177e4
LT
1819config ALIGNMENT_TRAP
1820 bool
f12d0d7c 1821 depends on CPU_CP15_MMU
1da177e4 1822 default y if !ARCH_EBSA110
e119bfff 1823 select HAVE_PROC_CPU if PROC_FS
1da177e4 1824 help
84eb8d06 1825 ARM processors cannot fetch/store information which is not
1da177e4
LT
1826 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1827 address divisible by 4. On 32-bit ARM processors, these non-aligned
1828 fetch/store instructions will be emulated in software if you say
1829 here, which has a severe performance impact. This is necessary for
1830 correct operation of some network protocols. With an IP-only
1831 configuration it is safe to say N, otherwise say Y.
1832
39ec58f3 1833config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1834 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1835 depends on MMU
39ec58f3
LB
1836 default y if CPU_FEROCEON
1837 help
1838 Implement faster copy_to_user and clear_user methods for CPU
1839 cores where a 8-word STM instruction give significantly higher
1840 memory write throughput than a sequence of individual 32bit stores.
1841
1842 A possible side effect is a slight increase in scheduling latency
1843 between threads sharing the same address space if they invoke
1844 such copy operations with large buffers.
1845
1846 However, if the CPU data cache is using a write-allocate mode,
1847 this option is unlikely to provide any performance gain.
1848
70c70d97
NP
1849config SECCOMP
1850 bool
1851 prompt "Enable seccomp to safely compute untrusted bytecode"
1852 ---help---
1853 This kernel feature is useful for number crunching applications
1854 that may need to compute untrusted bytecode during their
1855 execution. By using pipes or other transports made available to
1856 the process as file descriptors supporting the read/write
1857 syscalls, it's possible to isolate those applications in
1858 their own address space using seccomp. Once seccomp is
1859 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1860 and the task is only allowed to execute a few safe syscalls
1861 defined by each seccomp mode.
1862
c743f380
NP
1863config CC_STACKPROTECTOR
1864 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1865 help
1866 This option turns on the -fstack-protector GCC feature. This
1867 feature puts, at the beginning of functions, a canary value on
1868 the stack just before the return address, and validates
1869 the value just before actually returning. Stack based buffer
1870 overflows (that need to overwrite this return address) now also
1871 overwrite the canary, which gets detected and the attack is then
1872 neutralized via a kernel panic.
1873 This feature requires gcc version 4.2 or above.
1874
eff8d644
SS
1875config XEN_DOM0
1876 def_bool y
1877 depends on XEN
1878
1879config XEN
1880 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1881 depends on ARM && AEABI && OF
f880b67d 1882 depends on CPU_V7 && !CPU_V6
85323a99 1883 depends on !GENERIC_ATOMIC64
17b7ab80 1884 select ARM_PSCI
eff8d644
SS
1885 help
1886 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1887
1da177e4
LT
1888endmenu
1889
1890menu "Boot options"
1891
9eb8f674
GL
1892config USE_OF
1893 bool "Flattened Device Tree support"
b1b3f49c 1894 select IRQ_DOMAIN
9eb8f674
GL
1895 select OF
1896 select OF_EARLY_FLATTREE
1897 help
1898 Include support for flattened device tree machine descriptions.
1899
bd51e2f5
NP
1900config ATAGS
1901 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1902 default y
1903 help
1904 This is the traditional way of passing data to the kernel at boot
1905 time. If you are solely relying on the flattened device tree (or
1906 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1907 to remove ATAGS support from your kernel binary. If unsure,
1908 leave this to y.
1909
1910config DEPRECATED_PARAM_STRUCT
1911 bool "Provide old way to pass kernel parameters"
1912 depends on ATAGS
1913 help
1914 This was deprecated in 2001 and announced to live on for 5 years.
1915 Some old boot loaders still use this way.
1916
1da177e4
LT
1917# Compressed boot loader in ROM. Yes, we really want to ask about
1918# TEXT and BSS so we preserve their values in the config files.
1919config ZBOOT_ROM_TEXT
1920 hex "Compressed ROM boot loader base address"
1921 default "0"
1922 help
1923 The physical address at which the ROM-able zImage is to be
1924 placed in the target. Platforms which normally make use of
1925 ROM-able zImage formats normally set this to a suitable
1926 value in their defconfig file.
1927
1928 If ZBOOT_ROM is not enabled, this has no effect.
1929
1930config ZBOOT_ROM_BSS
1931 hex "Compressed ROM boot loader BSS address"
1932 default "0"
1933 help
f8c440b2
DF
1934 The base address of an area of read/write memory in the target
1935 for the ROM-able zImage which must be available while the
1936 decompressor is running. It must be large enough to hold the
1937 entire decompressed kernel plus an additional 128 KiB.
1938 Platforms which normally make use of ROM-able zImage formats
1939 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1940
1941 If ZBOOT_ROM is not enabled, this has no effect.
1942
1943config ZBOOT_ROM
1944 bool "Compressed boot loader in ROM/flash"
1945 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1946 help
1947 Say Y here if you intend to execute your compressed kernel image
1948 (zImage) directly from ROM or flash. If unsure, say N.
1949
090ab3ff
SH
1950choice
1951 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1952 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1953 default ZBOOT_ROM_NONE
1954 help
1955 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1956 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1957 kernel image to an MMC or SD card and boot the kernel straight
1958 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1959 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1960 rest the kernel image to RAM.
1961
1962config ZBOOT_ROM_NONE
1963 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1964 help
1965 Do not load image from SD or MMC
1966
f45b1149
SH
1967config ZBOOT_ROM_MMCIF
1968 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1969 help
090ab3ff
SH
1970 Load image from MMCIF hardware block.
1971
1972config ZBOOT_ROM_SH_MOBILE_SDHI
1973 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1974 help
1975 Load image from SDHI hardware block
1976
1977endchoice
f45b1149 1978
e2a6a3aa
JB
1979config ARM_APPENDED_DTB
1980 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1981 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1982 help
1983 With this option, the boot code will look for a device tree binary
1984 (DTB) appended to zImage
1985 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1986
1987 This is meant as a backward compatibility convenience for those
1988 systems with a bootloader that can't be upgraded to accommodate
1989 the documented boot protocol using a device tree.
1990
1991 Beware that there is very little in terms of protection against
1992 this option being confused by leftover garbage in memory that might
1993 look like a DTB header after a reboot if no actual DTB is appended
1994 to zImage. Do not leave this option active in a production kernel
1995 if you don't intend to always append a DTB. Proper passing of the
1996 location into r2 of a bootloader provided DTB is always preferable
1997 to this option.
1998
b90b9a38
NP
1999config ARM_ATAG_DTB_COMPAT
2000 bool "Supplement the appended DTB with traditional ATAG information"
2001 depends on ARM_APPENDED_DTB
2002 help
2003 Some old bootloaders can't be updated to a DTB capable one, yet
2004 they provide ATAGs with memory configuration, the ramdisk address,
2005 the kernel cmdline string, etc. Such information is dynamically
2006 provided by the bootloader and can't always be stored in a static
2007 DTB. To allow a device tree enabled kernel to be used with such
2008 bootloaders, this option allows zImage to extract the information
2009 from the ATAG list and store it at run time into the appended DTB.
2010
d0f34a11
GR
2011choice
2012 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2013 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2014
2015config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2016 bool "Use bootloader kernel arguments if available"
2017 help
2018 Uses the command-line options passed by the boot loader instead of
2019 the device tree bootargs property. If the boot loader doesn't provide
2020 any, the device tree bootargs property will be used.
2021
2022config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2023 bool "Extend with bootloader kernel arguments"
2024 help
2025 The command-line arguments provided by the boot loader will be
2026 appended to the the device tree bootargs property.
2027
2028endchoice
2029
1da177e4
LT
2030config CMDLINE
2031 string "Default kernel command string"
2032 default ""
2033 help
2034 On some architectures (EBSA110 and CATS), there is currently no way
2035 for the boot loader to pass arguments to the kernel. For these
2036 architectures, you should supply some command-line options at build
2037 time by entering them here. As a minimum, you should specify the
2038 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2039
4394c124
VB
2040choice
2041 prompt "Kernel command line type" if CMDLINE != ""
2042 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2043 depends on ATAGS
4394c124
VB
2044
2045config CMDLINE_FROM_BOOTLOADER
2046 bool "Use bootloader kernel arguments if available"
2047 help
2048 Uses the command-line options passed by the boot loader. If
2049 the boot loader doesn't provide any, the default kernel command
2050 string provided in CMDLINE will be used.
2051
2052config CMDLINE_EXTEND
2053 bool "Extend bootloader kernel arguments"
2054 help
2055 The command-line arguments provided by the boot loader will be
2056 appended to the default kernel command string.
2057
92d2040d
AH
2058config CMDLINE_FORCE
2059 bool "Always use the default kernel command string"
92d2040d
AH
2060 help
2061 Always use the default kernel command string, even if the boot
2062 loader passes other arguments to the kernel.
2063 This is useful if you cannot or don't want to change the
2064 command-line options your boot loader passes to the kernel.
4394c124 2065endchoice
92d2040d 2066
1da177e4
LT
2067config XIP_KERNEL
2068 bool "Kernel Execute-In-Place from ROM"
387798b3 2069 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2070 help
2071 Execute-In-Place allows the kernel to run from non-volatile storage
2072 directly addressable by the CPU, such as NOR flash. This saves RAM
2073 space since the text section of the kernel is not loaded from flash
2074 to RAM. Read-write sections, such as the data section and stack,
2075 are still copied to RAM. The XIP kernel is not compressed since
2076 it has to run directly from flash, so it will take more space to
2077 store it. The flash address used to link the kernel object files,
2078 and for storing it, is configuration dependent. Therefore, if you
2079 say Y here, you must know the proper physical address where to
2080 store the kernel image depending on your own flash memory usage.
2081
2082 Also note that the make target becomes "make xipImage" rather than
2083 "make zImage" or "make Image". The final kernel binary to put in
2084 ROM memory will be arch/arm/boot/xipImage.
2085
2086 If unsure, say N.
2087
2088config XIP_PHYS_ADDR
2089 hex "XIP Kernel Physical Location"
2090 depends on XIP_KERNEL
2091 default "0x00080000"
2092 help
2093 This is the physical address in your flash memory the kernel will
2094 be linked for and stored to. This address is dependent on your
2095 own flash usage.
2096
c587e4a6
RP
2097config KEXEC
2098 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2099 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2100 help
2101 kexec is a system call that implements the ability to shutdown your
2102 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2103 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2104 you can start any kernel with it, not just Linux.
2105
2106 It is an ongoing process to be certain the hardware in a machine
2107 is properly shutdown, so do not be surprised if this code does not
2108 initially work for you. It may help to enable device hotplugging
2109 support.
2110
4cd9d6f7
RP
2111config ATAGS_PROC
2112 bool "Export atags in procfs"
bd51e2f5 2113 depends on ATAGS && KEXEC
b98d7291 2114 default y
4cd9d6f7
RP
2115 help
2116 Should the atags used to boot the kernel be exported in an "atags"
2117 file in procfs. Useful with kexec.
2118
cb5d39b3
MW
2119config CRASH_DUMP
2120 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2121 help
2122 Generate crash dump after being started by kexec. This should
2123 be normally only set in special crash dump kernels which are
2124 loaded in the main kernel with kexec-tools into a specially
2125 reserved region and then later executed after a crash by
2126 kdump/kexec. The crash dump kernel must be compiled to a
2127 memory address not used by the main kernel
2128
2129 For more details see Documentation/kdump/kdump.txt
2130
e69edc79
EM
2131config AUTO_ZRELADDR
2132 bool "Auto calculation of the decompressed kernel image address"
e1b31445 2133 depends on !ZBOOT_ROM
e69edc79
EM
2134 help
2135 ZRELADDR is the physical address where the decompressed kernel
2136 image will be placed. If AUTO_ZRELADDR is selected, the address
2137 will be determined at run-time by masking the current IP with
2138 0xf8000000. This assumes the zImage being placed in the first 128MB
2139 from start of memory.
2140
1da177e4
LT
2141endmenu
2142
ac9d7efc 2143menu "CPU Power Management"
1da177e4 2144
89c52ed4 2145if ARCH_HAS_CPUFREQ
1da177e4 2146source "drivers/cpufreq/Kconfig"
1da177e4
LT
2147endif
2148
ac9d7efc
RK
2149source "drivers/cpuidle/Kconfig"
2150
2151endmenu
2152
1da177e4
LT
2153menu "Floating point emulation"
2154
2155comment "At least one emulation must be selected"
2156
2157config FPE_NWFPE
2158 bool "NWFPE math emulation"
593c252a 2159 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2160 ---help---
2161 Say Y to include the NWFPE floating point emulator in the kernel.
2162 This is necessary to run most binaries. Linux does not currently
2163 support floating point hardware so you need to say Y here even if
2164 your machine has an FPA or floating point co-processor podule.
2165
2166 You may say N here if you are going to load the Acorn FPEmulator
2167 early in the bootup.
2168
2169config FPE_NWFPE_XP
2170 bool "Support extended precision"
bedf142b 2171 depends on FPE_NWFPE
1da177e4
LT
2172 help
2173 Say Y to include 80-bit support in the kernel floating-point
2174 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2175 Note that gcc does not generate 80-bit operations by default,
2176 so in most cases this option only enlarges the size of the
2177 floating point emulator without any good reason.
2178
2179 You almost surely want to say N here.
2180
2181config FPE_FASTFPE
2182 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2183 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2184 ---help---
2185 Say Y here to include the FAST floating point emulator in the kernel.
2186 This is an experimental much faster emulator which now also has full
2187 precision for the mantissa. It does not support any exceptions.
2188 It is very simple, and approximately 3-6 times faster than NWFPE.
2189
2190 It should be sufficient for most programs. It may be not suitable
2191 for scientific calculations, but you have to check this for yourself.
2192 If you do not feel you need a faster FP emulation you should better
2193 choose NWFPE.
2194
2195config VFP
2196 bool "VFP-format floating point maths"
e399b1a4 2197 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2198 help
2199 Say Y to include VFP support code in the kernel. This is needed
2200 if your hardware includes a VFP unit.
2201
2202 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2203 release notes and additional status information.
2204
2205 Say N if your target does not have VFP hardware.
2206
25ebee02
CM
2207config VFPv3
2208 bool
2209 depends on VFP
2210 default y if CPU_V7
2211
b5872db4
CM
2212config NEON
2213 bool "Advanced SIMD (NEON) Extension support"
2214 depends on VFPv3 && CPU_V7
2215 help
2216 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2217 Extension.
2218
1da177e4
LT
2219endmenu
2220
2221menu "Userspace binary formats"
2222
2223source "fs/Kconfig.binfmt"
2224
2225config ARTHUR
2226 tristate "RISC OS personality"
704bdda0 2227 depends on !AEABI
1da177e4
LT
2228 help
2229 Say Y here to include the kernel code necessary if you want to run
2230 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2231 experimental; if this sounds frightening, say N and sleep in peace.
2232 You can also say M here to compile this support as a module (which
2233 will be called arthur).
2234
2235endmenu
2236
2237menu "Power management options"
2238
eceab4ac 2239source "kernel/power/Kconfig"
1da177e4 2240
f4cb5700 2241config ARCH_SUSPEND_POSSIBLE
4b1082ca 2242 depends on !ARCH_S5PC100
6a786182 2243 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2244 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2245 def_bool y
2246
15e0d9e3
AB
2247config ARM_CPU_SUSPEND
2248 def_bool PM_SLEEP
2249
1da177e4
LT
2250endmenu
2251
d5950b43
SR
2252source "net/Kconfig"
2253
ac25150f 2254source "drivers/Kconfig"
1da177e4
LT
2255
2256source "fs/Kconfig"
2257
1da177e4
LT
2258source "arch/arm/Kconfig.debug"
2259
2260source "security/Kconfig"
2261
2262source "crypto/Kconfig"
2263
2264source "lib/Kconfig"
749cf76c
CD
2265
2266source "arch/arm/kvm/Kconfig"