]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/Kconfig
at91: factorize common irq ID
[mirror_ubuntu-bionic-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
ed7c84d5 13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1da177e4
LT
32 help
33 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 34 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 35 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 36 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
37 Europe. There is an ARM Linux project with a web page at
38 <http://www.arm.linux.org.uk/>.
39
1a189b97
RK
40config HAVE_PWM
41 bool
42
0b05da72
HUK
43config MIGHT_HAVE_PCI
44 bool
45
75e7153a
RB
46config SYS_SUPPORTS_APM_EMULATION
47 bool
48
112f38a4
RK
49config HAVE_SCHED_CLOCK
50 bool
51
0a938b97
DB
52config GENERIC_GPIO
53 bool
0a938b97 54
5cfc8ee0
JS
55config ARCH_USES_GETTIMEOFFSET
56 bool
57 default n
746140c7 58
0567a0c0
KH
59config GENERIC_CLOCKEVENTS
60 bool
0567a0c0 61
a8655e83
CM
62config GENERIC_CLOCKEVENTS_BROADCAST
63 bool
64 depends on GENERIC_CLOCKEVENTS
5388a6b2 65 default y if SMP
a8655e83 66
bf9dd360
RH
67config KTIME_SCALAR
68 bool
69 default y
70
bc581770
LW
71config HAVE_TCM
72 bool
73 select GENERIC_ALLOCATOR
74
e119bfff
RK
75config HAVE_PROC_CPU
76 bool
77
5ea81769
AV
78config NO_IOPORT
79 bool
5ea81769 80
1da177e4
LT
81config EISA
82 bool
83 ---help---
84 The Extended Industry Standard Architecture (EISA) bus was
85 developed as an open alternative to the IBM MicroChannel bus.
86
87 The EISA bus provided some of the features of the IBM MicroChannel
88 bus while maintaining backward compatibility with cards made for
89 the older ISA bus. The EISA bus saw limited use between 1988 and
90 1995 when it was made obsolete by the PCI bus.
91
92 Say Y here if you are building a kernel for an EISA-based machine.
93
94 Otherwise, say N.
95
96config SBUS
97 bool
98
99config MCA
100 bool
101 help
102 MicroChannel Architecture is found in some IBM PS/2 machines and
103 laptops. It is a bus system similar to PCI or ISA. See
104 <file:Documentation/mca.txt> (and especially the web page given
105 there) before attempting to build an MCA bus kernel.
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
4a2581a0
TG
124config HARDIRQS_SW_RESEND
125 bool
126 default y
127
128config GENERIC_IRQ_PROBE
129 bool
130 default y
131
95c354fe
NP
132config GENERIC_LOCKBREAK
133 bool
134 default y
135 depends on SMP && PREEMPT
136
1da177e4
LT
137config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141config RWSEM_XCHGADD_ALGORITHM
142 bool
143
f0d1b0b3
DH
144config ARCH_HAS_ILOG2_U32
145 bool
f0d1b0b3
DH
146
147config ARCH_HAS_ILOG2_U64
148 bool
f0d1b0b3 149
89c52ed4
BD
150config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
c7b0aff4
KH
157config ARCH_HAS_CPU_IDLE_WAIT
158 def_bool y
159
b89c3b16
AM
160config GENERIC_HWEIGHT
161 bool
162 default y
163
1da177e4
LT
164config GENERIC_CALIBRATE_DELAY
165 bool
166 default y
167
a08b6b79
AV
168config ARCH_MAY_HAVE_PC_FDC
169 bool
170
5ac6da66
CL
171config ZONE_DMA
172 bool
5ac6da66 173
ccd7ab7f
FT
174config NEED_DMA_MAP_STATE
175 def_bool y
176
1da177e4
LT
177config GENERIC_ISA_DMA
178 bool
179
1da177e4
LT
180config FIQ
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99
RK
194config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
196 depends on EXPERIMENTAL
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
111e9a5c
RK
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
dc21af99 203
111e9a5c
RK
204 This can only be used with non-XIP MMU kernels where the base
205 of physical memory is at a 16MB boundary, or theoretically 64K
206 for the MSM machine class.
dc21af99 207
cada3c08
RK
208config ARM_PATCH_PHYS_VIRT_16BIT
209 def_bool y
210 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
111e9a5c
RK
211 help
212 This option extends the physical to virtual translation patching
213 to allow physical memory down to a theoretical minimum of 64K
214 boundaries.
cada3c08 215
1da177e4
LT
216source "init/Kconfig"
217
dc52ddc0
MH
218source "kernel/Kconfig.freezer"
219
1da177e4
LT
220menu "System Type"
221
3c427975
HC
222config MMU
223 bool "MMU-based Paged Memory Management Support"
224 default y
225 help
226 Select if you want MMU-based virtualised addressing space
227 support by paged memory management. If unsure, say 'Y'.
228
ccf50e23
RK
229#
230# The "ARM system type" choice list is ordered alphabetically by option
231# text. Please add new entries in the option alphabetic order.
232#
1da177e4
LT
233choice
234 prompt "ARM system type"
6a0e2430 235 default ARCH_VERSATILE
1da177e4 236
4af6fee1
DS
237config ARCH_INTEGRATOR
238 bool "ARM Ltd. Integrator family"
239 select ARM_AMBA
89c52ed4 240 select ARCH_HAS_CPUFREQ
6d803ba7 241 select CLKDEV_LOOKUP
c5a0adb5 242 select ICST
13edd86d 243 select GENERIC_CLOCKEVENTS
f4b8b319 244 select PLAT_VERSATILE
c41b16f8 245 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
246 help
247 Support for ARM's Integrator platform.
248
249config ARCH_REALVIEW
250 bool "ARM Ltd. RealView family"
251 select ARM_AMBA
6d803ba7 252 select CLKDEV_LOOKUP
c5a0adb5 253 select ICST
ae30ceac 254 select GENERIC_CLOCKEVENTS
eb7fffa3 255 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 256 select PLAT_VERSATILE
3cb5ee49 257 select PLAT_VERSATILE_CLCD
e3887714 258 select ARM_TIMER_SP804
b56ba8aa 259 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
260 help
261 This enables support for ARM Ltd RealView boards.
262
263config ARCH_VERSATILE
264 bool "ARM Ltd. Versatile family"
265 select ARM_AMBA
266 select ARM_VIC
6d803ba7 267 select CLKDEV_LOOKUP
c5a0adb5 268 select ICST
89df1272 269 select GENERIC_CLOCKEVENTS
bbeddc43 270 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 271 select PLAT_VERSATILE
3414ba8c 272 select PLAT_VERSATILE_CLCD
c41b16f8 273 select PLAT_VERSATILE_FPGA_IRQ
e3887714 274 select ARM_TIMER_SP804
4af6fee1
DS
275 help
276 This enables support for ARM Ltd Versatile board.
277
ceade897
RK
278config ARCH_VEXPRESS
279 bool "ARM Ltd. Versatile Express family"
280 select ARCH_WANT_OPTIONAL_GPIOLIB
281 select ARM_AMBA
282 select ARM_TIMER_SP804
6d803ba7 283 select CLKDEV_LOOKUP
ceade897 284 select GENERIC_CLOCKEVENTS
ceade897 285 select HAVE_CLK
95c34f83 286 select HAVE_PATA_PLATFORM
ceade897
RK
287 select ICST
288 select PLAT_VERSATILE
0fb44b91 289 select PLAT_VERSATILE_CLCD
ceade897
RK
290 help
291 This enables support for the ARM Ltd Versatile Express boards.
292
8fc5ffa0
AV
293config ARCH_AT91
294 bool "Atmel AT91"
f373e8c0 295 select ARCH_REQUIRE_GPIOLIB
93686ae8 296 select HAVE_CLK
bd602995 297 select CLKDEV_LOOKUP
4af6fee1 298 help
2b3b3516
AV
299 This enables support for systems based on the Atmel AT91RM9200,
300 AT91SAM9 and AT91CAP9 processors.
4af6fee1 301
ccf50e23
RK
302config ARCH_BCMRING
303 bool "Broadcom BCMRING"
304 depends on MMU
305 select CPU_V6
306 select ARM_AMBA
82d63734 307 select ARM_TIMER_SP804
6d803ba7 308 select CLKDEV_LOOKUP
ccf50e23
RK
309 select GENERIC_CLOCKEVENTS
310 select ARCH_WANT_OPTIONAL_GPIOLIB
311 help
312 Support for Broadcom's BCMRing platform.
313
1da177e4 314config ARCH_CLPS711X
4af6fee1 315 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 316 select CPU_ARM720T
5cfc8ee0 317 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
318 help
319 Support for Cirrus Logic 711x/721x based boards.
1da177e4 320
d94f944e
AV
321config ARCH_CNS3XXX
322 bool "Cavium Networks CNS3XXX family"
323 select CPU_V6
d94f944e
AV
324 select GENERIC_CLOCKEVENTS
325 select ARM_GIC
0b05da72 326 select MIGHT_HAVE_PCI
5f32f7a0 327 select PCI_DOMAINS if PCI
d94f944e
AV
328 help
329 Support for Cavium Networks CNS3XXX platform.
330
788c9700
RK
331config ARCH_GEMINI
332 bool "Cortina Systems Gemini"
333 select CPU_FA526
788c9700 334 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 335 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
336 help
337 Support for the Cortina Systems Gemini family SoCs
338
1da177e4
LT
339config ARCH_EBSA110
340 bool "EBSA-110"
c750815e 341 select CPU_SA110
f7e68bbf 342 select ISA
c5eb2a2b 343 select NO_IOPORT
5cfc8ee0 344 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
345 help
346 This is an evaluation board for the StrongARM processor available
f6c8965a 347 from Digital. It has limited hardware on-board, including an
1da177e4
LT
348 Ethernet interface, two PCMCIA sockets, two serial ports and a
349 parallel port.
350
e7736d47
LB
351config ARCH_EP93XX
352 bool "EP93xx-based"
c750815e 353 select CPU_ARM920T
e7736d47
LB
354 select ARM_AMBA
355 select ARM_VIC
6d803ba7 356 select CLKDEV_LOOKUP
7444a72e 357 select ARCH_REQUIRE_GPIOLIB
eb33575c 358 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 359 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
360 help
361 This enables support for the Cirrus EP93xx series of CPUs.
362
1da177e4
LT
363config ARCH_FOOTBRIDGE
364 bool "FootBridge"
c750815e 365 select CPU_SA110
1da177e4 366 select FOOTBRIDGE
4e8d7637 367 select GENERIC_CLOCKEVENTS
f999b8bd
MM
368 help
369 Support for systems based on the DC21285 companion chip
370 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 371
788c9700
RK
372config ARCH_MXC
373 bool "Freescale MXC/iMX-based"
788c9700 374 select GENERIC_CLOCKEVENTS
788c9700 375 select ARCH_REQUIRE_GPIOLIB
6d803ba7 376 select CLKDEV_LOOKUP
234b6ced 377 select CLKSRC_MMIO
c124befc 378 select HAVE_SCHED_CLOCK
788c9700
RK
379 help
380 Support for Freescale MXC/iMX-based family of processors
381
1d3f33d5
SG
382config ARCH_MXS
383 bool "Freescale MXS-based"
384 select GENERIC_CLOCKEVENTS
385 select ARCH_REQUIRE_GPIOLIB
b9214b97 386 select CLKDEV_LOOKUP
5c61ddcf 387 select CLKSRC_MMIO
1d3f33d5
SG
388 help
389 Support for Freescale MXS-based family of processors
390
4af6fee1
DS
391config ARCH_NETX
392 bool "Hilscher NetX based"
234b6ced 393 select CLKSRC_MMIO
c750815e 394 select CPU_ARM926T
4af6fee1 395 select ARM_VIC
2fcfe6b8 396 select GENERIC_CLOCKEVENTS
f999b8bd 397 help
4af6fee1
DS
398 This enables support for systems based on the Hilscher NetX Soc
399
400config ARCH_H720X
401 bool "Hynix HMS720x-based"
c750815e 402 select CPU_ARM720T
4af6fee1 403 select ISA_DMA_API
5cfc8ee0 404 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
405 help
406 This enables support for systems based on the Hynix HMS720x
407
3b938be6
RK
408config ARCH_IOP13XX
409 bool "IOP13xx-based"
410 depends on MMU
c750815e 411 select CPU_XSC3
3b938be6
RK
412 select PLAT_IOP
413 select PCI
414 select ARCH_SUPPORTS_MSI
8d5796d2 415 select VMSPLIT_1G
3b938be6
RK
416 help
417 Support for Intel's IOP13XX (XScale) family of processors.
418
3f7e5815
LB
419config ARCH_IOP32X
420 bool "IOP32x-based"
a4f7e763 421 depends on MMU
c750815e 422 select CPU_XSCALE
7ae1f7ec 423 select PLAT_IOP
f7e68bbf 424 select PCI
bb2b180c 425 select ARCH_REQUIRE_GPIOLIB
f999b8bd 426 help
3f7e5815
LB
427 Support for Intel's 80219 and IOP32X (XScale) family of
428 processors.
429
430config ARCH_IOP33X
431 bool "IOP33x-based"
432 depends on MMU
c750815e 433 select CPU_XSCALE
7ae1f7ec 434 select PLAT_IOP
3f7e5815 435 select PCI
bb2b180c 436 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
437 help
438 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 439
3b938be6
RK
440config ARCH_IXP23XX
441 bool "IXP23XX-based"
a4f7e763 442 depends on MMU
c750815e 443 select CPU_XSC3
3b938be6 444 select PCI
5cfc8ee0 445 select ARCH_USES_GETTIMEOFFSET
f999b8bd 446 help
3b938be6 447 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
448
449config ARCH_IXP2000
450 bool "IXP2400/2800-based"
a4f7e763 451 depends on MMU
c750815e 452 select CPU_XSCALE
f7e68bbf 453 select PCI
5cfc8ee0 454 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
455 help
456 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 457
3b938be6
RK
458config ARCH_IXP4XX
459 bool "IXP4xx-based"
a4f7e763 460 depends on MMU
234b6ced 461 select CLKSRC_MMIO
c750815e 462 select CPU_XSCALE
8858e9af 463 select GENERIC_GPIO
3b938be6 464 select GENERIC_CLOCKEVENTS
5b0d495c 465 select HAVE_SCHED_CLOCK
0b05da72 466 select MIGHT_HAVE_PCI
485bdde7 467 select DMABOUNCE if PCI
c4713074 468 help
3b938be6 469 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 470
edabd38e
SB
471config ARCH_DOVE
472 bool "Marvell Dove"
7b769bb3 473 select CPU_V7
edabd38e 474 select PCI
edabd38e 475 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
476 select GENERIC_CLOCKEVENTS
477 select PLAT_ORION
478 help
479 Support for the Marvell Dove SoC 88AP510
480
651c74c7
SB
481config ARCH_KIRKWOOD
482 bool "Marvell Kirkwood"
c750815e 483 select CPU_FEROCEON
651c74c7 484 select PCI
a8865655 485 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
486 select GENERIC_CLOCKEVENTS
487 select PLAT_ORION
488 help
489 Support for the following Marvell Kirkwood series SoCs:
490 88F6180, 88F6192 and 88F6281.
491
777f9beb
LB
492config ARCH_LOKI
493 bool "Marvell Loki (88RC8480)"
c750815e 494 select CPU_FEROCEON
777f9beb
LB
495 select GENERIC_CLOCKEVENTS
496 select PLAT_ORION
497 help
498 Support for the Marvell Loki (88RC8480) SoC.
499
40805949
KW
500config ARCH_LPC32XX
501 bool "NXP LPC32XX"
234b6ced 502 select CLKSRC_MMIO
40805949
KW
503 select CPU_ARM926T
504 select ARCH_REQUIRE_GPIOLIB
505 select HAVE_IDE
506 select ARM_AMBA
507 select USB_ARCH_HAS_OHCI
6d803ba7 508 select CLKDEV_LOOKUP
40805949
KW
509 select GENERIC_TIME
510 select GENERIC_CLOCKEVENTS
511 help
512 Support for the NXP LPC32XX family of processors
513
794d15b2
SS
514config ARCH_MV78XX0
515 bool "Marvell MV78xx0"
c750815e 516 select CPU_FEROCEON
794d15b2 517 select PCI
a8865655 518 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
519 select GENERIC_CLOCKEVENTS
520 select PLAT_ORION
521 help
522 Support for the following Marvell MV78xx0 series SoCs:
523 MV781x0, MV782x0.
524
9dd0b194 525config ARCH_ORION5X
585cf175
TP
526 bool "Marvell Orion"
527 depends on MMU
c750815e 528 select CPU_FEROCEON
038ee083 529 select PCI
a8865655 530 select ARCH_REQUIRE_GPIOLIB
51cbff1d 531 select GENERIC_CLOCKEVENTS
69b02f6a 532 select PLAT_ORION
585cf175 533 help
9dd0b194 534 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 535 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 536 Orion-2 (5281), Orion-1-90 (6183).
585cf175 537
788c9700 538config ARCH_MMP
2f7e8fae 539 bool "Marvell PXA168/910/MMP2"
788c9700 540 depends on MMU
788c9700 541 select ARCH_REQUIRE_GPIOLIB
6d803ba7 542 select CLKDEV_LOOKUP
788c9700 543 select GENERIC_CLOCKEVENTS
28bb7bc6 544 select HAVE_SCHED_CLOCK
788c9700
RK
545 select TICK_ONESHOT
546 select PLAT_PXA
0bd86961 547 select SPARSE_IRQ
788c9700 548 help
2f7e8fae 549 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
550
551config ARCH_KS8695
552 bool "Micrel/Kendin KS8695"
553 select CPU_ARM922T
98830bc9 554 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 555 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
556 help
557 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
558 System-on-Chip devices.
559
788c9700
RK
560config ARCH_W90X900
561 bool "Nuvoton W90X900 CPU"
562 select CPU_ARM926T
c52d3d68 563 select ARCH_REQUIRE_GPIOLIB
6d803ba7 564 select CLKDEV_LOOKUP
6fa5d5f7 565 select CLKSRC_MMIO
58b5369e 566 select GENERIC_CLOCKEVENTS
788c9700 567 help
a8bc4ead 568 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
569 At present, the w90x900 has been renamed nuc900, regarding
570 the ARM series product line, you can login the following
571 link address to know more.
572
573 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
574 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 575
a62e9030 576config ARCH_NUC93X
577 bool "Nuvoton NUC93X CPU"
578 select CPU_ARM926T
6d803ba7 579 select CLKDEV_LOOKUP
a62e9030 580 help
581 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
582 low-power and high performance MPEG-4/JPEG multimedia controller chip.
583
c5f80065
EG
584config ARCH_TEGRA
585 bool "NVIDIA Tegra"
4073723a 586 select CLKDEV_LOOKUP
234b6ced 587 select CLKSRC_MMIO
c5f80065
EG
588 select GENERIC_TIME
589 select GENERIC_CLOCKEVENTS
590 select GENERIC_GPIO
591 select HAVE_CLK
e3f4c0ab 592 select HAVE_SCHED_CLOCK
c5f80065 593 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 594 select ARCH_HAS_CPUFREQ
c5f80065
EG
595 help
596 This enables support for NVIDIA Tegra based systems (Tegra APX,
597 Tegra 6xx and Tegra 2 series).
598
4af6fee1
DS
599config ARCH_PNX4008
600 bool "Philips Nexperia PNX4008 Mobile"
c750815e 601 select CPU_ARM926T
6d803ba7 602 select CLKDEV_LOOKUP
5cfc8ee0 603 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
604 help
605 This enables support for Philips PNX4008 mobile platform.
606
1da177e4 607config ARCH_PXA
2c8086a5 608 bool "PXA2xx/PXA3xx-based"
a4f7e763 609 depends on MMU
034d2f5a 610 select ARCH_MTD_XIP
89c52ed4 611 select ARCH_HAS_CPUFREQ
6d803ba7 612 select CLKDEV_LOOKUP
234b6ced 613 select CLKSRC_MMIO
7444a72e 614 select ARCH_REQUIRE_GPIOLIB
981d0f39 615 select GENERIC_CLOCKEVENTS
7ce83018 616 select HAVE_SCHED_CLOCK
a88264c2 617 select TICK_ONESHOT
bd5ce433 618 select PLAT_PXA
6ac6b817 619 select SPARSE_IRQ
f999b8bd 620 help
2c8086a5 621 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 622
788c9700
RK
623config ARCH_MSM
624 bool "Qualcomm MSM"
4b536b8d 625 select HAVE_CLK
49cbe786 626 select GENERIC_CLOCKEVENTS
923a081c 627 select ARCH_REQUIRE_GPIOLIB
bd32344a 628 select CLKDEV_LOOKUP
49cbe786 629 help
4b53eb4f
DW
630 Support for Qualcomm MSM/QSD based systems. This runs on the
631 apps processor of the MSM/QSD and depends on a shared memory
632 interface to the modem processor which runs the baseband
633 stack and controls some vital subsystems
634 (clock and power control, etc).
49cbe786 635
c793c1b0 636config ARCH_SHMOBILE
6d72ad35
PM
637 bool "Renesas SH-Mobile / R-Mobile"
638 select HAVE_CLK
5e93c6b4 639 select CLKDEV_LOOKUP
6d72ad35
PM
640 select GENERIC_CLOCKEVENTS
641 select NO_IOPORT
642 select SPARSE_IRQ
60f1435c 643 select MULTI_IRQ_HANDLER
c793c1b0 644 help
6d72ad35 645 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 646
1da177e4
LT
647config ARCH_RPC
648 bool "RiscPC"
649 select ARCH_ACORN
650 select FIQ
651 select TIMER_ACORN
a08b6b79 652 select ARCH_MAY_HAVE_PC_FDC
341eb781 653 select HAVE_PATA_PLATFORM
065909b9 654 select ISA_DMA_API
5ea81769 655 select NO_IOPORT
07f841b7 656 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 657 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
658 help
659 On the Acorn Risc-PC, Linux can support the internal IDE disk and
660 CD-ROM interface, serial and parallel port, and the floppy drive.
661
662config ARCH_SA1100
663 bool "SA1100-based"
234b6ced 664 select CLKSRC_MMIO
c750815e 665 select CPU_SA1100
f7e68bbf 666 select ISA
05944d74 667 select ARCH_SPARSEMEM_ENABLE
034d2f5a 668 select ARCH_MTD_XIP
89c52ed4 669 select ARCH_HAS_CPUFREQ
1937f5b9 670 select CPU_FREQ
3e238be2 671 select GENERIC_CLOCKEVENTS
9483a578 672 select HAVE_CLK
5094b92f 673 select HAVE_SCHED_CLOCK
3e238be2 674 select TICK_ONESHOT
7444a72e 675 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
676 help
677 Support for StrongARM 11x0 based boards.
1da177e4
LT
678
679config ARCH_S3C2410
63b1f51b 680 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 681 select GENERIC_GPIO
9d56c02a 682 select ARCH_HAS_CPUFREQ
9483a578 683 select HAVE_CLK
5cfc8ee0 684 select ARCH_USES_GETTIMEOFFSET
20676c15 685 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
686 help
687 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
688 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 689 the Samsung SMDK2410 development board (and derivatives).
1da177e4 690
63b1f51b 691 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 692 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
693 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
694
a08ab637
BD
695config ARCH_S3C64XX
696 bool "Samsung S3C64XX"
89f1fa08 697 select PLAT_SAMSUNG
89f0ce72 698 select CPU_V6
89f0ce72 699 select ARM_VIC
a08ab637 700 select HAVE_CLK
89f0ce72 701 select NO_IOPORT
5cfc8ee0 702 select ARCH_USES_GETTIMEOFFSET
89c52ed4 703 select ARCH_HAS_CPUFREQ
89f0ce72
BD
704 select ARCH_REQUIRE_GPIOLIB
705 select SAMSUNG_CLKSRC
706 select SAMSUNG_IRQ_VIC_TIMER
707 select SAMSUNG_IRQ_UART
708 select S3C_GPIO_TRACK
709 select S3C_GPIO_PULL_UPDOWN
710 select S3C_GPIO_CFG_S3C24XX
711 select S3C_GPIO_CFG_S3C64XX
712 select S3C_DEV_NAND
713 select USB_ARCH_HAS_OHCI
714 select SAMSUNG_GPIOLIB_4BIT
20676c15 715 select HAVE_S3C2410_I2C if I2C
c39d8d55 716 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
717 help
718 Samsung S3C64XX series based systems
719
49b7a491
KK
720config ARCH_S5P64X0
721 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
722 select CPU_V6
723 select GENERIC_GPIO
724 select HAVE_CLK
c39d8d55 725 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
726 select GENERIC_CLOCKEVENTS
727 select HAVE_SCHED_CLOCK
20676c15 728 select HAVE_S3C2410_I2C if I2C
754961a8 729 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 730 help
49b7a491
KK
731 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
732 SMDK6450.
c4ffccdd 733
550db7f1
KK
734config ARCH_S5P6442
735 bool "Samsung S5P6442"
736 select CPU_V6
737 select GENERIC_GPIO
738 select HAVE_CLK
925c68cd 739 select ARCH_USES_GETTIMEOFFSET
c39d8d55 740 select HAVE_S3C2410_WATCHDOG if WATCHDOG
550db7f1
KK
741 help
742 Samsung S5P6442 CPU based systems
743
acc84707
MS
744config ARCH_S5PC100
745 bool "Samsung S5PC100"
5a7652f2
BM
746 select GENERIC_GPIO
747 select HAVE_CLK
748 select CPU_V7
d6d502fa 749 select ARM_L1_CACHE_SHIFT_6
925c68cd 750 select ARCH_USES_GETTIMEOFFSET
20676c15 751 select HAVE_S3C2410_I2C if I2C
754961a8 752 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 753 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 754 help
acc84707 755 Samsung S5PC100 series based systems
5a7652f2 756
170f4e42
KK
757config ARCH_S5PV210
758 bool "Samsung S5PV210/S5PC110"
759 select CPU_V7
eecb6a84 760 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
761 select GENERIC_GPIO
762 select HAVE_CLK
763 select ARM_L1_CACHE_SHIFT_6
d8144aea 764 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
765 select GENERIC_CLOCKEVENTS
766 select HAVE_SCHED_CLOCK
20676c15 767 select HAVE_S3C2410_I2C if I2C
754961a8 768 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 769 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
770 help
771 Samsung S5PV210/S5PC110 series based systems
772
10606aad
KK
773config ARCH_EXYNOS4
774 bool "Samsung EXYNOS4"
cc0e72b8 775 select CPU_V7
f567fa6f 776 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
777 select GENERIC_GPIO
778 select HAVE_CLK
b333fb16 779 select ARCH_HAS_CPUFREQ
cc0e72b8 780 select GENERIC_CLOCKEVENTS
754961a8 781 select HAVE_S3C_RTC if RTC_CLASS
20676c15 782 select HAVE_S3C2410_I2C if I2C
c39d8d55 783 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 784 help
10606aad 785 Samsung EXYNOS4 series based systems
cc0e72b8 786
1da177e4
LT
787config ARCH_SHARK
788 bool "Shark"
c750815e 789 select CPU_SA110
f7e68bbf
RK
790 select ISA
791 select ISA_DMA
3bca103a 792 select ZONE_DMA
f7e68bbf 793 select PCI
5cfc8ee0 794 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
795 help
796 Support for the StrongARM based Digital DNARD machine, also known
797 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 798
83ef3338
HK
799config ARCH_TCC_926
800 bool "Telechips TCC ARM926-based systems"
234b6ced 801 select CLKSRC_MMIO
83ef3338
HK
802 select CPU_ARM926T
803 select HAVE_CLK
6d803ba7 804 select CLKDEV_LOOKUP
83ef3338
HK
805 select GENERIC_CLOCKEVENTS
806 help
807 Support for Telechips TCC ARM926-based systems.
808
d98aac75
LW
809config ARCH_U300
810 bool "ST-Ericsson U300 Series"
811 depends on MMU
234b6ced 812 select CLKSRC_MMIO
d98aac75 813 select CPU_ARM926T
5c21b7ca 814 select HAVE_SCHED_CLOCK
bc581770 815 select HAVE_TCM
d98aac75
LW
816 select ARM_AMBA
817 select ARM_VIC
d98aac75 818 select GENERIC_CLOCKEVENTS
6d803ba7 819 select CLKDEV_LOOKUP
d98aac75
LW
820 select GENERIC_GPIO
821 help
822 Support for ST-Ericsson U300 series mobile platforms.
823
ccf50e23
RK
824config ARCH_U8500
825 bool "ST-Ericsson U8500 Series"
826 select CPU_V7
827 select ARM_AMBA
ccf50e23 828 select GENERIC_CLOCKEVENTS
6d803ba7 829 select CLKDEV_LOOKUP
94bdc0e2 830 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 831 select ARCH_HAS_CPUFREQ
ccf50e23
RK
832 help
833 Support for ST-Ericsson's Ux500 architecture
834
835config ARCH_NOMADIK
836 bool "STMicroelectronics Nomadik"
837 select ARM_AMBA
838 select ARM_VIC
839 select CPU_ARM926T
6d803ba7 840 select CLKDEV_LOOKUP
ccf50e23 841 select GENERIC_CLOCKEVENTS
ccf50e23
RK
842 select ARCH_REQUIRE_GPIOLIB
843 help
844 Support for the Nomadik platform by ST-Ericsson
845
7c6337e2
KH
846config ARCH_DAVINCI
847 bool "TI DaVinci"
7c6337e2 848 select GENERIC_CLOCKEVENTS
dce1115b 849 select ARCH_REQUIRE_GPIOLIB
3bca103a 850 select ZONE_DMA
9232fcc9 851 select HAVE_IDE
6d803ba7 852 select CLKDEV_LOOKUP
20e9969b 853 select GENERIC_ALLOCATOR
dc7ad3b3 854 select GENERIC_IRQ_CHIP
ae88e05a 855 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
856 help
857 Support for TI's DaVinci platform.
858
3b938be6
RK
859config ARCH_OMAP
860 bool "TI OMAP"
9483a578 861 select HAVE_CLK
7444a72e 862 select ARCH_REQUIRE_GPIOLIB
89c52ed4 863 select ARCH_HAS_CPUFREQ
06cad098 864 select GENERIC_CLOCKEVENTS
dc548fbb 865 select HAVE_SCHED_CLOCK
9af915da 866 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 867 help
6e457bb0 868 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 869
cee37e50
VK
870config PLAT_SPEAR
871 bool "ST SPEAr"
872 select ARM_AMBA
873 select ARCH_REQUIRE_GPIOLIB
6d803ba7 874 select CLKDEV_LOOKUP
d6e15d78 875 select CLKSRC_MMIO
cee37e50 876 select GENERIC_CLOCKEVENTS
cee37e50
VK
877 select HAVE_CLK
878 help
879 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
880
21f47fbc
AC
881config ARCH_VT8500
882 bool "VIA/WonderMedia 85xx"
883 select CPU_ARM926T
884 select GENERIC_GPIO
885 select ARCH_HAS_CPUFREQ
886 select GENERIC_CLOCKEVENTS
887 select ARCH_REQUIRE_GPIOLIB
888 select HAVE_PWM
889 help
890 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1da177e4
LT
891endchoice
892
ccf50e23
RK
893#
894# This is sorted alphabetically by mach-* pathname. However, plat-*
895# Kconfigs may be included either alphabetically (according to the
896# plat- suffix) or along side the corresponding mach-* source.
897#
95b8f20f
RK
898source "arch/arm/mach-at91/Kconfig"
899
900source "arch/arm/mach-bcmring/Kconfig"
901
1da177e4
LT
902source "arch/arm/mach-clps711x/Kconfig"
903
d94f944e
AV
904source "arch/arm/mach-cns3xxx/Kconfig"
905
95b8f20f
RK
906source "arch/arm/mach-davinci/Kconfig"
907
908source "arch/arm/mach-dove/Kconfig"
909
e7736d47
LB
910source "arch/arm/mach-ep93xx/Kconfig"
911
1da177e4
LT
912source "arch/arm/mach-footbridge/Kconfig"
913
59d3a193
PZ
914source "arch/arm/mach-gemini/Kconfig"
915
95b8f20f
RK
916source "arch/arm/mach-h720x/Kconfig"
917
1da177e4
LT
918source "arch/arm/mach-integrator/Kconfig"
919
3f7e5815
LB
920source "arch/arm/mach-iop32x/Kconfig"
921
922source "arch/arm/mach-iop33x/Kconfig"
1da177e4 923
285f5fa7
DW
924source "arch/arm/mach-iop13xx/Kconfig"
925
1da177e4
LT
926source "arch/arm/mach-ixp4xx/Kconfig"
927
928source "arch/arm/mach-ixp2000/Kconfig"
929
c4713074
LB
930source "arch/arm/mach-ixp23xx/Kconfig"
931
95b8f20f
RK
932source "arch/arm/mach-kirkwood/Kconfig"
933
934source "arch/arm/mach-ks8695/Kconfig"
935
777f9beb
LB
936source "arch/arm/mach-loki/Kconfig"
937
40805949
KW
938source "arch/arm/mach-lpc32xx/Kconfig"
939
95b8f20f
RK
940source "arch/arm/mach-msm/Kconfig"
941
794d15b2
SS
942source "arch/arm/mach-mv78xx0/Kconfig"
943
95b8f20f 944source "arch/arm/plat-mxc/Kconfig"
1da177e4 945
1d3f33d5
SG
946source "arch/arm/mach-mxs/Kconfig"
947
95b8f20f 948source "arch/arm/mach-netx/Kconfig"
49cbe786 949
95b8f20f
RK
950source "arch/arm/mach-nomadik/Kconfig"
951source "arch/arm/plat-nomadik/Kconfig"
952
186f93ea 953source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 954
d48af15e
TL
955source "arch/arm/plat-omap/Kconfig"
956
957source "arch/arm/mach-omap1/Kconfig"
1da177e4 958
1dbae815
TL
959source "arch/arm/mach-omap2/Kconfig"
960
9dd0b194 961source "arch/arm/mach-orion5x/Kconfig"
585cf175 962
95b8f20f
RK
963source "arch/arm/mach-pxa/Kconfig"
964source "arch/arm/plat-pxa/Kconfig"
585cf175 965
95b8f20f
RK
966source "arch/arm/mach-mmp/Kconfig"
967
968source "arch/arm/mach-realview/Kconfig"
969
970source "arch/arm/mach-sa1100/Kconfig"
edabd38e 971
cf383678 972source "arch/arm/plat-samsung/Kconfig"
a21765a7 973source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 974source "arch/arm/plat-s5p/Kconfig"
a21765a7 975
cee37e50 976source "arch/arm/plat-spear/Kconfig"
a21765a7 977
83ef3338
HK
978source "arch/arm/plat-tcc/Kconfig"
979
a21765a7
BD
980if ARCH_S3C2410
981source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 982source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 983source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 984source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 985source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 986source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 987endif
1da177e4 988
a08ab637 989if ARCH_S3C64XX
431107ea 990source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
991endif
992
49b7a491 993source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 994
550db7f1 995source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 996
5a7652f2 997source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 998
170f4e42
KK
999source "arch/arm/mach-s5pv210/Kconfig"
1000
10606aad 1001source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 1002
882d01f9 1003source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1004
c5f80065
EG
1005source "arch/arm/mach-tegra/Kconfig"
1006
95b8f20f 1007source "arch/arm/mach-u300/Kconfig"
1da177e4 1008
95b8f20f 1009source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1010
1011source "arch/arm/mach-versatile/Kconfig"
1012
ceade897 1013source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1014source "arch/arm/plat-versatile/Kconfig"
ceade897 1015
21f47fbc
AC
1016source "arch/arm/mach-vt8500/Kconfig"
1017
7ec80ddf 1018source "arch/arm/mach-w90x900/Kconfig"
1019
1da177e4
LT
1020# Definitions to make life easier
1021config ARCH_ACORN
1022 bool
1023
7ae1f7ec
LB
1024config PLAT_IOP
1025 bool
469d3044 1026 select GENERIC_CLOCKEVENTS
08f26b1e 1027 select HAVE_SCHED_CLOCK
7ae1f7ec 1028
69b02f6a
LB
1029config PLAT_ORION
1030 bool
bfe45e0b 1031 select CLKSRC_MMIO
dc7ad3b3 1032 select GENERIC_IRQ_CHIP
f06a1624 1033 select HAVE_SCHED_CLOCK
69b02f6a 1034
bd5ce433
EM
1035config PLAT_PXA
1036 bool
1037
f4b8b319
RK
1038config PLAT_VERSATILE
1039 bool
1040
e3887714
RK
1041config ARM_TIMER_SP804
1042 bool
bfe45e0b 1043 select CLKSRC_MMIO
e3887714 1044
1da177e4
LT
1045source arch/arm/mm/Kconfig
1046
afe4b25e
LB
1047config IWMMXT
1048 bool "Enable iWMMXt support"
ef6c8445
HZ
1049 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1050 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1051 help
1052 Enable support for iWMMXt context switching at run time if
1053 running on a CPU that supports it.
1054
1da177e4
LT
1055# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1056config XSCALE_PMU
1057 bool
1058 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1059 default y
1060
0f4f0672 1061config CPU_HAS_PMU
e399b1a4 1062 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1063 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1064 default y
1065 bool
1066
52108641 1067config MULTI_IRQ_HANDLER
1068 bool
1069 help
1070 Allow each machine to specify it's own IRQ handler at run time.
1071
3b93e7b0
HC
1072if !MMU
1073source "arch/arm/Kconfig-nommu"
1074endif
1075
9cba3ccc
CM
1076config ARM_ERRATA_411920
1077 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1078 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1079 help
1080 Invalidation of the Instruction Cache operation can
1081 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1082 It does not affect the MPCore. This option enables the ARM Ltd.
1083 recommended workaround.
1084
7ce236fc
CM
1085config ARM_ERRATA_430973
1086 bool "ARM errata: Stale prediction on replaced interworking branch"
1087 depends on CPU_V7
1088 help
1089 This option enables the workaround for the 430973 Cortex-A8
1090 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1091 interworking branch is replaced with another code sequence at the
1092 same virtual address, whether due to self-modifying code or virtual
1093 to physical address re-mapping, Cortex-A8 does not recover from the
1094 stale interworking branch prediction. This results in Cortex-A8
1095 executing the new code sequence in the incorrect ARM or Thumb state.
1096 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1097 and also flushes the branch target cache at every context switch.
1098 Note that setting specific bits in the ACTLR register may not be
1099 available in non-secure mode.
1100
855c551f
CM
1101config ARM_ERRATA_458693
1102 bool "ARM errata: Processor deadlock when a false hazard is created"
1103 depends on CPU_V7
1104 help
1105 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1106 erratum. For very specific sequences of memory operations, it is
1107 possible for a hazard condition intended for a cache line to instead
1108 be incorrectly associated with a different cache line. This false
1109 hazard might then cause a processor deadlock. The workaround enables
1110 the L1 caching of the NEON accesses and disables the PLD instruction
1111 in the ACTLR register. Note that setting specific bits in the ACTLR
1112 register may not be available in non-secure mode.
1113
0516e464
CM
1114config ARM_ERRATA_460075
1115 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1116 depends on CPU_V7
1117 help
1118 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1119 erratum. Any asynchronous access to the L2 cache may encounter a
1120 situation in which recent store transactions to the L2 cache are lost
1121 and overwritten with stale memory contents from external memory. The
1122 workaround disables the write-allocate mode for the L2 cache via the
1123 ACTLR register. Note that setting specific bits in the ACTLR register
1124 may not be available in non-secure mode.
1125
9f05027c
WD
1126config ARM_ERRATA_742230
1127 bool "ARM errata: DMB operation may be faulty"
1128 depends on CPU_V7 && SMP
1129 help
1130 This option enables the workaround for the 742230 Cortex-A9
1131 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1132 between two write operations may not ensure the correct visibility
1133 ordering of the two writes. This workaround sets a specific bit in
1134 the diagnostic register of the Cortex-A9 which causes the DMB
1135 instruction to behave as a DSB, ensuring the correct behaviour of
1136 the two writes.
1137
a672e99b
WD
1138config ARM_ERRATA_742231
1139 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1140 depends on CPU_V7 && SMP
1141 help
1142 This option enables the workaround for the 742231 Cortex-A9
1143 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1144 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1145 accessing some data located in the same cache line, may get corrupted
1146 data due to bad handling of the address hazard when the line gets
1147 replaced from one of the CPUs at the same time as another CPU is
1148 accessing it. This workaround sets specific bits in the diagnostic
1149 register of the Cortex-A9 which reduces the linefill issuing
1150 capabilities of the processor.
1151
9e65582a
SS
1152config PL310_ERRATA_588369
1153 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1154 depends on CACHE_L2X0
9e65582a
SS
1155 help
1156 The PL310 L2 cache controller implements three types of Clean &
1157 Invalidate maintenance operations: by Physical Address
1158 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1159 They are architecturally defined to behave as the execution of a
1160 clean operation followed immediately by an invalidate operation,
1161 both performing to the same memory location. This functionality
1162 is not correctly implemented in PL310 as clean lines are not
2839e06c 1163 invalidated as a result of these operations.
cdf357f1
WD
1164
1165config ARM_ERRATA_720789
1166 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1167 depends on CPU_V7 && SMP
1168 help
1169 This option enables the workaround for the 720789 Cortex-A9 (prior to
1170 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1171 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1172 As a consequence of this erratum, some TLB entries which should be
1173 invalidated are not, resulting in an incoherency in the system page
1174 tables. The workaround changes the TLB flushing routines to invalidate
1175 entries regardless of the ASID.
475d92fc 1176
1f0090a1
RK
1177config PL310_ERRATA_727915
1178 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1179 depends on CACHE_L2X0
1180 help
1181 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1182 operation (offset 0x7FC). This operation runs in background so that
1183 PL310 can handle normal accesses while it is in progress. Under very
1184 rare circumstances, due to this erratum, write data can be lost when
1185 PL310 treats a cacheable write transaction during a Clean &
1186 Invalidate by Way operation.
1187
475d92fc
WD
1188config ARM_ERRATA_743622
1189 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1190 depends on CPU_V7
1191 help
1192 This option enables the workaround for the 743622 Cortex-A9
1193 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1194 optimisation in the Cortex-A9 Store Buffer may lead to data
1195 corruption. This workaround sets a specific bit in the diagnostic
1196 register of the Cortex-A9 which disables the Store Buffer
1197 optimisation, preventing the defect from occurring. This has no
1198 visible impact on the overall performance or power consumption of the
1199 processor.
1200
9a27c27c
WD
1201config ARM_ERRATA_751472
1202 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1203 depends on CPU_V7 && SMP
1204 help
1205 This option enables the workaround for the 751472 Cortex-A9 (prior
1206 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1207 completion of a following broadcasted operation if the second
1208 operation is received by a CPU before the ICIALLUIS has completed,
1209 potentially leading to corrupted entries in the cache or TLB.
1210
885028e4
SK
1211config ARM_ERRATA_753970
1212 bool "ARM errata: cache sync operation may be faulty"
1213 depends on CACHE_PL310
1214 help
1215 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1216
1217 Under some condition the effect of cache sync operation on
1218 the store buffer still remains when the operation completes.
1219 This means that the store buffer is always asked to drain and
1220 this prevents it from merging any further writes. The workaround
1221 is to replace the normal offset of cache sync operation (0x730)
1222 by another offset targeting an unmapped PL310 register 0x740.
1223 This has the same effect as the cache sync operation: store buffer
1224 drain and waiting for all buffers empty.
1225
fcbdc5fe
WD
1226config ARM_ERRATA_754322
1227 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1228 depends on CPU_V7
1229 help
1230 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1231 r3p*) erratum. A speculative memory access may cause a page table walk
1232 which starts prior to an ASID switch but completes afterwards. This
1233 can populate the micro-TLB with a stale entry which may be hit with
1234 the new ASID. This workaround places two dsb instructions in the mm
1235 switching code so that no page table walks can cross the ASID switch.
1236
5dab26af
WD
1237config ARM_ERRATA_754327
1238 bool "ARM errata: no automatic Store Buffer drain"
1239 depends on CPU_V7 && SMP
1240 help
1241 This option enables the workaround for the 754327 Cortex-A9 (prior to
1242 r2p0) erratum. The Store Buffer does not have any automatic draining
1243 mechanism and therefore a livelock may occur if an external agent
1244 continuously polls a memory location waiting to observe an update.
1245 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1246 written polling loops from denying visibility of updates to memory.
1247
1da177e4
LT
1248endmenu
1249
1250source "arch/arm/common/Kconfig"
1251
1da177e4
LT
1252menu "Bus support"
1253
1254config ARM_AMBA
1255 bool
1256
1257config ISA
1258 bool
1da177e4
LT
1259 help
1260 Find out whether you have ISA slots on your motherboard. ISA is the
1261 name of a bus system, i.e. the way the CPU talks to the other stuff
1262 inside your box. Other bus systems are PCI, EISA, MicroChannel
1263 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1264 newer boards don't support it. If you have ISA, say Y, otherwise N.
1265
065909b9 1266# Select ISA DMA controller support
1da177e4
LT
1267config ISA_DMA
1268 bool
065909b9 1269 select ISA_DMA_API
1da177e4 1270
065909b9 1271# Select ISA DMA interface
5cae841b
AV
1272config ISA_DMA_API
1273 bool
5cae841b 1274
1da177e4 1275config PCI
0b05da72 1276 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1277 help
1278 Find out whether you have a PCI motherboard. PCI is the name of a
1279 bus system, i.e. the way the CPU talks to the other stuff inside
1280 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1281 VESA. If you have PCI, say Y, otherwise N.
1282
52882173
AV
1283config PCI_DOMAINS
1284 bool
1285 depends on PCI
1286
b080ac8a
MRJ
1287config PCI_NANOENGINE
1288 bool "BSE nanoEngine PCI support"
1289 depends on SA1100_NANOENGINE
1290 help
1291 Enable PCI on the BSE nanoEngine board.
1292
36e23590
MW
1293config PCI_SYSCALL
1294 def_bool PCI
1295
1da177e4
LT
1296# Select the host bridge type
1297config PCI_HOST_VIA82C505
1298 bool
1299 depends on PCI && ARCH_SHARK
1300 default y
1301
a0113a99
MR
1302config PCI_HOST_ITE8152
1303 bool
1304 depends on PCI && MACH_ARMCORE
1305 default y
1306 select DMABOUNCE
1307
1da177e4
LT
1308source "drivers/pci/Kconfig"
1309
1310source "drivers/pcmcia/Kconfig"
1311
1312endmenu
1313
1314menu "Kernel Features"
1315
0567a0c0
KH
1316source "kernel/time/Kconfig"
1317
1da177e4 1318config SMP
bb2d8130 1319 bool "Symmetric Multi-Processing"
fbb4ddac 1320 depends on CPU_V6K || CPU_V7
bc28248e 1321 depends on GENERIC_CLOCKEVENTS
971acb9b 1322 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1323 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1324 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1325 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1326 select USE_GENERIC_SMP_HELPERS
89c3dedf 1327 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1328 help
1329 This enables support for systems with more than one CPU. If you have
1330 a system with only one CPU, like most personal computers, say N. If
1331 you have a system with more than one CPU, say Y.
1332
1333 If you say N here, the kernel will run on single and multiprocessor
1334 machines, but will use only one CPU of a multiprocessor machine. If
1335 you say Y here, the kernel will run on many, but not all, single
1336 processor machines. On a single processor machine, the kernel will
1337 run faster if you say N here.
1338
03502faa 1339 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1340 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1341 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1342
1343 If you don't know what to do here, say N.
1344
f00ec48f
RK
1345config SMP_ON_UP
1346 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1347 depends on EXPERIMENTAL
4d2692a7 1348 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1349 default y
1350 help
1351 SMP kernels contain instructions which fail on non-SMP processors.
1352 Enabling this option allows the kernel to modify itself to make
1353 these instructions safe. Disabling it allows about 1K of space
1354 savings.
1355
1356 If you don't know what to do here, say Y.
1357
a8cbcd92
RK
1358config HAVE_ARM_SCU
1359 bool
1360 depends on SMP
1361 help
1362 This option enables support for the ARM system coherency unit
1363
f32f4ce2
RK
1364config HAVE_ARM_TWD
1365 bool
1366 depends on SMP
15095bb0 1367 select TICK_ONESHOT
f32f4ce2
RK
1368 help
1369 This options enables support for the ARM timer and watchdog unit
1370
8d5796d2
LB
1371choice
1372 prompt "Memory split"
1373 default VMSPLIT_3G
1374 help
1375 Select the desired split between kernel and user memory.
1376
1377 If you are not absolutely sure what you are doing, leave this
1378 option alone!
1379
1380 config VMSPLIT_3G
1381 bool "3G/1G user/kernel split"
1382 config VMSPLIT_2G
1383 bool "2G/2G user/kernel split"
1384 config VMSPLIT_1G
1385 bool "1G/3G user/kernel split"
1386endchoice
1387
1388config PAGE_OFFSET
1389 hex
1390 default 0x40000000 if VMSPLIT_1G
1391 default 0x80000000 if VMSPLIT_2G
1392 default 0xC0000000
1393
1da177e4
LT
1394config NR_CPUS
1395 int "Maximum number of CPUs (2-32)"
1396 range 2 32
1397 depends on SMP
1398 default "4"
1399
a054a811
RK
1400config HOTPLUG_CPU
1401 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1402 depends on SMP && HOTPLUG && EXPERIMENTAL
176bfc44 1403 depends on !ARCH_MSM
a054a811
RK
1404 help
1405 Say Y here to experiment with turning CPUs off and on. CPUs
1406 can be controlled through /sys/devices/system/cpu.
1407
37ee16ae
RK
1408config LOCAL_TIMERS
1409 bool "Use local timer interrupts"
971acb9b 1410 depends on SMP
37ee16ae 1411 default y
30d8bead 1412 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1413 help
1414 Enable support for local timers on SMP platforms, rather then the
1415 legacy IPI broadcast method. Local timers allows the system
1416 accounting to be spread across the timer interval, preventing a
1417 "thundering herd" at every timer tick.
1418
d45a398f 1419source kernel/Kconfig.preempt
1da177e4 1420
f8065813
RK
1421config HZ
1422 int
49b7a491 1423 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
10606aad 1424 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1425 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1426 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1427 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1428 default 100
1429
16c79651 1430config THUMB2_KERNEL
4a50bfe3 1431 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1432 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1433 select AEABI
1434 select ARM_ASM_UNIFIED
1435 help
1436 By enabling this option, the kernel will be compiled in
1437 Thumb-2 mode. A compiler/assembler that understand the unified
1438 ARM-Thumb syntax is needed.
1439
1440 If unsure, say N.
1441
6f685c5c
DM
1442config THUMB2_AVOID_R_ARM_THM_JUMP11
1443 bool "Work around buggy Thumb-2 short branch relocations in gas"
1444 depends on THUMB2_KERNEL && MODULES
1445 default y
1446 help
1447 Various binutils versions can resolve Thumb-2 branches to
1448 locally-defined, preemptible global symbols as short-range "b.n"
1449 branch instructions.
1450
1451 This is a problem, because there's no guarantee the final
1452 destination of the symbol, or any candidate locations for a
1453 trampoline, are within range of the branch. For this reason, the
1454 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1455 relocation in modules at all, and it makes little sense to add
1456 support.
1457
1458 The symptom is that the kernel fails with an "unsupported
1459 relocation" error when loading some modules.
1460
1461 Until fixed tools are available, passing
1462 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1463 code which hits this problem, at the cost of a bit of extra runtime
1464 stack usage in some cases.
1465
1466 The problem is described in more detail at:
1467 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1468
1469 Only Thumb-2 kernels are affected.
1470
1471 Unless you are sure your tools don't have this problem, say Y.
1472
0becb088
CM
1473config ARM_ASM_UNIFIED
1474 bool
1475
704bdda0
NP
1476config AEABI
1477 bool "Use the ARM EABI to compile the kernel"
1478 help
1479 This option allows for the kernel to be compiled using the latest
1480 ARM ABI (aka EABI). This is only useful if you are using a user
1481 space environment that is also compiled with EABI.
1482
1483 Since there are major incompatibilities between the legacy ABI and
1484 EABI, especially with regard to structure member alignment, this
1485 option also changes the kernel syscall calling convention to
1486 disambiguate both ABIs and allow for backward compatibility support
1487 (selected with CONFIG_OABI_COMPAT).
1488
1489 To use this you need GCC version 4.0.0 or later.
1490
6c90c872 1491config OABI_COMPAT
a73a3ff1 1492 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1493 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1494 default y
1495 help
1496 This option preserves the old syscall interface along with the
1497 new (ARM EABI) one. It also provides a compatibility layer to
1498 intercept syscalls that have structure arguments which layout
1499 in memory differs between the legacy ABI and the new ARM EABI
1500 (only for non "thumb" binaries). This option adds a tiny
1501 overhead to all syscalls and produces a slightly larger kernel.
1502 If you know you'll be using only pure EABI user space then you
1503 can say N here. If this option is not selected and you attempt
1504 to execute a legacy ABI binary then the result will be
1505 UNPREDICTABLE (in fact it can be predicted that it won't work
1506 at all). If in doubt say Y.
1507
eb33575c 1508config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1509 bool
e80d6a24 1510
05944d74
RK
1511config ARCH_SPARSEMEM_ENABLE
1512 bool
1513
07a2f737
RK
1514config ARCH_SPARSEMEM_DEFAULT
1515 def_bool ARCH_SPARSEMEM_ENABLE
1516
05944d74 1517config ARCH_SELECT_MEMORY_MODEL
be370302 1518 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1519
053a96ca 1520config HIGHMEM
e8db89a2
RK
1521 bool "High Memory Support"
1522 depends on MMU
053a96ca
NP
1523 help
1524 The address space of ARM processors is only 4 Gigabytes large
1525 and it has to accommodate user address space, kernel address
1526 space as well as some memory mapped IO. That means that, if you
1527 have a large amount of physical memory and/or IO, not all of the
1528 memory can be "permanently mapped" by the kernel. The physical
1529 memory that is not permanently mapped is called "high memory".
1530
1531 Depending on the selected kernel/user memory split, minimum
1532 vmalloc space and actual amount of RAM, you may not need this
1533 option which should result in a slightly faster kernel.
1534
1535 If unsure, say n.
1536
65cec8e3
RK
1537config HIGHPTE
1538 bool "Allocate 2nd-level pagetables from highmem"
1539 depends on HIGHMEM
65cec8e3 1540
1b8873a0
JI
1541config HW_PERF_EVENTS
1542 bool "Enable hardware performance counter support for perf events"
fe166148 1543 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1544 default y
1545 help
1546 Enable hardware performance counter support for perf events. If
1547 disabled, perf events will use software events only.
1548
3f22ab27
DH
1549source "mm/Kconfig"
1550
c1b2d970
MD
1551config FORCE_MAX_ZONEORDER
1552 int "Maximum zone order" if ARCH_SHMOBILE
1553 range 11 64 if ARCH_SHMOBILE
1554 default "9" if SA1111
1555 default "11"
1556 help
1557 The kernel memory allocator divides physically contiguous memory
1558 blocks into "zones", where each zone is a power of two number of
1559 pages. This option selects the largest power of two that the kernel
1560 keeps in the memory allocator. If you need to allocate very large
1561 blocks of physically contiguous memory, then you may need to
1562 increase this value.
1563
1564 This config option is actually maximum order plus one. For example,
1565 a value of 11 means that the largest free memory block is 2^10 pages.
1566
1da177e4
LT
1567config LEDS
1568 bool "Timer and CPU usage LEDs"
e055d5bf 1569 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1570 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1571 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1572 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1573 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1574 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1575 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1576 help
1577 If you say Y here, the LEDs on your machine will be used
1578 to provide useful information about your current system status.
1579
1580 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1581 be able to select which LEDs are active using the options below. If
1582 you are compiling a kernel for the EBSA-110 or the LART however, the
1583 red LED will simply flash regularly to indicate that the system is
1584 still functional. It is safe to say Y here if you have a CATS
1585 system, but the driver will do nothing.
1586
1587config LEDS_TIMER
1588 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1589 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1590 || MACH_OMAP_PERSEUS2
1da177e4 1591 depends on LEDS
0567a0c0 1592 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1593 default y if ARCH_EBSA110
1594 help
1595 If you say Y here, one of the system LEDs (the green one on the
1596 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1597 will flash regularly to indicate that the system is still
1598 operational. This is mainly useful to kernel hackers who are
1599 debugging unstable kernels.
1600
1601 The LART uses the same LED for both Timer LED and CPU usage LED
1602 functions. You may choose to use both, but the Timer LED function
1603 will overrule the CPU usage LED.
1604
1605config LEDS_CPU
1606 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1607 !ARCH_OMAP) \
1608 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1609 || MACH_OMAP_PERSEUS2
1da177e4
LT
1610 depends on LEDS
1611 help
1612 If you say Y here, the red LED will be used to give a good real
1613 time indication of CPU usage, by lighting whenever the idle task
1614 is not currently executing.
1615
1616 The LART uses the same LED for both Timer LED and CPU usage LED
1617 functions. You may choose to use both, but the Timer LED function
1618 will overrule the CPU usage LED.
1619
1620config ALIGNMENT_TRAP
1621 bool
f12d0d7c 1622 depends on CPU_CP15_MMU
1da177e4 1623 default y if !ARCH_EBSA110
e119bfff 1624 select HAVE_PROC_CPU if PROC_FS
1da177e4 1625 help
84eb8d06 1626 ARM processors cannot fetch/store information which is not
1da177e4
LT
1627 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1628 address divisible by 4. On 32-bit ARM processors, these non-aligned
1629 fetch/store instructions will be emulated in software if you say
1630 here, which has a severe performance impact. This is necessary for
1631 correct operation of some network protocols. With an IP-only
1632 configuration it is safe to say N, otherwise say Y.
1633
39ec58f3
LB
1634config UACCESS_WITH_MEMCPY
1635 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1636 depends on MMU && EXPERIMENTAL
1637 default y if CPU_FEROCEON
1638 help
1639 Implement faster copy_to_user and clear_user methods for CPU
1640 cores where a 8-word STM instruction give significantly higher
1641 memory write throughput than a sequence of individual 32bit stores.
1642
1643 A possible side effect is a slight increase in scheduling latency
1644 between threads sharing the same address space if they invoke
1645 such copy operations with large buffers.
1646
1647 However, if the CPU data cache is using a write-allocate mode,
1648 this option is unlikely to provide any performance gain.
1649
70c70d97
NP
1650config SECCOMP
1651 bool
1652 prompt "Enable seccomp to safely compute untrusted bytecode"
1653 ---help---
1654 This kernel feature is useful for number crunching applications
1655 that may need to compute untrusted bytecode during their
1656 execution. By using pipes or other transports made available to
1657 the process as file descriptors supporting the read/write
1658 syscalls, it's possible to isolate those applications in
1659 their own address space using seccomp. Once seccomp is
1660 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1661 and the task is only allowed to execute a few safe syscalls
1662 defined by each seccomp mode.
1663
c743f380
NP
1664config CC_STACKPROTECTOR
1665 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1666 depends on EXPERIMENTAL
c743f380
NP
1667 help
1668 This option turns on the -fstack-protector GCC feature. This
1669 feature puts, at the beginning of functions, a canary value on
1670 the stack just before the return address, and validates
1671 the value just before actually returning. Stack based buffer
1672 overflows (that need to overwrite this return address) now also
1673 overwrite the canary, which gets detected and the attack is then
1674 neutralized via a kernel panic.
1675 This feature requires gcc version 4.2 or above.
1676
73a65b3f
UKK
1677config DEPRECATED_PARAM_STRUCT
1678 bool "Provide old way to pass kernel parameters"
1679 help
1680 This was deprecated in 2001 and announced to live on for 5 years.
1681 Some old boot loaders still use this way.
1682
1da177e4
LT
1683endmenu
1684
1685menu "Boot options"
1686
1687# Compressed boot loader in ROM. Yes, we really want to ask about
1688# TEXT and BSS so we preserve their values in the config files.
1689config ZBOOT_ROM_TEXT
1690 hex "Compressed ROM boot loader base address"
1691 default "0"
1692 help
1693 The physical address at which the ROM-able zImage is to be
1694 placed in the target. Platforms which normally make use of
1695 ROM-able zImage formats normally set this to a suitable
1696 value in their defconfig file.
1697
1698 If ZBOOT_ROM is not enabled, this has no effect.
1699
1700config ZBOOT_ROM_BSS
1701 hex "Compressed ROM boot loader BSS address"
1702 default "0"
1703 help
f8c440b2
DF
1704 The base address of an area of read/write memory in the target
1705 for the ROM-able zImage which must be available while the
1706 decompressor is running. It must be large enough to hold the
1707 entire decompressed kernel plus an additional 128 KiB.
1708 Platforms which normally make use of ROM-able zImage formats
1709 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1710
1711 If ZBOOT_ROM is not enabled, this has no effect.
1712
1713config ZBOOT_ROM
1714 bool "Compressed boot loader in ROM/flash"
1715 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1716 help
1717 Say Y here if you intend to execute your compressed kernel image
1718 (zImage) directly from ROM or flash. If unsure, say N.
1719
f45b1149
SH
1720config ZBOOT_ROM_MMCIF
1721 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1722 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1723 help
1724 Say Y here to include experimental MMCIF loading code in the
1725 ROM-able zImage. With this enabled it is possible to write the
1726 the ROM-able zImage kernel image to an MMC card and boot the
1727 kernel straight from the reset vector. At reset the processor
1728 Mask ROM will load the first part of the the ROM-able zImage
1729 which in turn loads the rest the kernel image to RAM using the
1730 MMCIF hardware block.
1731
1da177e4
LT
1732config CMDLINE
1733 string "Default kernel command string"
1734 default ""
1735 help
1736 On some architectures (EBSA110 and CATS), there is currently no way
1737 for the boot loader to pass arguments to the kernel. For these
1738 architectures, you should supply some command-line options at build
1739 time by entering them here. As a minimum, you should specify the
1740 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1741
4394c124
VB
1742choice
1743 prompt "Kernel command line type" if CMDLINE != ""
1744 default CMDLINE_FROM_BOOTLOADER
1745
1746config CMDLINE_FROM_BOOTLOADER
1747 bool "Use bootloader kernel arguments if available"
1748 help
1749 Uses the command-line options passed by the boot loader. If
1750 the boot loader doesn't provide any, the default kernel command
1751 string provided in CMDLINE will be used.
1752
1753config CMDLINE_EXTEND
1754 bool "Extend bootloader kernel arguments"
1755 help
1756 The command-line arguments provided by the boot loader will be
1757 appended to the default kernel command string.
1758
92d2040d
AH
1759config CMDLINE_FORCE
1760 bool "Always use the default kernel command string"
92d2040d
AH
1761 help
1762 Always use the default kernel command string, even if the boot
1763 loader passes other arguments to the kernel.
1764 This is useful if you cannot or don't want to change the
1765 command-line options your boot loader passes to the kernel.
4394c124 1766endchoice
92d2040d 1767
1da177e4
LT
1768config XIP_KERNEL
1769 bool "Kernel Execute-In-Place from ROM"
1770 depends on !ZBOOT_ROM
1771 help
1772 Execute-In-Place allows the kernel to run from non-volatile storage
1773 directly addressable by the CPU, such as NOR flash. This saves RAM
1774 space since the text section of the kernel is not loaded from flash
1775 to RAM. Read-write sections, such as the data section and stack,
1776 are still copied to RAM. The XIP kernel is not compressed since
1777 it has to run directly from flash, so it will take more space to
1778 store it. The flash address used to link the kernel object files,
1779 and for storing it, is configuration dependent. Therefore, if you
1780 say Y here, you must know the proper physical address where to
1781 store the kernel image depending on your own flash memory usage.
1782
1783 Also note that the make target becomes "make xipImage" rather than
1784 "make zImage" or "make Image". The final kernel binary to put in
1785 ROM memory will be arch/arm/boot/xipImage.
1786
1787 If unsure, say N.
1788
1789config XIP_PHYS_ADDR
1790 hex "XIP Kernel Physical Location"
1791 depends on XIP_KERNEL
1792 default "0x00080000"
1793 help
1794 This is the physical address in your flash memory the kernel will
1795 be linked for and stored to. This address is dependent on your
1796 own flash usage.
1797
c587e4a6
RP
1798config KEXEC
1799 bool "Kexec system call (EXPERIMENTAL)"
1800 depends on EXPERIMENTAL
1801 help
1802 kexec is a system call that implements the ability to shutdown your
1803 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1804 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1805 you can start any kernel with it, not just Linux.
1806
1807 It is an ongoing process to be certain the hardware in a machine
1808 is properly shutdown, so do not be surprised if this code does not
1809 initially work for you. It may help to enable device hotplugging
1810 support.
1811
4cd9d6f7
RP
1812config ATAGS_PROC
1813 bool "Export atags in procfs"
b98d7291
UL
1814 depends on KEXEC
1815 default y
4cd9d6f7
RP
1816 help
1817 Should the atags used to boot the kernel be exported in an "atags"
1818 file in procfs. Useful with kexec.
1819
cb5d39b3
MW
1820config CRASH_DUMP
1821 bool "Build kdump crash kernel (EXPERIMENTAL)"
1822 depends on EXPERIMENTAL
1823 help
1824 Generate crash dump after being started by kexec. This should
1825 be normally only set in special crash dump kernels which are
1826 loaded in the main kernel with kexec-tools into a specially
1827 reserved region and then later executed after a crash by
1828 kdump/kexec. The crash dump kernel must be compiled to a
1829 memory address not used by the main kernel
1830
1831 For more details see Documentation/kdump/kdump.txt
1832
e69edc79
EM
1833config AUTO_ZRELADDR
1834 bool "Auto calculation of the decompressed kernel image address"
1835 depends on !ZBOOT_ROM && !ARCH_U300
1836 help
1837 ZRELADDR is the physical address where the decompressed kernel
1838 image will be placed. If AUTO_ZRELADDR is selected, the address
1839 will be determined at run-time by masking the current IP with
1840 0xf8000000. This assumes the zImage being placed in the first 128MB
1841 from start of memory.
1842
1da177e4
LT
1843endmenu
1844
ac9d7efc 1845menu "CPU Power Management"
1da177e4 1846
89c52ed4 1847if ARCH_HAS_CPUFREQ
1da177e4
LT
1848
1849source "drivers/cpufreq/Kconfig"
1850
64f102b6
YS
1851config CPU_FREQ_IMX
1852 tristate "CPUfreq driver for i.MX CPUs"
1853 depends on ARCH_MXC && CPU_FREQ
1854 help
1855 This enables the CPUfreq driver for i.MX CPUs.
1856
1da177e4
LT
1857config CPU_FREQ_SA1100
1858 bool
1da177e4
LT
1859
1860config CPU_FREQ_SA1110
1861 bool
1da177e4
LT
1862
1863config CPU_FREQ_INTEGRATOR
1864 tristate "CPUfreq driver for ARM Integrator CPUs"
1865 depends on ARCH_INTEGRATOR && CPU_FREQ
1866 default y
1867 help
1868 This enables the CPUfreq driver for ARM Integrator CPUs.
1869
1870 For details, take a look at <file:Documentation/cpu-freq>.
1871
1872 If in doubt, say Y.
1873
9e2697ff
RK
1874config CPU_FREQ_PXA
1875 bool
1876 depends on CPU_FREQ && ARCH_PXA && PXA25x
1877 default y
1878 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1879
b3748ddd
MB
1880config CPU_FREQ_S3C64XX
1881 bool "CPUfreq support for Samsung S3C64XX CPUs"
1882 depends on CPU_FREQ && CPU_S3C6410
1883
9d56c02a
BD
1884config CPU_FREQ_S3C
1885 bool
1886 help
1887 Internal configuration node for common cpufreq on Samsung SoC
1888
1889config CPU_FREQ_S3C24XX
4a50bfe3 1890 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1891 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1892 select CPU_FREQ_S3C
1893 help
1894 This enables the CPUfreq driver for the Samsung S3C24XX family
1895 of CPUs.
1896
1897 For details, take a look at <file:Documentation/cpu-freq>.
1898
1899 If in doubt, say N.
1900
1901config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1902 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1903 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1904 help
1905 Compile in support for changing the PLL frequency from the
1906 S3C24XX series CPUfreq driver. The PLL takes time to settle
1907 after a frequency change, so by default it is not enabled.
1908
1909 This also means that the PLL tables for the selected CPU(s) will
1910 be built which may increase the size of the kernel image.
1911
1912config CPU_FREQ_S3C24XX_DEBUG
1913 bool "Debug CPUfreq Samsung driver core"
1914 depends on CPU_FREQ_S3C24XX
1915 help
1916 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1917
1918config CPU_FREQ_S3C24XX_IODEBUG
1919 bool "Debug CPUfreq Samsung driver IO timing"
1920 depends on CPU_FREQ_S3C24XX
1921 help
1922 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1923
e6d197a6
BD
1924config CPU_FREQ_S3C24XX_DEBUGFS
1925 bool "Export debugfs for CPUFreq"
1926 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1927 help
1928 Export status information via debugfs.
1929
1da177e4
LT
1930endif
1931
ac9d7efc
RK
1932source "drivers/cpuidle/Kconfig"
1933
1934endmenu
1935
1da177e4
LT
1936menu "Floating point emulation"
1937
1938comment "At least one emulation must be selected"
1939
1940config FPE_NWFPE
1941 bool "NWFPE math emulation"
593c252a 1942 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1943 ---help---
1944 Say Y to include the NWFPE floating point emulator in the kernel.
1945 This is necessary to run most binaries. Linux does not currently
1946 support floating point hardware so you need to say Y here even if
1947 your machine has an FPA or floating point co-processor podule.
1948
1949 You may say N here if you are going to load the Acorn FPEmulator
1950 early in the bootup.
1951
1952config FPE_NWFPE_XP
1953 bool "Support extended precision"
bedf142b 1954 depends on FPE_NWFPE
1da177e4
LT
1955 help
1956 Say Y to include 80-bit support in the kernel floating-point
1957 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1958 Note that gcc does not generate 80-bit operations by default,
1959 so in most cases this option only enlarges the size of the
1960 floating point emulator without any good reason.
1961
1962 You almost surely want to say N here.
1963
1964config FPE_FASTFPE
1965 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1966 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1967 ---help---
1968 Say Y here to include the FAST floating point emulator in the kernel.
1969 This is an experimental much faster emulator which now also has full
1970 precision for the mantissa. It does not support any exceptions.
1971 It is very simple, and approximately 3-6 times faster than NWFPE.
1972
1973 It should be sufficient for most programs. It may be not suitable
1974 for scientific calculations, but you have to check this for yourself.
1975 If you do not feel you need a faster FP emulation you should better
1976 choose NWFPE.
1977
1978config VFP
1979 bool "VFP-format floating point maths"
e399b1a4 1980 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1981 help
1982 Say Y to include VFP support code in the kernel. This is needed
1983 if your hardware includes a VFP unit.
1984
1985 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1986 release notes and additional status information.
1987
1988 Say N if your target does not have VFP hardware.
1989
25ebee02
CM
1990config VFPv3
1991 bool
1992 depends on VFP
1993 default y if CPU_V7
1994
b5872db4
CM
1995config NEON
1996 bool "Advanced SIMD (NEON) Extension support"
1997 depends on VFPv3 && CPU_V7
1998 help
1999 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2000 Extension.
2001
1da177e4
LT
2002endmenu
2003
2004menu "Userspace binary formats"
2005
2006source "fs/Kconfig.binfmt"
2007
2008config ARTHUR
2009 tristate "RISC OS personality"
704bdda0 2010 depends on !AEABI
1da177e4
LT
2011 help
2012 Say Y here to include the kernel code necessary if you want to run
2013 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2014 experimental; if this sounds frightening, say N and sleep in peace.
2015 You can also say M here to compile this support as a module (which
2016 will be called arthur).
2017
2018endmenu
2019
2020menu "Power management options"
2021
eceab4ac 2022source "kernel/power/Kconfig"
1da177e4 2023
f4cb5700 2024config ARCH_SUSPEND_POSSIBLE
5f23188e 2025 depends on !ARCH_S5P64X0 && !ARCH_S5P6442 && !ARCH_S5PC100
6a786182
RK
2026 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2027 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2028 def_bool y
2029
1da177e4
LT
2030endmenu
2031
d5950b43
SR
2032source "net/Kconfig"
2033
ac25150f 2034source "drivers/Kconfig"
1da177e4
LT
2035
2036source "fs/Kconfig"
2037
1da177e4
LT
2038source "arch/arm/Kconfig.debug"
2039
2040source "security/Kconfig"
2041
2042source "crypto/Kconfig"
2043
2044source "lib/Kconfig"