]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm/Kconfig
Merge tag 'pm+acpi-3.15-rc1-3' of git://git.kernel.org/pub/scm/linux/kernel/git/rafae...
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
09f05d85 27 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 28 select HAVE_ARCH_KGDB
91702175 29 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 30 select HAVE_ARCH_TRACEHOOK
b1b3f49c 31 select HAVE_BPF_JIT
171b3f0d 32 select HAVE_CONTEXT_TRACKING
b1b3f49c 33 select HAVE_C_RECORDMCOUNT
19952a92 34 select HAVE_CC_STACKPROTECTOR
b1b3f49c
RK
35 select HAVE_DEBUG_KMEMLEAK
36 select HAVE_DMA_API_DEBUG
37 select HAVE_DMA_ATTRS
38 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 39 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 40 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 41 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 42 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 43 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 44 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
45 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 47 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 48 select HAVE_KERNEL_GZIP
f9b493ac 49 select HAVE_KERNEL_LZ4
6e8699f7 50 select HAVE_KERNEL_LZMA
b1b3f49c 51 select HAVE_KERNEL_LZO
a7f464f3 52 select HAVE_KERNEL_XZ
b1b3f49c
RK
53 select HAVE_KPROBES if !XIP_KERNEL
54 select HAVE_KRETPROBES if (HAVE_KPROBES)
55 select HAVE_MEMBLOCK
171b3f0d 56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 57 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 58 select HAVE_PERF_EVENTS
49863894
WD
59 select HAVE_PERF_REGS
60 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 61 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 62 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 63 select HAVE_UID16
31c1fc81 64 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 65 select IRQ_FORCED_THREADING
3d92a71a 66 select KTIME_SCALAR
171b3f0d 67 select MODULES_USE_ELF_REL
84f452b1 68 select NO_BOOTMEM
171b3f0d
RK
69 select OLD_SIGACTION
70 select OLD_SIGSUSPEND3
b1b3f49c
RK
71 select PERF_USE_VMALLOC
72 select RTC_LIB
73 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
74 # Above selects are sorted alphabetically; please add new ones
75 # according to that. Thanks.
1da177e4
LT
76 help
77 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 78 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 79 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 80 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
81 Europe. There is an ARM Linux project with a web page at
82 <http://www.arm.linux.org.uk/>.
83
74facffe
RK
84config ARM_HAS_SG_CHAIN
85 bool
86
4ce63fcd
MS
87config NEED_SG_DMA_LENGTH
88 bool
89
90config ARM_DMA_USE_IOMMU
4ce63fcd 91 bool
b1b3f49c
RK
92 select ARM_HAS_SG_CHAIN
93 select NEED_SG_DMA_LENGTH
4ce63fcd 94
60460abf
SWK
95if ARM_DMA_USE_IOMMU
96
97config ARM_DMA_IOMMU_ALIGNMENT
98 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
99 range 4 9
100 default 8
101 help
102 DMA mapping framework by default aligns all buffers to the smallest
103 PAGE_SIZE order which is greater than or equal to the requested buffer
104 size. This works well for buffers up to a few hundreds kilobytes, but
105 for larger buffers it just a waste of address space. Drivers which has
106 relatively small addressing window (like 64Mib) might run out of
107 virtual space with just a few allocations.
108
109 With this parameter you can specify the maximum PAGE_SIZE order for
110 DMA IOMMU buffers. Larger buffers will be aligned only to this
111 specified order. The order is expressed as a power of two multiplied
112 by the PAGE_SIZE.
113
114endif
115
0b05da72
HUK
116config MIGHT_HAVE_PCI
117 bool
118
75e7153a
RB
119config SYS_SUPPORTS_APM_EMULATION
120 bool
121
bc581770
LW
122config HAVE_TCM
123 bool
124 select GENERIC_ALLOCATOR
125
e119bfff
RK
126config HAVE_PROC_CPU
127 bool
128
ce816fa8 129config NO_IOPORT_MAP
5ea81769 130 bool
5ea81769 131
1da177e4
LT
132config EISA
133 bool
134 ---help---
135 The Extended Industry Standard Architecture (EISA) bus was
136 developed as an open alternative to the IBM MicroChannel bus.
137
138 The EISA bus provided some of the features of the IBM MicroChannel
139 bus while maintaining backward compatibility with cards made for
140 the older ISA bus. The EISA bus saw limited use between 1988 and
141 1995 when it was made obsolete by the PCI bus.
142
143 Say Y here if you are building a kernel for an EISA-based machine.
144
145 Otherwise, say N.
146
147config SBUS
148 bool
149
f16fb1ec
RK
150config STACKTRACE_SUPPORT
151 bool
152 default y
153
f76e9154
NP
154config HAVE_LATENCYTOP_SUPPORT
155 bool
156 depends on !SMP
157 default y
158
f16fb1ec
RK
159config LOCKDEP_SUPPORT
160 bool
161 default y
162
7ad1bcb2
RK
163config TRACE_IRQFLAGS_SUPPORT
164 bool
165 default y
166
1da177e4
LT
167config RWSEM_GENERIC_SPINLOCK
168 bool
169 default y
170
171config RWSEM_XCHGADD_ALGORITHM
172 bool
173
f0d1b0b3
DH
174config ARCH_HAS_ILOG2_U32
175 bool
f0d1b0b3
DH
176
177config ARCH_HAS_ILOG2_U64
178 bool
f0d1b0b3 179
89c52ed4
BD
180config ARCH_HAS_CPUFREQ
181 bool
182 help
183 Internal node to signify that the ARCH has CPUFREQ support
184 and that the relevant menu configurations are displayed for
185 it.
186
4a1b5733
EV
187config ARCH_HAS_BANDGAP
188 bool
189
b89c3b16
AM
190config GENERIC_HWEIGHT
191 bool
192 default y
193
1da177e4
LT
194config GENERIC_CALIBRATE_DELAY
195 bool
196 default y
197
a08b6b79
AV
198config ARCH_MAY_HAVE_PC_FDC
199 bool
200
5ac6da66
CL
201config ZONE_DMA
202 bool
5ac6da66 203
ccd7ab7f
FT
204config NEED_DMA_MAP_STATE
205 def_bool y
206
c7edc9e3
DL
207config ARCH_SUPPORTS_UPROBES
208 def_bool y
209
58af4a24
RH
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211 bool
212
1da177e4
LT
213config GENERIC_ISA_DMA
214 bool
215
1da177e4
LT
216config FIQ
217 bool
218
13a5045d
RH
219config NEED_RET_TO_USER
220 bool
221
034d2f5a
AV
222config ARCH_MTD_XIP
223 bool
224
c760fc19
HC
225config VECTORS_BASE
226 hex
6afd6fae 227 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
228 default DRAM_BASE if REMAP_VECTORS_TO_RAM
229 default 0x00000000
230 help
19accfd3
RK
231 The base address of exception vectors. This must be two pages
232 in size.
c760fc19 233
dc21af99 234config ARM_PATCH_PHYS_VIRT
c1becedc
RK
235 bool "Patch physical to virtual translations at runtime" if EMBEDDED
236 default y
b511d75d 237 depends on !XIP_KERNEL && MMU
dc21af99
RK
238 depends on !ARCH_REALVIEW || !SPARSEMEM
239 help
111e9a5c
RK
240 Patch phys-to-virt and virt-to-phys translation functions at
241 boot and module load time according to the position of the
242 kernel in system memory.
dc21af99 243
111e9a5c 244 This can only be used with non-XIP MMU kernels where the base
daece596 245 of physical memory is at a 16MB boundary.
dc21af99 246
c1becedc
RK
247 Only disable this option if you know that you do not require
248 this feature (eg, building a kernel for a single machine) and
249 you need to shrink the kernel to the minimal size.
dc21af99 250
01464226
RH
251config NEED_MACH_GPIO_H
252 bool
253 help
254 Select this when mach/gpio.h is required to provide special
255 definitions for this platform. The need for mach/gpio.h should
256 be avoided when possible.
257
c334bc15
RH
258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
0cdc8b92 265config NEED_MACH_MEMORY_H
1b9f95f8
NP
266 bool
267 help
0cdc8b92
NP
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
dc21af99 271
1b9f95f8 272config PHYS_OFFSET
974c0724 273 hex "Physical address of main memory" if MMU
0cdc8b92 274 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 275 default DRAM_BASE if !MMU
111e9a5c 276 help
1b9f95f8
NP
277 Please provide the physical address corresponding to the
278 location of main memory in your system.
cada3c08 279
87e040b6
SG
280config GENERIC_BUG
281 def_bool y
282 depends on BUG
283
1da177e4
LT
284source "init/Kconfig"
285
dc52ddc0
MH
286source "kernel/Kconfig.freezer"
287
1da177e4
LT
288menu "System Type"
289
3c427975
HC
290config MMU
291 bool "MMU-based Paged Memory Management Support"
292 default y
293 help
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
296
ccf50e23
RK
297#
298# The "ARM system type" choice list is ordered alphabetically by option
299# text. Please add new entries in the option alphabetic order.
300#
1da177e4
LT
301choice
302 prompt "ARM system type"
1420b22b
AB
303 default ARCH_VERSATILE if !MMU
304 default ARCH_MULTIPLATFORM if MMU
1da177e4 305
387798b3
RH
306config ARCH_MULTIPLATFORM
307 bool "Allow multiple platforms to be selected"
b1b3f49c 308 depends on MMU
ddb902cc 309 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 310 select ARM_HAS_SG_CHAIN
387798b3
RH
311 select ARM_PATCH_PHYS_VIRT
312 select AUTO_ZRELADDR
66314223 313 select COMMON_CLK
ddb902cc 314 select GENERIC_CLOCKEVENTS
387798b3 315 select MULTI_IRQ_HANDLER
66314223
DN
316 select SPARSE_IRQ
317 select USE_OF
66314223 318
4af6fee1
DS
319config ARCH_INTEGRATOR
320 bool "ARM Ltd. Integrator family"
89c52ed4 321 select ARCH_HAS_CPUFREQ
b1b3f49c 322 select ARM_AMBA
fe989145 323 select ARM_PATCH_PHYS_VIRT
324 select AUTO_ZRELADDR
a613163d 325 select COMMON_CLK
f9a6aa43 326 select COMMON_CLK_VERSATILE
b1b3f49c 327 select GENERIC_CLOCKEVENTS
9904f793 328 select HAVE_TCM
c5a0adb5 329 select ICST
b1b3f49c
RK
330 select MULTI_IRQ_HANDLER
331 select NEED_MACH_MEMORY_H
f4b8b319 332 select PLAT_VERSATILE
695436e3 333 select SPARSE_IRQ
d7057e1d 334 select USE_OF
2389d501 335 select VERSATILE_FPGA_IRQ
4af6fee1
DS
336 help
337 Support for ARM's Integrator platform.
338
339config ARCH_REALVIEW
340 bool "ARM Ltd. RealView family"
b1b3f49c 341 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 342 select ARM_AMBA
b1b3f49c 343 select ARM_TIMER_SP804
f9a6aa43
LW
344 select COMMON_CLK
345 select COMMON_CLK_VERSATILE
ae30ceac 346 select GENERIC_CLOCKEVENTS
b56ba8aa 347 select GPIO_PL061 if GPIOLIB
b1b3f49c 348 select ICST
0cdc8b92 349 select NEED_MACH_MEMORY_H
b1b3f49c
RK
350 select PLAT_VERSATILE
351 select PLAT_VERSATILE_CLCD
4af6fee1
DS
352 help
353 This enables support for ARM Ltd RealView boards.
354
355config ARCH_VERSATILE
356 bool "ARM Ltd. Versatile family"
b1b3f49c 357 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 358 select ARM_AMBA
b1b3f49c 359 select ARM_TIMER_SP804
4af6fee1 360 select ARM_VIC
6d803ba7 361 select CLKDEV_LOOKUP
b1b3f49c 362 select GENERIC_CLOCKEVENTS
aa3831cf 363 select HAVE_MACH_CLKDEV
c5a0adb5 364 select ICST
f4b8b319 365 select PLAT_VERSATILE
3414ba8c 366 select PLAT_VERSATILE_CLCD
b1b3f49c 367 select PLAT_VERSATILE_CLOCK
2389d501 368 select VERSATILE_FPGA_IRQ
4af6fee1
DS
369 help
370 This enables support for ARM Ltd Versatile board.
371
8fc5ffa0
AV
372config ARCH_AT91
373 bool "Atmel AT91"
f373e8c0 374 select ARCH_REQUIRE_GPIOLIB
bd602995 375 select CLKDEV_LOOKUP
e261501d 376 select IRQ_DOMAIN
01464226 377 select NEED_MACH_GPIO_H
1ac02d79 378 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
379 select PINCTRL
380 select PINCTRL_AT91 if USE_OF
4af6fee1 381 help
929e994f
NF
382 This enables support for systems based on Atmel
383 AT91RM9200 and AT91SAM9* processors.
4af6fee1 384
93e22567
RK
385config ARCH_CLPS711X
386 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 387 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 388 select AUTO_ZRELADDR
c99f72ad 389 select CLKSRC_MMIO
93e22567
RK
390 select COMMON_CLK
391 select CPU_ARM720T
4a8355c4 392 select GENERIC_CLOCKEVENTS
6597619f 393 select MFD_SYSCON
93e22567
RK
394 help
395 Support for Cirrus Logic 711x/721x/731x based boards.
396
788c9700
RK
397config ARCH_GEMINI
398 bool "Cortina Systems Gemini"
788c9700 399 select ARCH_REQUIRE_GPIOLIB
f3372c01 400 select CLKSRC_MMIO
b1b3f49c 401 select CPU_FA526
f3372c01 402 select GENERIC_CLOCKEVENTS
788c9700
RK
403 help
404 Support for the Cortina Systems Gemini family SoCs
405
1da177e4
LT
406config ARCH_EBSA110
407 bool "EBSA-110"
b1b3f49c 408 select ARCH_USES_GETTIMEOFFSET
c750815e 409 select CPU_SA110
f7e68bbf 410 select ISA
c334bc15 411 select NEED_MACH_IO_H
0cdc8b92 412 select NEED_MACH_MEMORY_H
ce816fa8 413 select NO_IOPORT_MAP
1da177e4
LT
414 help
415 This is an evaluation board for the StrongARM processor available
f6c8965a 416 from Digital. It has limited hardware on-board, including an
1da177e4
LT
417 Ethernet interface, two PCMCIA sockets, two serial ports and a
418 parallel port.
419
6d85e2b0
UKK
420config ARCH_EFM32
421 bool "Energy Micro efm32"
422 depends on !MMU
423 select ARCH_REQUIRE_GPIOLIB
1df13d9d 424 select AUTO_ZRELADDR
6d85e2b0 425 select ARM_NVIC
6d85e2b0
UKK
426 select CLKSRC_OF
427 select COMMON_CLK
428 select CPU_V7M
429 select GENERIC_CLOCKEVENTS
430 select NO_DMA
ce816fa8 431 select NO_IOPORT_MAP
6d85e2b0
UKK
432 select SPARSE_IRQ
433 select USE_OF
434 help
435 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
436 processors.
437
e7736d47
LB
438config ARCH_EP93XX
439 bool "EP93xx-based"
b1b3f49c
RK
440 select ARCH_HAS_HOLES_MEMORYMODEL
441 select ARCH_REQUIRE_GPIOLIB
442 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
443 select ARM_AMBA
444 select ARM_VIC
6d803ba7 445 select CLKDEV_LOOKUP
b1b3f49c 446 select CPU_ARM920T
5725aeae 447 select NEED_MACH_MEMORY_H
e7736d47
LB
448 help
449 This enables support for the Cirrus EP93xx series of CPUs.
450
1da177e4
LT
451config ARCH_FOOTBRIDGE
452 bool "FootBridge"
c750815e 453 select CPU_SA110
1da177e4 454 select FOOTBRIDGE
4e8d7637 455 select GENERIC_CLOCKEVENTS
d0ee9f40 456 select HAVE_IDE
8ef6e620 457 select NEED_MACH_IO_H if !MMU
0cdc8b92 458 select NEED_MACH_MEMORY_H
f999b8bd
MM
459 help
460 Support for systems based on the DC21285 companion chip
461 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 462
4af6fee1
DS
463config ARCH_NETX
464 bool "Hilscher NetX based"
b1b3f49c 465 select ARM_VIC
234b6ced 466 select CLKSRC_MMIO
c750815e 467 select CPU_ARM926T
2fcfe6b8 468 select GENERIC_CLOCKEVENTS
f999b8bd 469 help
4af6fee1
DS
470 This enables support for systems based on the Hilscher NetX Soc
471
3b938be6
RK
472config ARCH_IOP13XX
473 bool "IOP13xx-based"
474 depends on MMU
b1b3f49c 475 select CPU_XSC3
0cdc8b92 476 select NEED_MACH_MEMORY_H
13a5045d 477 select NEED_RET_TO_USER
b1b3f49c
RK
478 select PCI
479 select PLAT_IOP
480 select VMSPLIT_1G
3b938be6
RK
481 help
482 Support for Intel's IOP13XX (XScale) family of processors.
483
3f7e5815
LB
484config ARCH_IOP32X
485 bool "IOP32x-based"
a4f7e763 486 depends on MMU
b1b3f49c 487 select ARCH_REQUIRE_GPIOLIB
c750815e 488 select CPU_XSCALE
e9004f50 489 select GPIO_IOP
13a5045d 490 select NEED_RET_TO_USER
f7e68bbf 491 select PCI
b1b3f49c 492 select PLAT_IOP
f999b8bd 493 help
3f7e5815
LB
494 Support for Intel's 80219 and IOP32X (XScale) family of
495 processors.
496
497config ARCH_IOP33X
498 bool "IOP33x-based"
499 depends on MMU
b1b3f49c 500 select ARCH_REQUIRE_GPIOLIB
c750815e 501 select CPU_XSCALE
e9004f50 502 select GPIO_IOP
13a5045d 503 select NEED_RET_TO_USER
3f7e5815 504 select PCI
b1b3f49c 505 select PLAT_IOP
3f7e5815
LB
506 help
507 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 508
3b938be6
RK
509config ARCH_IXP4XX
510 bool "IXP4xx-based"
a4f7e763 511 depends on MMU
58af4a24 512 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 513 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 514 select ARCH_REQUIRE_GPIOLIB
234b6ced 515 select CLKSRC_MMIO
c750815e 516 select CPU_XSCALE
b1b3f49c 517 select DMABOUNCE if PCI
3b938be6 518 select GENERIC_CLOCKEVENTS
0b05da72 519 select MIGHT_HAVE_PCI
c334bc15 520 select NEED_MACH_IO_H
9296d94d 521 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 522 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 523 help
3b938be6 524 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 525
edabd38e
SB
526config ARCH_DOVE
527 bool "Marvell Dove"
edabd38e 528 select ARCH_REQUIRE_GPIOLIB
756b2531 529 select CPU_PJ4
edabd38e 530 select GENERIC_CLOCKEVENTS
0f81bd43 531 select MIGHT_HAVE_PCI
171b3f0d 532 select MVEBU_MBUS
9139acd1
SH
533 select PINCTRL
534 select PINCTRL_DOVE
abcda1dc 535 select PLAT_ORION_LEGACY
edabd38e
SB
536 help
537 Support for the Marvell Dove SoC 88AP510
538
651c74c7
SB
539config ARCH_KIRKWOOD
540 bool "Marvell Kirkwood"
0e2ee0c0 541 select ARCH_HAS_CPUFREQ
a8865655 542 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 543 select CPU_FEROCEON
651c74c7 544 select GENERIC_CLOCKEVENTS
171b3f0d 545 select MVEBU_MBUS
b1b3f49c 546 select PCI
1dc831bf 547 select PCI_QUIRKS
f9e75922
AL
548 select PINCTRL
549 select PINCTRL_KIRKWOOD
abcda1dc 550 select PLAT_ORION_LEGACY
651c74c7
SB
551 help
552 Support for the following Marvell Kirkwood series SoCs:
553 88F6180, 88F6192 and 88F6281.
554
794d15b2
SS
555config ARCH_MV78XX0
556 bool "Marvell MV78xx0"
a8865655 557 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 558 select CPU_FEROCEON
794d15b2 559 select GENERIC_CLOCKEVENTS
171b3f0d 560 select MVEBU_MBUS
b1b3f49c 561 select PCI
abcda1dc 562 select PLAT_ORION_LEGACY
794d15b2
SS
563 help
564 Support for the following Marvell MV78xx0 series SoCs:
565 MV781x0, MV782x0.
566
9dd0b194 567config ARCH_ORION5X
585cf175
TP
568 bool "Marvell Orion"
569 depends on MMU
a8865655 570 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 571 select CPU_FEROCEON
51cbff1d 572 select GENERIC_CLOCKEVENTS
171b3f0d 573 select MVEBU_MBUS
b1b3f49c 574 select PCI
abcda1dc 575 select PLAT_ORION_LEGACY
585cf175 576 help
9dd0b194 577 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 578 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 579 Orion-2 (5281), Orion-1-90 (6183).
585cf175 580
788c9700 581config ARCH_MMP
2f7e8fae 582 bool "Marvell PXA168/910/MMP2"
788c9700 583 depends on MMU
788c9700 584 select ARCH_REQUIRE_GPIOLIB
6d803ba7 585 select CLKDEV_LOOKUP
b1b3f49c 586 select GENERIC_ALLOCATOR
788c9700 587 select GENERIC_CLOCKEVENTS
157d2644 588 select GPIO_PXA
c24b3114 589 select IRQ_DOMAIN
0f374561 590 select MULTI_IRQ_HANDLER
7c8f86a4 591 select PINCTRL
788c9700 592 select PLAT_PXA
0bd86961 593 select SPARSE_IRQ
788c9700 594 help
2f7e8fae 595 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
596
597config ARCH_KS8695
598 bool "Micrel/Kendin KS8695"
98830bc9 599 select ARCH_REQUIRE_GPIOLIB
c7e783d6 600 select CLKSRC_MMIO
b1b3f49c 601 select CPU_ARM922T
c7e783d6 602 select GENERIC_CLOCKEVENTS
b1b3f49c 603 select NEED_MACH_MEMORY_H
788c9700
RK
604 help
605 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
606 System-on-Chip devices.
607
788c9700
RK
608config ARCH_W90X900
609 bool "Nuvoton W90X900 CPU"
c52d3d68 610 select ARCH_REQUIRE_GPIOLIB
6d803ba7 611 select CLKDEV_LOOKUP
6fa5d5f7 612 select CLKSRC_MMIO
b1b3f49c 613 select CPU_ARM926T
58b5369e 614 select GENERIC_CLOCKEVENTS
788c9700 615 help
a8bc4ead 616 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
617 At present, the w90x900 has been renamed nuc900, regarding
618 the ARM series product line, you can login the following
619 link address to know more.
620
621 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
622 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 623
93e22567
RK
624config ARCH_LPC32XX
625 bool "NXP LPC32XX"
626 select ARCH_REQUIRE_GPIOLIB
627 select ARM_AMBA
628 select CLKDEV_LOOKUP
629 select CLKSRC_MMIO
630 select CPU_ARM926T
631 select GENERIC_CLOCKEVENTS
632 select HAVE_IDE
93e22567
RK
633 select USE_OF
634 help
635 Support for the NXP LPC32XX family of processors
636
1da177e4 637config ARCH_PXA
2c8086a5 638 bool "PXA2xx/PXA3xx-based"
a4f7e763 639 depends on MMU
89c52ed4 640 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
641 select ARCH_MTD_XIP
642 select ARCH_REQUIRE_GPIOLIB
643 select ARM_CPU_SUSPEND if PM
644 select AUTO_ZRELADDR
6d803ba7 645 select CLKDEV_LOOKUP
234b6ced 646 select CLKSRC_MMIO
981d0f39 647 select GENERIC_CLOCKEVENTS
157d2644 648 select GPIO_PXA
d0ee9f40 649 select HAVE_IDE
b1b3f49c 650 select MULTI_IRQ_HANDLER
b1b3f49c
RK
651 select PLAT_PXA
652 select SPARSE_IRQ
f999b8bd 653 help
2c8086a5 654 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 655
8fc1b0f8
KG
656config ARCH_MSM
657 bool "Qualcomm MSM (non-multiplatform)"
923a081c 658 select ARCH_REQUIRE_GPIOLIB
8cc7f533 659 select COMMON_CLK
b1b3f49c 660 select GENERIC_CLOCKEVENTS
49cbe786 661 help
4b53eb4f
DW
662 Support for Qualcomm MSM/QSD based systems. This runs on the
663 apps processor of the MSM/QSD and depends on a shared memory
664 interface to the modem processor which runs the baseband
665 stack and controls some vital subsystems
666 (clock and power control, etc).
49cbe786 667
bf98c1ea 668config ARCH_SHMOBILE_LEGACY
0d9fd616 669 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 670 select ARCH_SHMOBILE
69469995 671 select ARM_PATCH_PHYS_VIRT
5e93c6b4 672 select CLKDEV_LOOKUP
b1b3f49c 673 select GENERIC_CLOCKEVENTS
4c3ffffd 674 select HAVE_ARM_SCU if SMP
a894fcc2 675 select HAVE_ARM_TWD if SMP
aa3831cf 676 select HAVE_MACH_CLKDEV
3b55658a 677 select HAVE_SMP
ce5ea9f3 678 select MIGHT_HAVE_CACHE_L2X0
60f1435c 679 select MULTI_IRQ_HANDLER
ce816fa8 680 select NO_IOPORT_MAP
2cd3c927 681 select PINCTRL
b1b3f49c
RK
682 select PM_GENERIC_DOMAINS if PM
683 select SPARSE_IRQ
c793c1b0 684 help
0d9fd616
LP
685 Support for Renesas ARM SoC platforms using a non-multiplatform
686 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
687 and RZ families.
c793c1b0 688
1da177e4
LT
689config ARCH_RPC
690 bool "RiscPC"
691 select ARCH_ACORN
a08b6b79 692 select ARCH_MAY_HAVE_PC_FDC
07f841b7 693 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 694 select ARCH_USES_GETTIMEOFFSET
fa04e209 695 select CPU_SA110
b1b3f49c 696 select FIQ
d0ee9f40 697 select HAVE_IDE
b1b3f49c
RK
698 select HAVE_PATA_PLATFORM
699 select ISA_DMA_API
c334bc15 700 select NEED_MACH_IO_H
0cdc8b92 701 select NEED_MACH_MEMORY_H
ce816fa8 702 select NO_IOPORT_MAP
b4811bac 703 select VIRT_TO_BUS
1da177e4
LT
704 help
705 On the Acorn Risc-PC, Linux can support the internal IDE disk and
706 CD-ROM interface, serial and parallel port, and the floppy drive.
707
708config ARCH_SA1100
709 bool "SA1100-based"
89c52ed4 710 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
711 select ARCH_MTD_XIP
712 select ARCH_REQUIRE_GPIOLIB
713 select ARCH_SPARSEMEM_ENABLE
714 select CLKDEV_LOOKUP
715 select CLKSRC_MMIO
1937f5b9 716 select CPU_FREQ
b1b3f49c 717 select CPU_SA1100
3e238be2 718 select GENERIC_CLOCKEVENTS
d0ee9f40 719 select HAVE_IDE
b1b3f49c 720 select ISA
0cdc8b92 721 select NEED_MACH_MEMORY_H
375dec92 722 select SPARSE_IRQ
f999b8bd
MM
723 help
724 Support for StrongARM 11x0 based boards.
1da177e4 725
b130d5c2
KK
726config ARCH_S3C24XX
727 bool "Samsung S3C24XX SoCs"
9d56c02a 728 select ARCH_HAS_CPUFREQ
53650430 729 select ARCH_REQUIRE_GPIOLIB
335cce74 730 select ATAGS
b1b3f49c 731 select CLKDEV_LOOKUP
4280506a 732 select CLKSRC_SAMSUNG_PWM
7f78b6eb 733 select GENERIC_CLOCKEVENTS
880cf071 734 select GPIO_SAMSUNG
20676c15 735 select HAVE_S3C2410_I2C if I2C
b130d5c2 736 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 737 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 738 select MULTI_IRQ_HANDLER
c334bc15 739 select NEED_MACH_IO_H
cd8dc7ae 740 select SAMSUNG_ATAGS
1da177e4 741 help
b130d5c2
KK
742 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
743 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
744 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
745 Samsung SMDK2410 development board (and derivatives).
63b1f51b 746
a08ab637
BD
747config ARCH_S3C64XX
748 bool "Samsung S3C64XX"
b1b3f49c
RK
749 select ARCH_HAS_CPUFREQ
750 select ARCH_REQUIRE_GPIOLIB
1db0287a 751 select ARM_AMBA
89f0ce72 752 select ARM_VIC
335cce74 753 select ATAGS
b1b3f49c 754 select CLKDEV_LOOKUP
4280506a 755 select CLKSRC_SAMSUNG_PWM
b69f460d 756 select COMMON_CLK
70bacadb 757 select CPU_V6K
04a49b71 758 select GENERIC_CLOCKEVENTS
880cf071 759 select GPIO_SAMSUNG
b1b3f49c
RK
760 select HAVE_S3C2410_I2C if I2C
761 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 762 select HAVE_TCM
ce816fa8 763 select NO_IOPORT_MAP
b1b3f49c 764 select PLAT_SAMSUNG
4ab75a3f 765 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
766 select S3C_DEV_NAND
767 select S3C_GPIO_TRACK
cd8dc7ae 768 select SAMSUNG_ATAGS
6e2d9e93 769 select SAMSUNG_WAKEMASK
88f59738 770 select SAMSUNG_WDT_RESET
a08ab637
BD
771 help
772 Samsung S3C64XX series based systems
773
49b7a491
KK
774config ARCH_S5P64X0
775 bool "Samsung S5P6440 S5P6450"
335cce74 776 select ATAGS
d8b22d25 777 select CLKDEV_LOOKUP
4280506a 778 select CLKSRC_SAMSUNG_PWM
b1b3f49c 779 select CPU_V6
9e65bbf2 780 select GENERIC_CLOCKEVENTS
880cf071 781 select GPIO_SAMSUNG
20676c15 782 select HAVE_S3C2410_I2C if I2C
b1b3f49c 783 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 784 select HAVE_S3C_RTC if RTC_CLASS
01464226 785 select NEED_MACH_GPIO_H
cd8dc7ae 786 select SAMSUNG_ATAGS
171b3f0d 787 select SAMSUNG_WDT_RESET
c4ffccdd 788 help
49b7a491
KK
789 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
790 SMDK6450.
c4ffccdd 791
acc84707
MS
792config ARCH_S5PC100
793 bool "Samsung S5PC100"
53650430 794 select ARCH_REQUIRE_GPIOLIB
335cce74 795 select ATAGS
29e8eb0f 796 select CLKDEV_LOOKUP
4280506a 797 select CLKSRC_SAMSUNG_PWM
5a7652f2 798 select CPU_V7
6a5a2e3b 799 select GENERIC_CLOCKEVENTS
880cf071 800 select GPIO_SAMSUNG
20676c15 801 select HAVE_S3C2410_I2C if I2C
c39d8d55 802 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 803 select HAVE_S3C_RTC if RTC_CLASS
01464226 804 select NEED_MACH_GPIO_H
cd8dc7ae 805 select SAMSUNG_ATAGS
171b3f0d 806 select SAMSUNG_WDT_RESET
5a7652f2 807 help
acc84707 808 Samsung S5PC100 series based systems
5a7652f2 809
170f4e42
KK
810config ARCH_S5PV210
811 bool "Samsung S5PV210/S5PC110"
b1b3f49c 812 select ARCH_HAS_CPUFREQ
0f75a96b 813 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 814 select ARCH_SPARSEMEM_ENABLE
335cce74 815 select ATAGS
b2a9dd46 816 select CLKDEV_LOOKUP
4280506a 817 select CLKSRC_SAMSUNG_PWM
b1b3f49c 818 select CPU_V7
9e65bbf2 819 select GENERIC_CLOCKEVENTS
880cf071 820 select GPIO_SAMSUNG
20676c15 821 select HAVE_S3C2410_I2C if I2C
c39d8d55 822 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 823 select HAVE_S3C_RTC if RTC_CLASS
01464226 824 select NEED_MACH_GPIO_H
0cdc8b92 825 select NEED_MACH_MEMORY_H
cd8dc7ae 826 select SAMSUNG_ATAGS
170f4e42
KK
827 help
828 Samsung S5PV210/S5PC110 series based systems
829
83014579 830config ARCH_EXYNOS
93e22567 831 bool "Samsung EXYNOS"
b1b3f49c 832 select ARCH_HAS_CPUFREQ
0f75a96b 833 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 834 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 835 select ARCH_SPARSEMEM_ENABLE
e245f969 836 select ARM_GIC
340fcb5c 837 select COMMON_CLK
b1b3f49c 838 select CPU_V7
cc0e72b8 839 select GENERIC_CLOCKEVENTS
20676c15 840 select HAVE_S3C2410_I2C if I2C
c39d8d55 841 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 842 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 843 select NEED_MACH_MEMORY_H
6e726ea4 844 select SPARSE_IRQ
f8b1ac01 845 select USE_OF
cc0e72b8 846 help
83014579 847 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 848
7c6337e2
KH
849config ARCH_DAVINCI
850 bool "TI DaVinci"
b1b3f49c 851 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 852 select ARCH_REQUIRE_GPIOLIB
6d803ba7 853 select CLKDEV_LOOKUP
20e9969b 854 select GENERIC_ALLOCATOR
b1b3f49c 855 select GENERIC_CLOCKEVENTS
dc7ad3b3 856 select GENERIC_IRQ_CHIP
b1b3f49c 857 select HAVE_IDE
3ad7a42d 858 select TI_PRIV_EDMA
689e331f 859 select USE_OF
b1b3f49c 860 select ZONE_DMA
7c6337e2
KH
861 help
862 Support for TI's DaVinci platform.
863
a0694861
TL
864config ARCH_OMAP1
865 bool "TI OMAP1"
00a36698 866 depends on MMU
89c52ed4 867 select ARCH_HAS_CPUFREQ
9af915da 868 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 869 select ARCH_OMAP
21f47fbc 870 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 871 select CLKDEV_LOOKUP
d6e15d78 872 select CLKSRC_MMIO
b1b3f49c 873 select GENERIC_CLOCKEVENTS
a0694861 874 select GENERIC_IRQ_CHIP
a0694861
TL
875 select HAVE_IDE
876 select IRQ_DOMAIN
877 select NEED_MACH_IO_H if PCCARD
878 select NEED_MACH_MEMORY_H
21f47fbc 879 help
a0694861 880 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 881
1da177e4
LT
882endchoice
883
387798b3
RH
884menu "Multiple platform selection"
885 depends on ARCH_MULTIPLATFORM
886
887comment "CPU Core family selection"
888
f8afae40
AB
889config ARCH_MULTI_V4
890 bool "ARMv4 based platforms (FA526)"
891 depends on !ARCH_MULTI_V6_V7
892 select ARCH_MULTI_V4_V5
893 select CPU_FA526
894
387798b3
RH
895config ARCH_MULTI_V4T
896 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 897 depends on !ARCH_MULTI_V6_V7
b1b3f49c 898 select ARCH_MULTI_V4_V5
24e860fb
AB
899 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
900 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
901 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
902
903config ARCH_MULTI_V5
904 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 905 depends on !ARCH_MULTI_V6_V7
b1b3f49c 906 select ARCH_MULTI_V4_V5
12567bbd 907 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
908 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
909 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
910
911config ARCH_MULTI_V4_V5
912 bool
913
914config ARCH_MULTI_V6
8dda05cc 915 bool "ARMv6 based platforms (ARM11)"
387798b3 916 select ARCH_MULTI_V6_V7
42f4754a 917 select CPU_V6K
387798b3
RH
918
919config ARCH_MULTI_V7
8dda05cc 920 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
921 default y
922 select ARCH_MULTI_V6_V7
b1b3f49c 923 select CPU_V7
90bc8ac7 924 select HAVE_SMP
387798b3
RH
925
926config ARCH_MULTI_V6_V7
927 bool
9352b05b 928 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
929
930config ARCH_MULTI_CPU_AUTO
931 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
932 select ARCH_MULTI_V5
933
934endmenu
935
05e2a3de
RH
936config ARCH_VIRT
937 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 938 select ARM_AMBA
05e2a3de 939 select ARM_GIC
05e2a3de 940 select ARM_PSCI
4b8b5f25 941 select HAVE_ARM_ARCH_TIMER
05e2a3de 942
ccf50e23
RK
943#
944# This is sorted alphabetically by mach-* pathname. However, plat-*
945# Kconfigs may be included either alphabetically (according to the
946# plat- suffix) or along side the corresponding mach-* source.
947#
3e93a22b
GC
948source "arch/arm/mach-mvebu/Kconfig"
949
95b8f20f
RK
950source "arch/arm/mach-at91/Kconfig"
951
8ac49e04
CD
952source "arch/arm/mach-bcm/Kconfig"
953
1c37fa10
SH
954source "arch/arm/mach-berlin/Kconfig"
955
1da177e4
LT
956source "arch/arm/mach-clps711x/Kconfig"
957
d94f944e
AV
958source "arch/arm/mach-cns3xxx/Kconfig"
959
95b8f20f
RK
960source "arch/arm/mach-davinci/Kconfig"
961
962source "arch/arm/mach-dove/Kconfig"
963
e7736d47
LB
964source "arch/arm/mach-ep93xx/Kconfig"
965
1da177e4
LT
966source "arch/arm/mach-footbridge/Kconfig"
967
59d3a193
PZ
968source "arch/arm/mach-gemini/Kconfig"
969
387798b3
RH
970source "arch/arm/mach-highbank/Kconfig"
971
389ee0c2
HZ
972source "arch/arm/mach-hisi/Kconfig"
973
1da177e4
LT
974source "arch/arm/mach-integrator/Kconfig"
975
3f7e5815
LB
976source "arch/arm/mach-iop32x/Kconfig"
977
978source "arch/arm/mach-iop33x/Kconfig"
1da177e4 979
285f5fa7
DW
980source "arch/arm/mach-iop13xx/Kconfig"
981
1da177e4
LT
982source "arch/arm/mach-ixp4xx/Kconfig"
983
828989ad
SS
984source "arch/arm/mach-keystone/Kconfig"
985
95b8f20f
RK
986source "arch/arm/mach-kirkwood/Kconfig"
987
988source "arch/arm/mach-ks8695/Kconfig"
989
95b8f20f
RK
990source "arch/arm/mach-msm/Kconfig"
991
17723fd3
JJ
992source "arch/arm/mach-moxart/Kconfig"
993
794d15b2
SS
994source "arch/arm/mach-mv78xx0/Kconfig"
995
3995eb82 996source "arch/arm/mach-imx/Kconfig"
1da177e4 997
1d3f33d5
SG
998source "arch/arm/mach-mxs/Kconfig"
999
95b8f20f 1000source "arch/arm/mach-netx/Kconfig"
49cbe786 1001
95b8f20f 1002source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1003
9851ca57
DT
1004source "arch/arm/mach-nspire/Kconfig"
1005
d48af15e
TL
1006source "arch/arm/plat-omap/Kconfig"
1007
1008source "arch/arm/mach-omap1/Kconfig"
1da177e4 1009
1dbae815
TL
1010source "arch/arm/mach-omap2/Kconfig"
1011
9dd0b194 1012source "arch/arm/mach-orion5x/Kconfig"
585cf175 1013
387798b3
RH
1014source "arch/arm/mach-picoxcell/Kconfig"
1015
95b8f20f
RK
1016source "arch/arm/mach-pxa/Kconfig"
1017source "arch/arm/plat-pxa/Kconfig"
585cf175 1018
95b8f20f
RK
1019source "arch/arm/mach-mmp/Kconfig"
1020
8fc1b0f8
KG
1021source "arch/arm/mach-qcom/Kconfig"
1022
95b8f20f
RK
1023source "arch/arm/mach-realview/Kconfig"
1024
d63dc051
HS
1025source "arch/arm/mach-rockchip/Kconfig"
1026
95b8f20f 1027source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1028
cf383678 1029source "arch/arm/plat-samsung/Kconfig"
a21765a7 1030
387798b3
RH
1031source "arch/arm/mach-socfpga/Kconfig"
1032
a7ed099f 1033source "arch/arm/mach-spear/Kconfig"
a21765a7 1034
65ebcc11
SK
1035source "arch/arm/mach-sti/Kconfig"
1036
85fd6d63 1037source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1038
431107ea 1039source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1040
49b7a491 1041source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1042
5a7652f2 1043source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1044
170f4e42
KK
1045source "arch/arm/mach-s5pv210/Kconfig"
1046
83014579 1047source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1048
882d01f9 1049source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1050
3b52634f
MR
1051source "arch/arm/mach-sunxi/Kconfig"
1052
156a0997
BS
1053source "arch/arm/mach-prima2/Kconfig"
1054
c5f80065
EG
1055source "arch/arm/mach-tegra/Kconfig"
1056
95b8f20f 1057source "arch/arm/mach-u300/Kconfig"
1da177e4 1058
95b8f20f 1059source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1060
1061source "arch/arm/mach-versatile/Kconfig"
1062
ceade897 1063source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1064source "arch/arm/plat-versatile/Kconfig"
ceade897 1065
6f35f9a9
TP
1066source "arch/arm/mach-vt8500/Kconfig"
1067
7ec80ddf 1068source "arch/arm/mach-w90x900/Kconfig"
1069
9a45eb69
JC
1070source "arch/arm/mach-zynq/Kconfig"
1071
1da177e4
LT
1072# Definitions to make life easier
1073config ARCH_ACORN
1074 bool
1075
7ae1f7ec
LB
1076config PLAT_IOP
1077 bool
469d3044 1078 select GENERIC_CLOCKEVENTS
7ae1f7ec 1079
69b02f6a
LB
1080config PLAT_ORION
1081 bool
bfe45e0b 1082 select CLKSRC_MMIO
b1b3f49c 1083 select COMMON_CLK
dc7ad3b3 1084 select GENERIC_IRQ_CHIP
278b45b0 1085 select IRQ_DOMAIN
69b02f6a 1086
abcda1dc
TP
1087config PLAT_ORION_LEGACY
1088 bool
1089 select PLAT_ORION
1090
bd5ce433
EM
1091config PLAT_PXA
1092 bool
1093
f4b8b319
RK
1094config PLAT_VERSATILE
1095 bool
1096
e3887714
RK
1097config ARM_TIMER_SP804
1098 bool
bfe45e0b 1099 select CLKSRC_MMIO
7a0eca71 1100 select CLKSRC_OF if OF
e3887714 1101
d9a1beaa
AC
1102source "arch/arm/firmware/Kconfig"
1103
1da177e4
LT
1104source arch/arm/mm/Kconfig
1105
958cab0f
RK
1106config ARM_NR_BANKS
1107 int
1108 default 16 if ARCH_EP93XX
1109 default 8
1110
afe4b25e 1111config IWMMXT
698613b6 1112 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1113 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1114 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1115 help
1116 Enable support for iWMMXt context switching at run time if
1117 running on a CPU that supports it.
1118
52108641 1119config MULTI_IRQ_HANDLER
1120 bool
1121 help
1122 Allow each machine to specify it's own IRQ handler at run time.
1123
3b93e7b0
HC
1124if !MMU
1125source "arch/arm/Kconfig-nommu"
1126endif
1127
3e0a07f8
GC
1128config PJ4B_ERRATA_4742
1129 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1130 depends on CPU_PJ4B && MACH_ARMADA_370
1131 default y
1132 help
1133 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1134 Event (WFE) IDLE states, a specific timing sensitivity exists between
1135 the retiring WFI/WFE instructions and the newly issued subsequent
1136 instructions. This sensitivity can result in a CPU hang scenario.
1137 Workaround:
1138 The software must insert either a Data Synchronization Barrier (DSB)
1139 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1140 instruction
1141
f0c4b8d6
WD
1142config ARM_ERRATA_326103
1143 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1144 depends on CPU_V6
1145 help
1146 Executing a SWP instruction to read-only memory does not set bit 11
1147 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1148 treat the access as a read, preventing a COW from occurring and
1149 causing the faulting task to livelock.
1150
9cba3ccc
CM
1151config ARM_ERRATA_411920
1152 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1153 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1154 help
1155 Invalidation of the Instruction Cache operation can
1156 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1157 It does not affect the MPCore. This option enables the ARM Ltd.
1158 recommended workaround.
1159
7ce236fc
CM
1160config ARM_ERRATA_430973
1161 bool "ARM errata: Stale prediction on replaced interworking branch"
1162 depends on CPU_V7
1163 help
1164 This option enables the workaround for the 430973 Cortex-A8
1165 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1166 interworking branch is replaced with another code sequence at the
1167 same virtual address, whether due to self-modifying code or virtual
1168 to physical address re-mapping, Cortex-A8 does not recover from the
1169 stale interworking branch prediction. This results in Cortex-A8
1170 executing the new code sequence in the incorrect ARM or Thumb state.
1171 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1172 and also flushes the branch target cache at every context switch.
1173 Note that setting specific bits in the ACTLR register may not be
1174 available in non-secure mode.
1175
855c551f
CM
1176config ARM_ERRATA_458693
1177 bool "ARM errata: Processor deadlock when a false hazard is created"
1178 depends on CPU_V7
62e4d357 1179 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1180 help
1181 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1182 erratum. For very specific sequences of memory operations, it is
1183 possible for a hazard condition intended for a cache line to instead
1184 be incorrectly associated with a different cache line. This false
1185 hazard might then cause a processor deadlock. The workaround enables
1186 the L1 caching of the NEON accesses and disables the PLD instruction
1187 in the ACTLR register. Note that setting specific bits in the ACTLR
1188 register may not be available in non-secure mode.
1189
0516e464
CM
1190config ARM_ERRATA_460075
1191 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1192 depends on CPU_V7
62e4d357 1193 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1194 help
1195 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1196 erratum. Any asynchronous access to the L2 cache may encounter a
1197 situation in which recent store transactions to the L2 cache are lost
1198 and overwritten with stale memory contents from external memory. The
1199 workaround disables the write-allocate mode for the L2 cache via the
1200 ACTLR register. Note that setting specific bits in the ACTLR register
1201 may not be available in non-secure mode.
1202
9f05027c
WD
1203config ARM_ERRATA_742230
1204 bool "ARM errata: DMB operation may be faulty"
1205 depends on CPU_V7 && SMP
62e4d357 1206 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1207 help
1208 This option enables the workaround for the 742230 Cortex-A9
1209 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1210 between two write operations may not ensure the correct visibility
1211 ordering of the two writes. This workaround sets a specific bit in
1212 the diagnostic register of the Cortex-A9 which causes the DMB
1213 instruction to behave as a DSB, ensuring the correct behaviour of
1214 the two writes.
1215
a672e99b
WD
1216config ARM_ERRATA_742231
1217 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1218 depends on CPU_V7 && SMP
62e4d357 1219 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1220 help
1221 This option enables the workaround for the 742231 Cortex-A9
1222 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1223 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1224 accessing some data located in the same cache line, may get corrupted
1225 data due to bad handling of the address hazard when the line gets
1226 replaced from one of the CPUs at the same time as another CPU is
1227 accessing it. This workaround sets specific bits in the diagnostic
1228 register of the Cortex-A9 which reduces the linefill issuing
1229 capabilities of the processor.
1230
9e65582a 1231config PL310_ERRATA_588369
fa0ce403 1232 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1233 depends on CACHE_L2X0
9e65582a
SS
1234 help
1235 The PL310 L2 cache controller implements three types of Clean &
1236 Invalidate maintenance operations: by Physical Address
1237 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1238 They are architecturally defined to behave as the execution of a
1239 clean operation followed immediately by an invalidate operation,
1240 both performing to the same memory location. This functionality
1241 is not correctly implemented in PL310 as clean lines are not
2839e06c 1242 invalidated as a result of these operations.
cdf357f1 1243
69155794
JM
1244config ARM_ERRATA_643719
1245 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1246 depends on CPU_V7 && SMP
1247 help
1248 This option enables the workaround for the 643719 Cortex-A9 (prior to
1249 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1250 register returns zero when it should return one. The workaround
1251 corrects this value, ensuring cache maintenance operations which use
1252 it behave as intended and avoiding data corruption.
1253
cdf357f1
WD
1254config ARM_ERRATA_720789
1255 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1256 depends on CPU_V7
cdf357f1
WD
1257 help
1258 This option enables the workaround for the 720789 Cortex-A9 (prior to
1259 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1260 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1261 As a consequence of this erratum, some TLB entries which should be
1262 invalidated are not, resulting in an incoherency in the system page
1263 tables. The workaround changes the TLB flushing routines to invalidate
1264 entries regardless of the ASID.
475d92fc 1265
1f0090a1 1266config PL310_ERRATA_727915
fa0ce403 1267 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1268 depends on CACHE_L2X0
1269 help
1270 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1271 operation (offset 0x7FC). This operation runs in background so that
1272 PL310 can handle normal accesses while it is in progress. Under very
1273 rare circumstances, due to this erratum, write data can be lost when
1274 PL310 treats a cacheable write transaction during a Clean &
1275 Invalidate by Way operation.
1276
475d92fc
WD
1277config ARM_ERRATA_743622
1278 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1279 depends on CPU_V7
62e4d357 1280 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1281 help
1282 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1283 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1284 optimisation in the Cortex-A9 Store Buffer may lead to data
1285 corruption. This workaround sets a specific bit in the diagnostic
1286 register of the Cortex-A9 which disables the Store Buffer
1287 optimisation, preventing the defect from occurring. This has no
1288 visible impact on the overall performance or power consumption of the
1289 processor.
1290
9a27c27c
WD
1291config ARM_ERRATA_751472
1292 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1293 depends on CPU_V7
62e4d357 1294 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1295 help
1296 This option enables the workaround for the 751472 Cortex-A9 (prior
1297 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1298 completion of a following broadcasted operation if the second
1299 operation is received by a CPU before the ICIALLUIS has completed,
1300 potentially leading to corrupted entries in the cache or TLB.
1301
fa0ce403
WD
1302config PL310_ERRATA_753970
1303 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1304 depends on CACHE_PL310
1305 help
1306 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1307
1308 Under some condition the effect of cache sync operation on
1309 the store buffer still remains when the operation completes.
1310 This means that the store buffer is always asked to drain and
1311 this prevents it from merging any further writes. The workaround
1312 is to replace the normal offset of cache sync operation (0x730)
1313 by another offset targeting an unmapped PL310 register 0x740.
1314 This has the same effect as the cache sync operation: store buffer
1315 drain and waiting for all buffers empty.
1316
fcbdc5fe
WD
1317config ARM_ERRATA_754322
1318 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1319 depends on CPU_V7
1320 help
1321 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1322 r3p*) erratum. A speculative memory access may cause a page table walk
1323 which starts prior to an ASID switch but completes afterwards. This
1324 can populate the micro-TLB with a stale entry which may be hit with
1325 the new ASID. This workaround places two dsb instructions in the mm
1326 switching code so that no page table walks can cross the ASID switch.
1327
5dab26af
WD
1328config ARM_ERRATA_754327
1329 bool "ARM errata: no automatic Store Buffer drain"
1330 depends on CPU_V7 && SMP
1331 help
1332 This option enables the workaround for the 754327 Cortex-A9 (prior to
1333 r2p0) erratum. The Store Buffer does not have any automatic draining
1334 mechanism and therefore a livelock may occur if an external agent
1335 continuously polls a memory location waiting to observe an update.
1336 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1337 written polling loops from denying visibility of updates to memory.
1338
145e10e1
CM
1339config ARM_ERRATA_364296
1340 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1341 depends on CPU_V6
145e10e1
CM
1342 help
1343 This options enables the workaround for the 364296 ARM1136
1344 r0p2 erratum (possible cache data corruption with
1345 hit-under-miss enabled). It sets the undocumented bit 31 in
1346 the auxiliary control register and the FI bit in the control
1347 register, thus disabling hit-under-miss without putting the
1348 processor into full low interrupt latency mode. ARM11MPCore
1349 is not affected.
1350
f630c1bd
WD
1351config ARM_ERRATA_764369
1352 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1353 depends on CPU_V7 && SMP
1354 help
1355 This option enables the workaround for erratum 764369
1356 affecting Cortex-A9 MPCore with two or more processors (all
1357 current revisions). Under certain timing circumstances, a data
1358 cache line maintenance operation by MVA targeting an Inner
1359 Shareable memory region may fail to proceed up to either the
1360 Point of Coherency or to the Point of Unification of the
1361 system. This workaround adds a DSB instruction before the
1362 relevant cache maintenance functions and sets a specific bit
1363 in the diagnostic control register of the SCU.
1364
11ed0ba1
WD
1365config PL310_ERRATA_769419
1366 bool "PL310 errata: no automatic Store Buffer drain"
1367 depends on CACHE_L2X0
1368 help
1369 On revisions of the PL310 prior to r3p2, the Store Buffer does
1370 not automatically drain. This can cause normal, non-cacheable
1371 writes to be retained when the memory system is idle, leading
1372 to suboptimal I/O performance for drivers using coherent DMA.
1373 This option adds a write barrier to the cpu_idle loop so that,
1374 on systems with an outer cache, the store buffer is drained
1375 explicitly.
1376
7253b85c
SH
1377config ARM_ERRATA_775420
1378 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1379 depends on CPU_V7
1380 help
1381 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1382 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1383 operation aborts with MMU exception, it might cause the processor
1384 to deadlock. This workaround puts DSB before executing ISB if
1385 an abort may occur on cache maintenance.
1386
93dc6887
CM
1387config ARM_ERRATA_798181
1388 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1389 depends on CPU_V7 && SMP
1390 help
1391 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1392 adequately shooting down all use of the old entries. This
1393 option enables the Linux kernel workaround for this erratum
1394 which sends an IPI to the CPUs that are running the same ASID
1395 as the one being invalidated.
1396
84b6504f
WD
1397config ARM_ERRATA_773022
1398 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1399 depends on CPU_V7
1400 help
1401 This option enables the workaround for the 773022 Cortex-A15
1402 (up to r0p4) erratum. In certain rare sequences of code, the
1403 loop buffer may deliver incorrect instructions. This
1404 workaround disables the loop buffer to avoid the erratum.
1405
1da177e4
LT
1406endmenu
1407
1408source "arch/arm/common/Kconfig"
1409
1da177e4
LT
1410menu "Bus support"
1411
1412config ARM_AMBA
1413 bool
1414
1415config ISA
1416 bool
1da177e4
LT
1417 help
1418 Find out whether you have ISA slots on your motherboard. ISA is the
1419 name of a bus system, i.e. the way the CPU talks to the other stuff
1420 inside your box. Other bus systems are PCI, EISA, MicroChannel
1421 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1422 newer boards don't support it. If you have ISA, say Y, otherwise N.
1423
065909b9 1424# Select ISA DMA controller support
1da177e4
LT
1425config ISA_DMA
1426 bool
065909b9 1427 select ISA_DMA_API
1da177e4 1428
065909b9 1429# Select ISA DMA interface
5cae841b
AV
1430config ISA_DMA_API
1431 bool
5cae841b 1432
1da177e4 1433config PCI
0b05da72 1434 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1435 help
1436 Find out whether you have a PCI motherboard. PCI is the name of a
1437 bus system, i.e. the way the CPU talks to the other stuff inside
1438 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1439 VESA. If you have PCI, say Y, otherwise N.
1440
52882173
AV
1441config PCI_DOMAINS
1442 bool
1443 depends on PCI
1444
b080ac8a
MRJ
1445config PCI_NANOENGINE
1446 bool "BSE nanoEngine PCI support"
1447 depends on SA1100_NANOENGINE
1448 help
1449 Enable PCI on the BSE nanoEngine board.
1450
36e23590
MW
1451config PCI_SYSCALL
1452 def_bool PCI
1453
a0113a99
MR
1454config PCI_HOST_ITE8152
1455 bool
1456 depends on PCI && MACH_ARMCORE
1457 default y
1458 select DMABOUNCE
1459
1da177e4 1460source "drivers/pci/Kconfig"
3f06d157 1461source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1462
1463source "drivers/pcmcia/Kconfig"
1464
1465endmenu
1466
1467menu "Kernel Features"
1468
3b55658a
DM
1469config HAVE_SMP
1470 bool
1471 help
1472 This option should be selected by machines which have an SMP-
1473 capable CPU.
1474
1475 The only effect of this option is to make the SMP-related
1476 options available to the user for configuration.
1477
1da177e4 1478config SMP
bb2d8130 1479 bool "Symmetric Multi-Processing"
fbb4ddac 1480 depends on CPU_V6K || CPU_V7
bc28248e 1481 depends on GENERIC_CLOCKEVENTS
3b55658a 1482 depends on HAVE_SMP
801bb21c 1483 depends on MMU || ARM_MPU
1da177e4
LT
1484 help
1485 This enables support for systems with more than one CPU. If you have
4a474157
RG
1486 a system with only one CPU, say N. If you have a system with more
1487 than one CPU, say Y.
1da177e4 1488
4a474157 1489 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1490 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1491 you say Y here, the kernel will run on many, but not all,
1492 uniprocessor machines. On a uniprocessor machine, the kernel
1493 will run faster if you say N here.
1da177e4 1494
395cf969 1495 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1496 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1497 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1498
1499 If you don't know what to do here, say N.
1500
f00ec48f
RK
1501config SMP_ON_UP
1502 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1503 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1504 default y
1505 help
1506 SMP kernels contain instructions which fail on non-SMP processors.
1507 Enabling this option allows the kernel to modify itself to make
1508 these instructions safe. Disabling it allows about 1K of space
1509 savings.
1510
1511 If you don't know what to do here, say Y.
1512
c9018aab
VG
1513config ARM_CPU_TOPOLOGY
1514 bool "Support cpu topology definition"
1515 depends on SMP && CPU_V7
1516 default y
1517 help
1518 Support ARM cpu topology definition. The MPIDR register defines
1519 affinity between processors which is then used to describe the cpu
1520 topology of an ARM System.
1521
1522config SCHED_MC
1523 bool "Multi-core scheduler support"
1524 depends on ARM_CPU_TOPOLOGY
1525 help
1526 Multi-core scheduler support improves the CPU scheduler's decision
1527 making when dealing with multi-core CPU chips at a cost of slightly
1528 increased overhead in some places. If unsure say N here.
1529
1530config SCHED_SMT
1531 bool "SMT scheduler support"
1532 depends on ARM_CPU_TOPOLOGY
1533 help
1534 Improves the CPU scheduler's decision making when dealing with
1535 MultiThreading at a cost of slightly increased overhead in some
1536 places. If unsure say N here.
1537
a8cbcd92
RK
1538config HAVE_ARM_SCU
1539 bool
a8cbcd92
RK
1540 help
1541 This option enables support for the ARM system coherency unit
1542
8a4da6e3 1543config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1544 bool "Architected timer support"
1545 depends on CPU_V7
8a4da6e3 1546 select ARM_ARCH_TIMER
0c403462 1547 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1548 help
1549 This option enables support for the ARM architected timer
1550
f32f4ce2
RK
1551config HAVE_ARM_TWD
1552 bool
1553 depends on SMP
da4a686a 1554 select CLKSRC_OF if OF
f32f4ce2
RK
1555 help
1556 This options enables support for the ARM timer and watchdog unit
1557
e8db288e
NP
1558config MCPM
1559 bool "Multi-Cluster Power Management"
1560 depends on CPU_V7 && SMP
1561 help
1562 This option provides the common power management infrastructure
1563 for (multi-)cluster based systems, such as big.LITTLE based
1564 systems.
1565
1c33be57
NP
1566config BIG_LITTLE
1567 bool "big.LITTLE support (Experimental)"
1568 depends on CPU_V7 && SMP
1569 select MCPM
1570 help
1571 This option enables support selections for the big.LITTLE
1572 system architecture.
1573
1574config BL_SWITCHER
1575 bool "big.LITTLE switcher support"
1576 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1577 select CPU_PM
1578 select ARM_CPU_SUSPEND
1579 help
1580 The big.LITTLE "switcher" provides the core functionality to
1581 transparently handle transition between a cluster of A15's
1582 and a cluster of A7's in a big.LITTLE system.
1583
b22537c6
NP
1584config BL_SWITCHER_DUMMY_IF
1585 tristate "Simple big.LITTLE switcher user interface"
1586 depends on BL_SWITCHER && DEBUG_KERNEL
1587 help
1588 This is a simple and dummy char dev interface to control
1589 the big.LITTLE switcher core code. It is meant for
1590 debugging purposes only.
1591
8d5796d2
LB
1592choice
1593 prompt "Memory split"
006fa259 1594 depends on MMU
8d5796d2
LB
1595 default VMSPLIT_3G
1596 help
1597 Select the desired split between kernel and user memory.
1598
1599 If you are not absolutely sure what you are doing, leave this
1600 option alone!
1601
1602 config VMSPLIT_3G
1603 bool "3G/1G user/kernel split"
1604 config VMSPLIT_2G
1605 bool "2G/2G user/kernel split"
1606 config VMSPLIT_1G
1607 bool "1G/3G user/kernel split"
1608endchoice
1609
1610config PAGE_OFFSET
1611 hex
006fa259 1612 default PHYS_OFFSET if !MMU
8d5796d2
LB
1613 default 0x40000000 if VMSPLIT_1G
1614 default 0x80000000 if VMSPLIT_2G
1615 default 0xC0000000
1616
1da177e4
LT
1617config NR_CPUS
1618 int "Maximum number of CPUs (2-32)"
1619 range 2 32
1620 depends on SMP
1621 default "4"
1622
a054a811 1623config HOTPLUG_CPU
00b7dede 1624 bool "Support for hot-pluggable CPUs"
40b31360 1625 depends on SMP
a054a811
RK
1626 help
1627 Say Y here to experiment with turning CPUs off and on. CPUs
1628 can be controlled through /sys/devices/system/cpu.
1629
2bdd424f
WD
1630config ARM_PSCI
1631 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1632 depends on CPU_V7
1633 help
1634 Say Y here if you want Linux to communicate with system firmware
1635 implementing the PSCI specification for CPU-centric power
1636 management operations described in ARM document number ARM DEN
1637 0022A ("Power State Coordination Interface System Software on
1638 ARM processors").
1639
2a6ad871
MR
1640# The GPIO number here must be sorted by descending number. In case of
1641# a multiplatform kernel, we just want the highest value required by the
1642# selected platforms.
44986ab0
PDSN
1643config ARCH_NR_GPIO
1644 int
3dea19e8 1645 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1646 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
06b851e5 1647 default 392 if ARCH_U8500
01bb914c
TP
1648 default 352 if ARCH_VT8500
1649 default 288 if ARCH_SUNXI
2a6ad871 1650 default 264 if MACH_H4700
44986ab0
PDSN
1651 default 0
1652 help
1653 Maximum number of GPIOs in the system.
1654
1655 If unsure, leave the default value.
1656
d45a398f 1657source kernel/Kconfig.preempt
1da177e4 1658
c9218b16 1659config HZ_FIXED
f8065813 1660 int
b130d5c2 1661 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1662 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1663 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1664 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1665 default 0
c9218b16
RK
1666
1667choice
47d84682 1668 depends on HZ_FIXED = 0
c9218b16
RK
1669 prompt "Timer frequency"
1670
1671config HZ_100
1672 bool "100 Hz"
1673
1674config HZ_200
1675 bool "200 Hz"
1676
1677config HZ_250
1678 bool "250 Hz"
1679
1680config HZ_300
1681 bool "300 Hz"
1682
1683config HZ_500
1684 bool "500 Hz"
1685
1686config HZ_1000
1687 bool "1000 Hz"
1688
1689endchoice
1690
1691config HZ
1692 int
47d84682 1693 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1694 default 100 if HZ_100
1695 default 200 if HZ_200
1696 default 250 if HZ_250
1697 default 300 if HZ_300
1698 default 500 if HZ_500
1699 default 1000
1700
1701config SCHED_HRTICK
1702 def_bool HIGH_RES_TIMERS
f8065813 1703
16c79651 1704config THUMB2_KERNEL
bc7dea00 1705 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1706 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1707 default y if CPU_THUMBONLY
16c79651
CM
1708 select AEABI
1709 select ARM_ASM_UNIFIED
89bace65 1710 select ARM_UNWIND
16c79651
CM
1711 help
1712 By enabling this option, the kernel will be compiled in
1713 Thumb-2 mode. A compiler/assembler that understand the unified
1714 ARM-Thumb syntax is needed.
1715
1716 If unsure, say N.
1717
6f685c5c
DM
1718config THUMB2_AVOID_R_ARM_THM_JUMP11
1719 bool "Work around buggy Thumb-2 short branch relocations in gas"
1720 depends on THUMB2_KERNEL && MODULES
1721 default y
1722 help
1723 Various binutils versions can resolve Thumb-2 branches to
1724 locally-defined, preemptible global symbols as short-range "b.n"
1725 branch instructions.
1726
1727 This is a problem, because there's no guarantee the final
1728 destination of the symbol, or any candidate locations for a
1729 trampoline, are within range of the branch. For this reason, the
1730 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1731 relocation in modules at all, and it makes little sense to add
1732 support.
1733
1734 The symptom is that the kernel fails with an "unsupported
1735 relocation" error when loading some modules.
1736
1737 Until fixed tools are available, passing
1738 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1739 code which hits this problem, at the cost of a bit of extra runtime
1740 stack usage in some cases.
1741
1742 The problem is described in more detail at:
1743 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1744
1745 Only Thumb-2 kernels are affected.
1746
1747 Unless you are sure your tools don't have this problem, say Y.
1748
0becb088
CM
1749config ARM_ASM_UNIFIED
1750 bool
1751
704bdda0
NP
1752config AEABI
1753 bool "Use the ARM EABI to compile the kernel"
1754 help
1755 This option allows for the kernel to be compiled using the latest
1756 ARM ABI (aka EABI). This is only useful if you are using a user
1757 space environment that is also compiled with EABI.
1758
1759 Since there are major incompatibilities between the legacy ABI and
1760 EABI, especially with regard to structure member alignment, this
1761 option also changes the kernel syscall calling convention to
1762 disambiguate both ABIs and allow for backward compatibility support
1763 (selected with CONFIG_OABI_COMPAT).
1764
1765 To use this you need GCC version 4.0.0 or later.
1766
6c90c872 1767config OABI_COMPAT
a73a3ff1 1768 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1769 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1770 help
1771 This option preserves the old syscall interface along with the
1772 new (ARM EABI) one. It also provides a compatibility layer to
1773 intercept syscalls that have structure arguments which layout
1774 in memory differs between the legacy ABI and the new ARM EABI
1775 (only for non "thumb" binaries). This option adds a tiny
1776 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1777
1778 The seccomp filter system will not be available when this is
1779 selected, since there is no way yet to sensibly distinguish
1780 between calling conventions during filtering.
1781
6c90c872
NP
1782 If you know you'll be using only pure EABI user space then you
1783 can say N here. If this option is not selected and you attempt
1784 to execute a legacy ABI binary then the result will be
1785 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1786 at all). If in doubt say N.
6c90c872 1787
eb33575c 1788config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1789 bool
e80d6a24 1790
05944d74
RK
1791config ARCH_SPARSEMEM_ENABLE
1792 bool
1793
07a2f737
RK
1794config ARCH_SPARSEMEM_DEFAULT
1795 def_bool ARCH_SPARSEMEM_ENABLE
1796
05944d74 1797config ARCH_SELECT_MEMORY_MODEL
be370302 1798 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1799
7b7bf499
WD
1800config HAVE_ARCH_PFN_VALID
1801 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1802
053a96ca 1803config HIGHMEM
e8db89a2
RK
1804 bool "High Memory Support"
1805 depends on MMU
053a96ca
NP
1806 help
1807 The address space of ARM processors is only 4 Gigabytes large
1808 and it has to accommodate user address space, kernel address
1809 space as well as some memory mapped IO. That means that, if you
1810 have a large amount of physical memory and/or IO, not all of the
1811 memory can be "permanently mapped" by the kernel. The physical
1812 memory that is not permanently mapped is called "high memory".
1813
1814 Depending on the selected kernel/user memory split, minimum
1815 vmalloc space and actual amount of RAM, you may not need this
1816 option which should result in a slightly faster kernel.
1817
1818 If unsure, say n.
1819
65cec8e3
RK
1820config HIGHPTE
1821 bool "Allocate 2nd-level pagetables from highmem"
1822 depends on HIGHMEM
65cec8e3 1823
1b8873a0
JI
1824config HW_PERF_EVENTS
1825 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1826 depends on PERF_EVENTS
1b8873a0
JI
1827 default y
1828 help
1829 Enable hardware performance counter support for perf events. If
1830 disabled, perf events will use software events only.
1831
1355e2a6
CM
1832config SYS_SUPPORTS_HUGETLBFS
1833 def_bool y
1834 depends on ARM_LPAE
1835
8d962507
CM
1836config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1837 def_bool y
1838 depends on ARM_LPAE
1839
4bfab203
SC
1840config ARCH_WANT_GENERAL_HUGETLB
1841 def_bool y
1842
3f22ab27
DH
1843source "mm/Kconfig"
1844
c1b2d970 1845config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1846 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1847 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1848 default "12" if SOC_AM33XX
6d85e2b0 1849 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1850 default "11"
1851 help
1852 The kernel memory allocator divides physically contiguous memory
1853 blocks into "zones", where each zone is a power of two number of
1854 pages. This option selects the largest power of two that the kernel
1855 keeps in the memory allocator. If you need to allocate very large
1856 blocks of physically contiguous memory, then you may need to
1857 increase this value.
1858
1859 This config option is actually maximum order plus one. For example,
1860 a value of 11 means that the largest free memory block is 2^10 pages.
1861
1da177e4
LT
1862config ALIGNMENT_TRAP
1863 bool
f12d0d7c 1864 depends on CPU_CP15_MMU
1da177e4 1865 default y if !ARCH_EBSA110
e119bfff 1866 select HAVE_PROC_CPU if PROC_FS
1da177e4 1867 help
84eb8d06 1868 ARM processors cannot fetch/store information which is not
1da177e4
LT
1869 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1870 address divisible by 4. On 32-bit ARM processors, these non-aligned
1871 fetch/store instructions will be emulated in software if you say
1872 here, which has a severe performance impact. This is necessary for
1873 correct operation of some network protocols. With an IP-only
1874 configuration it is safe to say N, otherwise say Y.
1875
39ec58f3 1876config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1877 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1878 depends on MMU
39ec58f3
LB
1879 default y if CPU_FEROCEON
1880 help
1881 Implement faster copy_to_user and clear_user methods for CPU
1882 cores where a 8-word STM instruction give significantly higher
1883 memory write throughput than a sequence of individual 32bit stores.
1884
1885 A possible side effect is a slight increase in scheduling latency
1886 between threads sharing the same address space if they invoke
1887 such copy operations with large buffers.
1888
1889 However, if the CPU data cache is using a write-allocate mode,
1890 this option is unlikely to provide any performance gain.
1891
70c70d97
NP
1892config SECCOMP
1893 bool
1894 prompt "Enable seccomp to safely compute untrusted bytecode"
1895 ---help---
1896 This kernel feature is useful for number crunching applications
1897 that may need to compute untrusted bytecode during their
1898 execution. By using pipes or other transports made available to
1899 the process as file descriptors supporting the read/write
1900 syscalls, it's possible to isolate those applications in
1901 their own address space using seccomp. Once seccomp is
1902 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1903 and the task is only allowed to execute a few safe syscalls
1904 defined by each seccomp mode.
1905
06e6295b
SS
1906config SWIOTLB
1907 def_bool y
1908
1909config IOMMU_HELPER
1910 def_bool SWIOTLB
1911
eff8d644
SS
1912config XEN_DOM0
1913 def_bool y
1914 depends on XEN
1915
1916config XEN
1917 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1918 depends on ARM && AEABI && OF
f880b67d 1919 depends on CPU_V7 && !CPU_V6
85323a99 1920 depends on !GENERIC_ATOMIC64
7693decc 1921 depends on MMU
17b7ab80 1922 select ARM_PSCI
83862ccf 1923 select SWIOTLB_XEN
e17b2f11 1924 select ARCH_DMA_ADDR_T_64BIT
eff8d644
SS
1925 help
1926 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1927
1da177e4
LT
1928endmenu
1929
1930menu "Boot options"
1931
9eb8f674
GL
1932config USE_OF
1933 bool "Flattened Device Tree support"
b1b3f49c 1934 select IRQ_DOMAIN
9eb8f674
GL
1935 select OF
1936 select OF_EARLY_FLATTREE
bcedb5f9 1937 select OF_RESERVED_MEM
9eb8f674
GL
1938 help
1939 Include support for flattened device tree machine descriptions.
1940
bd51e2f5
NP
1941config ATAGS
1942 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1943 default y
1944 help
1945 This is the traditional way of passing data to the kernel at boot
1946 time. If you are solely relying on the flattened device tree (or
1947 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1948 to remove ATAGS support from your kernel binary. If unsure,
1949 leave this to y.
1950
1951config DEPRECATED_PARAM_STRUCT
1952 bool "Provide old way to pass kernel parameters"
1953 depends on ATAGS
1954 help
1955 This was deprecated in 2001 and announced to live on for 5 years.
1956 Some old boot loaders still use this way.
1957
1da177e4
LT
1958# Compressed boot loader in ROM. Yes, we really want to ask about
1959# TEXT and BSS so we preserve their values in the config files.
1960config ZBOOT_ROM_TEXT
1961 hex "Compressed ROM boot loader base address"
1962 default "0"
1963 help
1964 The physical address at which the ROM-able zImage is to be
1965 placed in the target. Platforms which normally make use of
1966 ROM-able zImage formats normally set this to a suitable
1967 value in their defconfig file.
1968
1969 If ZBOOT_ROM is not enabled, this has no effect.
1970
1971config ZBOOT_ROM_BSS
1972 hex "Compressed ROM boot loader BSS address"
1973 default "0"
1974 help
f8c440b2
DF
1975 The base address of an area of read/write memory in the target
1976 for the ROM-able zImage which must be available while the
1977 decompressor is running. It must be large enough to hold the
1978 entire decompressed kernel plus an additional 128 KiB.
1979 Platforms which normally make use of ROM-able zImage formats
1980 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1981
1982 If ZBOOT_ROM is not enabled, this has no effect.
1983
1984config ZBOOT_ROM
1985 bool "Compressed boot loader in ROM/flash"
1986 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1987 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1988 help
1989 Say Y here if you intend to execute your compressed kernel image
1990 (zImage) directly from ROM or flash. If unsure, say N.
1991
090ab3ff
SH
1992choice
1993 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1994 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1995 default ZBOOT_ROM_NONE
1996 help
1997 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1998 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1999 kernel image to an MMC or SD card and boot the kernel straight
2000 from the reset vector. At reset the processor Mask ROM will load
59bf8964 2001 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
2002 rest the kernel image to RAM.
2003
2004config ZBOOT_ROM_NONE
2005 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
2006 help
2007 Do not load image from SD or MMC
2008
f45b1149
SH
2009config ZBOOT_ROM_MMCIF
2010 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 2011 help
090ab3ff
SH
2012 Load image from MMCIF hardware block.
2013
2014config ZBOOT_ROM_SH_MOBILE_SDHI
2015 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2016 help
2017 Load image from SDHI hardware block
2018
2019endchoice
f45b1149 2020
e2a6a3aa
JB
2021config ARM_APPENDED_DTB
2022 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 2023 depends on OF
e2a6a3aa
JB
2024 help
2025 With this option, the boot code will look for a device tree binary
2026 (DTB) appended to zImage
2027 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2028
2029 This is meant as a backward compatibility convenience for those
2030 systems with a bootloader that can't be upgraded to accommodate
2031 the documented boot protocol using a device tree.
2032
2033 Beware that there is very little in terms of protection against
2034 this option being confused by leftover garbage in memory that might
2035 look like a DTB header after a reboot if no actual DTB is appended
2036 to zImage. Do not leave this option active in a production kernel
2037 if you don't intend to always append a DTB. Proper passing of the
2038 location into r2 of a bootloader provided DTB is always preferable
2039 to this option.
2040
b90b9a38
NP
2041config ARM_ATAG_DTB_COMPAT
2042 bool "Supplement the appended DTB with traditional ATAG information"
2043 depends on ARM_APPENDED_DTB
2044 help
2045 Some old bootloaders can't be updated to a DTB capable one, yet
2046 they provide ATAGs with memory configuration, the ramdisk address,
2047 the kernel cmdline string, etc. Such information is dynamically
2048 provided by the bootloader and can't always be stored in a static
2049 DTB. To allow a device tree enabled kernel to be used with such
2050 bootloaders, this option allows zImage to extract the information
2051 from the ATAG list and store it at run time into the appended DTB.
2052
d0f34a11
GR
2053choice
2054 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2055 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2056
2057config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2058 bool "Use bootloader kernel arguments if available"
2059 help
2060 Uses the command-line options passed by the boot loader instead of
2061 the device tree bootargs property. If the boot loader doesn't provide
2062 any, the device tree bootargs property will be used.
2063
2064config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2065 bool "Extend with bootloader kernel arguments"
2066 help
2067 The command-line arguments provided by the boot loader will be
2068 appended to the the device tree bootargs property.
2069
2070endchoice
2071
1da177e4
LT
2072config CMDLINE
2073 string "Default kernel command string"
2074 default ""
2075 help
2076 On some architectures (EBSA110 and CATS), there is currently no way
2077 for the boot loader to pass arguments to the kernel. For these
2078 architectures, you should supply some command-line options at build
2079 time by entering them here. As a minimum, you should specify the
2080 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2081
4394c124
VB
2082choice
2083 prompt "Kernel command line type" if CMDLINE != ""
2084 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2085 depends on ATAGS
4394c124
VB
2086
2087config CMDLINE_FROM_BOOTLOADER
2088 bool "Use bootloader kernel arguments if available"
2089 help
2090 Uses the command-line options passed by the boot loader. If
2091 the boot loader doesn't provide any, the default kernel command
2092 string provided in CMDLINE will be used.
2093
2094config CMDLINE_EXTEND
2095 bool "Extend bootloader kernel arguments"
2096 help
2097 The command-line arguments provided by the boot loader will be
2098 appended to the default kernel command string.
2099
92d2040d
AH
2100config CMDLINE_FORCE
2101 bool "Always use the default kernel command string"
92d2040d
AH
2102 help
2103 Always use the default kernel command string, even if the boot
2104 loader passes other arguments to the kernel.
2105 This is useful if you cannot or don't want to change the
2106 command-line options your boot loader passes to the kernel.
4394c124 2107endchoice
92d2040d 2108
1da177e4
LT
2109config XIP_KERNEL
2110 bool "Kernel Execute-In-Place from ROM"
10968131 2111 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2112 help
2113 Execute-In-Place allows the kernel to run from non-volatile storage
2114 directly addressable by the CPU, such as NOR flash. This saves RAM
2115 space since the text section of the kernel is not loaded from flash
2116 to RAM. Read-write sections, such as the data section and stack,
2117 are still copied to RAM. The XIP kernel is not compressed since
2118 it has to run directly from flash, so it will take more space to
2119 store it. The flash address used to link the kernel object files,
2120 and for storing it, is configuration dependent. Therefore, if you
2121 say Y here, you must know the proper physical address where to
2122 store the kernel image depending on your own flash memory usage.
2123
2124 Also note that the make target becomes "make xipImage" rather than
2125 "make zImage" or "make Image". The final kernel binary to put in
2126 ROM memory will be arch/arm/boot/xipImage.
2127
2128 If unsure, say N.
2129
2130config XIP_PHYS_ADDR
2131 hex "XIP Kernel Physical Location"
2132 depends on XIP_KERNEL
2133 default "0x00080000"
2134 help
2135 This is the physical address in your flash memory the kernel will
2136 be linked for and stored to. This address is dependent on your
2137 own flash usage.
2138
c587e4a6
RP
2139config KEXEC
2140 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2141 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2142 help
2143 kexec is a system call that implements the ability to shutdown your
2144 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2145 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2146 you can start any kernel with it, not just Linux.
2147
2148 It is an ongoing process to be certain the hardware in a machine
2149 is properly shutdown, so do not be surprised if this code does not
bf220695 2150 initially work for you.
c587e4a6 2151
4cd9d6f7
RP
2152config ATAGS_PROC
2153 bool "Export atags in procfs"
bd51e2f5 2154 depends on ATAGS && KEXEC
b98d7291 2155 default y
4cd9d6f7
RP
2156 help
2157 Should the atags used to boot the kernel be exported in an "atags"
2158 file in procfs. Useful with kexec.
2159
cb5d39b3
MW
2160config CRASH_DUMP
2161 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2162 help
2163 Generate crash dump after being started by kexec. This should
2164 be normally only set in special crash dump kernels which are
2165 loaded in the main kernel with kexec-tools into a specially
2166 reserved region and then later executed after a crash by
2167 kdump/kexec. The crash dump kernel must be compiled to a
2168 memory address not used by the main kernel
2169
2170 For more details see Documentation/kdump/kdump.txt
2171
e69edc79
EM
2172config AUTO_ZRELADDR
2173 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2174 help
2175 ZRELADDR is the physical address where the decompressed kernel
2176 image will be placed. If AUTO_ZRELADDR is selected, the address
2177 will be determined at run-time by masking the current IP with
2178 0xf8000000. This assumes the zImage being placed in the first 128MB
2179 from start of memory.
2180
1da177e4
LT
2181endmenu
2182
ac9d7efc 2183menu "CPU Power Management"
1da177e4 2184
89c52ed4 2185if ARCH_HAS_CPUFREQ
1da177e4 2186source "drivers/cpufreq/Kconfig"
1da177e4
LT
2187endif
2188
ac9d7efc
RK
2189source "drivers/cpuidle/Kconfig"
2190
2191endmenu
2192
1da177e4
LT
2193menu "Floating point emulation"
2194
2195comment "At least one emulation must be selected"
2196
2197config FPE_NWFPE
2198 bool "NWFPE math emulation"
593c252a 2199 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2200 ---help---
2201 Say Y to include the NWFPE floating point emulator in the kernel.
2202 This is necessary to run most binaries. Linux does not currently
2203 support floating point hardware so you need to say Y here even if
2204 your machine has an FPA or floating point co-processor podule.
2205
2206 You may say N here if you are going to load the Acorn FPEmulator
2207 early in the bootup.
2208
2209config FPE_NWFPE_XP
2210 bool "Support extended precision"
bedf142b 2211 depends on FPE_NWFPE
1da177e4
LT
2212 help
2213 Say Y to include 80-bit support in the kernel floating-point
2214 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2215 Note that gcc does not generate 80-bit operations by default,
2216 so in most cases this option only enlarges the size of the
2217 floating point emulator without any good reason.
2218
2219 You almost surely want to say N here.
2220
2221config FPE_FASTFPE
2222 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2223 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2224 ---help---
2225 Say Y here to include the FAST floating point emulator in the kernel.
2226 This is an experimental much faster emulator which now also has full
2227 precision for the mantissa. It does not support any exceptions.
2228 It is very simple, and approximately 3-6 times faster than NWFPE.
2229
2230 It should be sufficient for most programs. It may be not suitable
2231 for scientific calculations, but you have to check this for yourself.
2232 If you do not feel you need a faster FP emulation you should better
2233 choose NWFPE.
2234
2235config VFP
2236 bool "VFP-format floating point maths"
e399b1a4 2237 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2238 help
2239 Say Y to include VFP support code in the kernel. This is needed
2240 if your hardware includes a VFP unit.
2241
2242 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2243 release notes and additional status information.
2244
2245 Say N if your target does not have VFP hardware.
2246
25ebee02
CM
2247config VFPv3
2248 bool
2249 depends on VFP
2250 default y if CPU_V7
2251
b5872db4
CM
2252config NEON
2253 bool "Advanced SIMD (NEON) Extension support"
2254 depends on VFPv3 && CPU_V7
2255 help
2256 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2257 Extension.
2258
73c132c1
AB
2259config KERNEL_MODE_NEON
2260 bool "Support for NEON in kernel mode"
c4a30c3b 2261 depends on NEON && AEABI
73c132c1
AB
2262 help
2263 Say Y to include support for NEON in kernel mode.
2264
1da177e4
LT
2265endmenu
2266
2267menu "Userspace binary formats"
2268
2269source "fs/Kconfig.binfmt"
2270
2271config ARTHUR
2272 tristate "RISC OS personality"
704bdda0 2273 depends on !AEABI
1da177e4
LT
2274 help
2275 Say Y here to include the kernel code necessary if you want to run
2276 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2277 experimental; if this sounds frightening, say N and sleep in peace.
2278 You can also say M here to compile this support as a module (which
2279 will be called arthur).
2280
2281endmenu
2282
2283menu "Power management options"
2284
eceab4ac 2285source "kernel/power/Kconfig"
1da177e4 2286
f4cb5700 2287config ARCH_SUSPEND_POSSIBLE
4b1082ca 2288 depends on !ARCH_S5PC100
19a0519d 2289 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2290 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2291 def_bool y
2292
15e0d9e3
AB
2293config ARM_CPU_SUSPEND
2294 def_bool PM_SLEEP
2295
1da177e4
LT
2296endmenu
2297
d5950b43
SR
2298source "net/Kconfig"
2299
ac25150f 2300source "drivers/Kconfig"
1da177e4
LT
2301
2302source "fs/Kconfig"
2303
1da177e4
LT
2304source "arch/arm/Kconfig.debug"
2305
2306source "security/Kconfig"
2307
2308source "crypto/Kconfig"
2309
2310source "lib/Kconfig"
749cf76c
CD
2311
2312source "arch/arm/kvm/Kconfig"