]>
Commit | Line | Data |
---|---|---|
a47172ea TP |
1 | /* |
2 | * Device Tree file for Marvell Armada 385 evaluation board | |
3 | * (DB-88F6820) | |
4 | * | |
5 | * Copyright (C) 2014 Marvell | |
6 | * | |
7 | * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> | |
8 | * | |
9 | * This file is licensed under the terms of the GNU General Public | |
10 | * License version 2. This program is licensed "as is" without any | |
11 | * warranty of any kind, whether express or implied. | |
12 | */ | |
13 | ||
14 | /dts-v1/; | |
15 | #include "armada-385.dtsi" | |
16 | ||
17 | / { | |
18 | model = "Marvell Armada 385 Development Board"; | |
19 | compatible = "marvell,a385-db", "marvell,armada385", "marvell,armada38x"; | |
20 | ||
21 | chosen { | |
22 | bootargs = "console=ttyS0,115200 earlyprintk"; | |
23 | }; | |
24 | ||
25 | memory { | |
26 | device_type = "memory"; | |
27 | reg = <0x00000000 0x10000000>; /* 256 MB */ | |
28 | }; | |
29 | ||
30 | soc { | |
31 | ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 | |
32 | MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000>; | |
33 | ||
34 | internal-regs { | |
35 | spi@10600 { | |
36 | status = "okay"; | |
37 | ||
38 | spi-flash@0 { | |
39 | #address-cells = <1>; | |
40 | #size-cells = <1>; | |
41 | compatible = "w25q32"; | |
42 | reg = <0>; /* Chip select 0 */ | |
43 | spi-max-frequency = <108000000>; | |
44 | }; | |
45 | }; | |
46 | ||
47 | i2c@11000 { | |
48 | status = "okay"; | |
49 | clock-frequency = <100000>; | |
50 | }; | |
51 | ||
52 | i2c@11100 { | |
53 | status = "okay"; | |
54 | clock-frequency = <100000>; | |
55 | }; | |
56 | ||
57 | serial@12000 { | |
a47172ea TP |
58 | status = "okay"; |
59 | }; | |
60 | ||
61 | ethernet@30000 { | |
62 | status = "okay"; | |
63 | phy = <&phy1>; | |
0d2e6378 | 64 | phy-mode = "rgmii-id"; |
a47172ea TP |
65 | }; |
66 | ||
67 | ethernet@70000 { | |
68 | status = "okay"; | |
69 | phy = <&phy0>; | |
0d2e6378 | 70 | phy-mode = "rgmii-id"; |
a47172ea TP |
71 | }; |
72 | ||
73 | mdio { | |
74 | phy0: ethernet-phy@0 { | |
75 | reg = <0>; | |
76 | }; | |
77 | ||
78 | phy1: ethernet-phy@1 { | |
79 | reg = <1>; | |
80 | }; | |
81 | }; | |
4de29e63 | 82 | |
d175b6e4 TP |
83 | sata@a8000 { |
84 | status = "okay"; | |
85 | }; | |
86 | ||
87 | sata@e0000 { | |
88 | status = "okay"; | |
89 | }; | |
90 | ||
4de29e63 EG |
91 | flash@d0000 { |
92 | status = "okay"; | |
93 | num-cs = <1>; | |
94 | marvell,nand-keep-config; | |
95 | marvell,nand-enable-arbiter; | |
96 | nand-on-flash-bbt; | |
97 | ||
98 | partition@0 { | |
99 | label = "U-Boot"; | |
100 | reg = <0 0x800000>; | |
101 | }; | |
102 | partition@800000 { | |
103 | label = "Linux"; | |
104 | reg = <0x800000 0x800000>; | |
105 | }; | |
106 | partition@1000000 { | |
107 | label = "Filesystem"; | |
108 | reg = <0x1000000 0x3f000000>; | |
109 | }; | |
110 | }; | |
6eccc52b TP |
111 | |
112 | sdhci@d8000 { | |
113 | clock-frequency = <200000000>; | |
114 | broken-cd; | |
115 | wp-inverted; | |
116 | bus-width = <8>; | |
117 | status = "okay"; | |
118 | }; | |
87e2fc37 GC |
119 | |
120 | usb3@f0000 { | |
121 | status = "okay"; | |
122 | }; | |
123 | ||
124 | usb3@f8000 { | |
125 | status = "okay"; | |
126 | }; | |
a47172ea TP |
127 | }; |
128 | ||
129 | pcie-controller { | |
130 | status = "okay"; | |
131 | /* | |
132 | * The two PCIe units are accessible through | |
133 | * standard PCIe slots on the board. | |
134 | */ | |
135 | pcie@1,0 { | |
136 | /* Port 0, Lane 0 */ | |
137 | status = "okay"; | |
138 | }; | |
139 | pcie@2,0 { | |
140 | /* Port 1, Lane 0 */ | |
141 | status = "okay"; | |
142 | }; | |
143 | }; | |
144 | }; | |
145 | }; |