]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm/boot/dts/berlin2q.dtsi
BCM270X: Enable the DSI panel node in the VC4 overlay.
[mirror_ubuntu-zesty-kernel.git] / arch / arm / boot / dts / berlin2q.dtsi
CommitLineData
374ddcbf
AT
1/*
2 * Copyright (C) 2014 Antoine Ténart <antoine.tenart@free-electrons.com>
3 *
af98945e
AT
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
7 * whole.
8 *
9 * a) This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 *
13 * Or, alternatively,
14 *
15 * b) Permission is hereby granted, free of charge, to any person
16 * obtaining a copy of this software and associated documentation
17 * files (the "Software"), to deal in the Software without
18 * restriction, including without limitation the rights to use,
19 * copy, modify, merge, publish, distribute, sublicense, and/or
20 * sell copies of the Software, and to permit persons to whom the
21 * Software is furnished to do so, subject to the following
22 * conditions:
23 *
24 * The above copyright notice and this permission notice shall be
25 * included in all copies or substantial portions of the Software.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
29 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
31 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
32 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
33 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
34 * OTHER DEALINGS IN THE SOFTWARE.
374ddcbf
AT
35 */
36
414dcf8f 37#include <dt-bindings/clock/berlin2q.h>
374ddcbf
AT
38#include <dt-bindings/interrupt-controller/arm-gic.h>
39
374ddcbf
AT
40/ {
41 model = "Marvell Armada 1500 pro (BG2-Q) SoC";
42 compatible = "marvell,berlin2q", "marvell,berlin";
2702d616
JZ
43 #address-cells = <1>;
44 #size-cells = <1>;
374ddcbf 45
487eacb9
JZ
46 aliases {
47 serial0 = &uart0;
48 serial1 = &uart1;
49 };
50
374ddcbf
AT
51 cpus {
52 #address-cells = <1>;
53 #size-cells = <0>;
d19c9367 54 enable-method = "marvell,berlin-smp";
374ddcbf
AT
55
56 cpu@0 {
57 compatible = "arm,cortex-a9";
58 device_type = "cpu";
59 next-level-cache = <&l2>;
60 reg = <0>;
23998645
AT
61
62 clocks = <&chip_clk CLKID_CPU>;
63 clock-latency = <100000>;
64 /* Can be modified by the bootloader */
65 operating-points = <
66 /* kHz uV */
67 1200000 1200000
68 1000000 1200000
69 800000 1200000
70 600000 1200000
71 >;
374ddcbf
AT
72 };
73
74 cpu@1 {
75 compatible = "arm,cortex-a9";
76 device_type = "cpu";
77 next-level-cache = <&l2>;
78 reg = <1>;
79 };
80
81 cpu@2 {
82 compatible = "arm,cortex-a9";
83 device_type = "cpu";
84 next-level-cache = <&l2>;
85 reg = <2>;
86 };
87
88 cpu@3 {
89 compatible = "arm,cortex-a9";
90 device_type = "cpu";
91 next-level-cache = <&l2>;
92 reg = <3>;
93 };
94 };
95
414dcf8f 96 refclk: oscillator {
374ddcbf
AT
97 compatible = "fixed-clock";
98 #clock-cells = <0>;
99 clock-frequency = <25000000>;
100 };
101
32473612 102 soc@f7000000 {
374ddcbf
AT
103 compatible = "simple-bus";
104 #address-cells = <1>;
105 #size-cells = <1>;
106
107 ranges = <0 0xf7000000 0x1000000>;
108 interrupt-parent = <&gic>;
109
d4ce8042
JZ
110 pmu {
111 compatible = "arm,cortex-a9-pmu";
112 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
113 <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
114 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
115 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
116 };
117
0d859a6a
AT
118 sdhci0: sdhci@ab0000 {
119 compatible = "mrvl,pxav3-mmc";
120 reg = <0xab0000 0x200>;
b5010d20
JZ
121 clocks = <&chip_clk CLKID_SDIO1XIN>, <&chip_clk CLKID_SDIO>;
122 clock-names = "io", "core";
0d859a6a
AT
123 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
124 status = "disabled";
125 };
126
127 sdhci1: sdhci@ab0800 {
128 compatible = "mrvl,pxav3-mmc";
129 reg = <0xab0800 0x200>;
b5010d20
JZ
130 clocks = <&chip_clk CLKID_SDIO1XIN>, <&chip_clk CLKID_SDIO>;
131 clock-names = "io", "core";
0d859a6a
AT
132 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
133 status = "disabled";
134 };
135
136 sdhci2: sdhci@ab1000 {
137 compatible = "mrvl,pxav3-mmc";
138 reg = <0xab1000 0x200>;
139 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
5d756147 140 clocks = <&chip_clk CLKID_NFC_ECC>, <&chip_clk CLKID_SDIO>;
96ed6046 141 clock-names = "io", "core";
0d859a6a
AT
142 status = "disabled";
143 };
144
374ddcbf
AT
145 l2: l2-cache-controller@ac0000 {
146 compatible = "arm,pl310-cache";
147 reg = <0xac0000 0x1000>;
148 cache-level = <2>;
44991eb4
JZ
149 arm,data-latency = <2 2 2>;
150 arm,tag-latency = <2 2 2>;
374ddcbf
AT
151 };
152
0bd4b346
SH
153 scu: snoop-control-unit@ad0000 {
154 compatible = "arm,cortex-a9-scu";
155 reg = <0xad0000 0x58>;
156 };
157
374ddcbf
AT
158 local-timer@ad0600 {
159 compatible = "arm,cortex-a9-twd-timer";
160 reg = <0xad0600 0x20>;
a457b86c 161 clocks = <&chip_clk CLKID_TWD>;
2356d2f3 162 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
374ddcbf
AT
163 };
164
165 gic: interrupt-controller@ad1000 {
166 compatible = "arm,cortex-a9-gic";
167 reg = <0xad1000 0x1000>, <0xad0100 0x100>;
168 interrupt-controller;
169 #interrupt-cells = <3>;
170 };
171
c539711e 172 usb_phy2: phy@a2f400 {
1f744fd3 173 compatible = "marvell,berlin2cd-usb-phy";
c539711e
AT
174 reg = <0xa2f400 0x128>;
175 #phy-cells = <0>;
43225728 176 resets = <&chip_rst 0x104 14>;
c539711e
AT
177 status = "disabled";
178 };
179
180 usb2: usb@a30000 {
181 compatible = "chipidea,usb2";
182 reg = <0xa30000 0x10000>;
183 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
a457b86c 184 clocks = <&chip_clk CLKID_USB2>;
c539711e
AT
185 phys = <&usb_phy2>;
186 phy-names = "usb-phy";
187 status = "disabled";
188 };
189
190 usb_phy0: phy@b74000 {
1f744fd3 191 compatible = "marvell,berlin2cd-usb-phy";
c539711e
AT
192 reg = <0xb74000 0x128>;
193 #phy-cells = <0>;
43225728 194 resets = <&chip_rst 0x104 12>;
c539711e
AT
195 status = "disabled";
196 };
197
198 usb_phy1: phy@b78000 {
1f744fd3 199 compatible = "marvell,berlin2cd-usb-phy";
c539711e
AT
200 reg = <0xb78000 0x128>;
201 #phy-cells = <0>;
43225728 202 resets = <&chip_rst 0x104 13>;
c539711e
AT
203 status = "disabled";
204 };
205
bdc06cd7
AT
206 eth0: ethernet@b90000 {
207 compatible = "marvell,pxa168-eth";
208 reg = <0xb90000 0x10000>;
a457b86c 209 clocks = <&chip_clk CLKID_GETH0>;
bdc06cd7
AT
210 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
211 /* set by bootloader */
212 local-mac-address = [00 00 00 00 00 00];
213 #address-cells = <1>;
214 #size-cells = <0>;
f5799dcf 215 phy-connection-type = "mii";
bdc06cd7
AT
216 phy-handle = <&ethphy0>;
217 status = "disabled";
218
219 ethphy0: ethernet-phy@0 {
220 reg = <0>;
221 };
222 };
223
d19c9367
AT
224 cpu-ctrl@dd0000 {
225 compatible = "marvell,berlin-cpu-ctrl";
226 reg = <0xdd0000 0x10000>;
227 };
228
374ddcbf
AT
229 apb@e80000 {
230 compatible = "simple-bus";
231 #address-cells = <1>;
232 #size-cells = <1>;
233
234 ranges = <0 0xe80000 0x10000>;
235 interrupt-parent = <&aic>;
236
cedf57fc
AT
237 gpio0: gpio@0400 {
238 compatible = "snps,dw-apb-gpio";
239 reg = <0x0400 0x400>;
240 #address-cells = <1>;
241 #size-cells = <0>;
242
243 porta: gpio-port@0 {
244 compatible = "snps,dw-apb-gpio-port";
245 gpio-controller;
246 #gpio-cells = <2>;
247 snps,nr-gpios = <32>;
248 reg = <0>;
249 interrupt-controller;
250 #interrupt-cells = <2>;
251 interrupts = <0>;
252 };
253 };
254
255 gpio1: gpio@0800 {
256 compatible = "snps,dw-apb-gpio";
257 reg = <0x0800 0x400>;
258 #address-cells = <1>;
259 #size-cells = <0>;
260
261 portb: gpio-port@1 {
262 compatible = "snps,dw-apb-gpio-port";
263 gpio-controller;
264 #gpio-cells = <2>;
265 snps,nr-gpios = <32>;
266 reg = <0>;
267 interrupt-controller;
268 #interrupt-cells = <2>;
269 interrupts = <1>;
270 };
271 };
272
273 gpio2: gpio@0c00 {
274 compatible = "snps,dw-apb-gpio";
275 reg = <0x0c00 0x400>;
276 #address-cells = <1>;
277 #size-cells = <0>;
278
279 portc: gpio-port@2 {
280 compatible = "snps,dw-apb-gpio-port";
281 gpio-controller;
282 #gpio-cells = <2>;
283 snps,nr-gpios = <32>;
284 reg = <0>;
285 interrupt-controller;
286 #interrupt-cells = <2>;
287 interrupts = <2>;
288 };
289 };
290
291 gpio3: gpio@1000 {
292 compatible = "snps,dw-apb-gpio";
293 reg = <0x1000 0x400>;
294 #address-cells = <1>;
295 #size-cells = <0>;
296
297 portd: gpio-port@3 {
298 compatible = "snps,dw-apb-gpio-port";
299 gpio-controller;
300 #gpio-cells = <2>;
301 snps,nr-gpios = <32>;
302 reg = <0>;
303 interrupt-controller;
304 #interrupt-cells = <2>;
305 interrupts = <3>;
306 };
307 };
308
99f3deb8
AT
309 i2c0: i2c@1400 {
310 compatible = "snps,designware-i2c";
311 #address-cells = <1>;
312 #size-cells = <0>;
313 reg = <0x1400 0x100>;
99f3deb8 314 interrupts = <4>;
a457b86c 315 clocks = <&chip_clk CLKID_CFG>;
99f3deb8
AT
316 pinctrl-0 = <&twsi0_pmux>;
317 pinctrl-names = "default";
318 status = "disabled";
319 };
320
321 i2c1: i2c@1800 {
322 compatible = "snps,designware-i2c";
323 #address-cells = <1>;
324 #size-cells = <0>;
325 reg = <0x1800 0x100>;
99f3deb8 326 interrupts = <5>;
a457b86c 327 clocks = <&chip_clk CLKID_CFG>;
99f3deb8
AT
328 pinctrl-0 = <&twsi1_pmux>;
329 pinctrl-names = "default";
330 status = "disabled";
331 };
332
374ddcbf
AT
333 timer0: timer@2c00 {
334 compatible = "snps,dw-apb-timer";
335 reg = <0x2c00 0x14>;
a457b86c 336 clocks = <&chip_clk CLKID_CFG>;
374ddcbf
AT
337 clock-names = "timer";
338 interrupts = <8>;
339 };
340
341 timer1: timer@2c14 {
342 compatible = "snps,dw-apb-timer";
343 reg = <0x2c14 0x14>;
a457b86c 344 clocks = <&chip_clk CLKID_CFG>;
374ddcbf 345 clock-names = "timer";
374ddcbf
AT
346 };
347
348 timer2: timer@2c28 {
349 compatible = "snps,dw-apb-timer";
350 reg = <0x2c28 0x14>;
a457b86c 351 clocks = <&chip_clk CLKID_CFG>;
374ddcbf
AT
352 clock-names = "timer";
353 status = "disabled";
354 };
355
356 timer3: timer@2c3c {
357 compatible = "snps,dw-apb-timer";
358 reg = <0x2c3c 0x14>;
a457b86c 359 clocks = <&chip_clk CLKID_CFG>;
374ddcbf
AT
360 clock-names = "timer";
361 status = "disabled";
362 };
363
364 timer4: timer@2c50 {
365 compatible = "snps,dw-apb-timer";
366 reg = <0x2c50 0x14>;
a457b86c 367 clocks = <&chip_clk CLKID_CFG>;
374ddcbf
AT
368 clock-names = "timer";
369 status = "disabled";
370 };
371
372 timer5: timer@2c64 {
373 compatible = "snps,dw-apb-timer";
374 reg = <0x2c64 0x14>;
a457b86c 375 clocks = <&chip_clk CLKID_CFG>;
374ddcbf
AT
376 clock-names = "timer";
377 status = "disabled";
378 };
379
380 timer6: timer@2c78 {
381 compatible = "snps,dw-apb-timer";
382 reg = <0x2c78 0x14>;
a457b86c 383 clocks = <&chip_clk CLKID_CFG>;
374ddcbf
AT
384 clock-names = "timer";
385 status = "disabled";
386 };
387
388 timer7: timer@2c8c {
389 compatible = "snps,dw-apb-timer";
390 reg = <0x2c8c 0x14>;
a457b86c 391 clocks = <&chip_clk CLKID_CFG>;
374ddcbf
AT
392 clock-names = "timer";
393 status = "disabled";
394 };
395
396 aic: interrupt-controller@3800 {
397 compatible = "snps,dw-apb-ictl";
398 reg = <0x3800 0x30>;
399 interrupt-controller;
400 #interrupt-cells = <1>;
401 interrupt-parent = <&gic>;
402 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
403 };
404 };
405
414dcf8f 406 chip: chip-control@ea0000 {
f3f94f71 407 compatible = "simple-mfd", "syscon";
414dcf8f 408 reg = <0xea0000 0x400>, <0xdd0170 0x10>;
99f3deb8 409
a457b86c
AT
410 chip_clk: clock {
411 compatible = "marvell,berlin2q-clk";
412 #clock-cells = <1>;
413 clocks = <&refclk>;
414 clock-names = "refclk";
99f3deb8
AT
415 };
416
630c986b
AT
417 soc_pinctrl: pin-controller {
418 compatible = "marvell,berlin2q-soc-pinctrl";
419
ac4111ab
JZ
420 sd1_pmux: sd1-pmux {
421 groups = "G31";
422 function = "sd1";
423 };
424
630c986b
AT
425 twsi0_pmux: twsi0-pmux {
426 groups = "G6";
427 function = "twsi0";
428 };
99f3deb8 429
630c986b
AT
430 twsi1_pmux: twsi1-pmux {
431 groups = "G7";
432 function = "twsi1";
433 };
99f3deb8 434 };
43225728
AT
435
436 chip_rst: reset {
437 compatible = "marvell,berlin2-reset";
438 #reset-cells = <2>;
99f3deb8 439 };
0bd4b346
SH
440 };
441
70a2b717
AT
442 ahci: sata@e90000 {
443 compatible = "marvell,berlin2q-ahci", "generic-ahci";
444 reg = <0xe90000 0x1000>;
445 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
a457b86c 446 clocks = <&chip_clk CLKID_SATA>;
70a2b717
AT
447 #address-cells = <1>;
448 #size-cells = <0>;
449
450 sata0: sata-port@0 {
451 reg = <0>;
452 phys = <&sata_phy 0>;
453 status = "disabled";
454 };
455
456 sata1: sata-port@1 {
457 reg = <1>;
458 phys = <&sata_phy 1>;
459 status = "disabled";
460 };
461 };
462
463 sata_phy: phy@e900a0 {
464 compatible = "marvell,berlin2q-sata-phy";
465 reg = <0xe900a0 0x200>;
a457b86c 466 clocks = <&chip_clk CLKID_SATA>;
70a2b717
AT
467 #address-cells = <1>;
468 #size-cells = <0>;
469 #phy-cells = <1>;
470 status = "disabled";
471
472 sata-phy@0 {
473 reg = <0>;
474 };
475
476 sata-phy@1 {
477 reg = <1>;
478 };
479 };
480
c539711e
AT
481 usb0: usb@ed0000 {
482 compatible = "chipidea,usb2";
483 reg = <0xed0000 0x10000>;
484 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
a457b86c 485 clocks = <&chip_clk CLKID_USB0>;
c539711e
AT
486 phys = <&usb_phy0>;
487 phy-names = "usb-phy";
488 status = "disabled";
489 };
490
491 usb1: usb@ee0000 {
492 compatible = "chipidea,usb2";
493 reg = <0xee0000 0x10000>;
494 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
a457b86c 495 clocks = <&chip_clk CLKID_USB1>;
c539711e
AT
496 phys = <&usb_phy1>;
497 phy-names = "usb-phy";
498 status = "disabled";
499 };
500
956d8217
AT
501 pwm: pwm@f20000 {
502 compatible = "marvell,berlin-pwm";
503 reg = <0xf20000 0x40>;
504 clocks = <&chip_clk CLKID_CFG>;
505 #pwm-cells = <3>;
506 };
507
374ddcbf
AT
508 apb@fc0000 {
509 compatible = "simple-bus";
510 #address-cells = <1>;
511 #size-cells = <1>;
512
513 ranges = <0 0xfc0000 0x10000>;
514 interrupt-parent = <&sic>;
515
a94eaa98
JZ
516 wdt0: watchdog@1000 {
517 compatible = "snps,dw-wdt";
518 reg = <0x1000 0x100>;
519 clocks = <&refclk>;
520 interrupts = <0>;
521 };
522
523 wdt1: watchdog@2000 {
524 compatible = "snps,dw-wdt";
525 reg = <0x2000 0x100>;
526 clocks = <&refclk>;
527 interrupts = <1>;
a94eaa98
JZ
528 };
529
530 wdt2: watchdog@3000 {
531 compatible = "snps,dw-wdt";
532 reg = <0x3000 0x100>;
533 clocks = <&refclk>;
534 interrupts = <2>;
a94eaa98
JZ
535 };
536
5138d5c5
JZ
537 sm_gpio1: gpio@5000 {
538 compatible = "snps,dw-apb-gpio";
539 reg = <0x5000 0x400>;
540 #address-cells = <1>;
541 #size-cells = <0>;
542
543 portf: gpio-port@5 {
544 compatible = "snps,dw-apb-gpio-port";
545 gpio-controller;
546 #gpio-cells = <2>;
547 snps,nr-gpios = <32>;
548 reg = <0>;
549 };
550 };
551
99f3deb8
AT
552 i2c2: i2c@7000 {
553 compatible = "snps,designware-i2c";
554 #address-cells = <1>;
555 #size-cells = <0>;
556 reg = <0x7000 0x100>;
99f3deb8
AT
557 interrupts = <6>;
558 clocks = <&refclk>;
559 pinctrl-0 = <&twsi2_pmux>;
560 pinctrl-names = "default";
561 status = "disabled";
562 };
563
564 i2c3: i2c@8000 {
565 compatible = "snps,designware-i2c";
566 #address-cells = <1>;
567 #size-cells = <0>;
568 reg = <0x8000 0x100>;
99f3deb8
AT
569 interrupts = <7>;
570 clocks = <&refclk>;
571 pinctrl-0 = <&twsi3_pmux>;
572 pinctrl-names = "default";
573 status = "disabled";
574 };
575
374ddcbf
AT
576 uart0: uart@9000 {
577 compatible = "snps,dw-apb-uart";
578 reg = <0x9000 0x100>;
374ddcbf 579 interrupts = <8>;
414dcf8f 580 clocks = <&refclk>;
374ddcbf 581 reg-shift = <2>;
50cc24ff
AT
582 pinctrl-0 = <&uart0_pmux>;
583 pinctrl-names = "default";
374ddcbf
AT
584 status = "disabled";
585 };
586
587 uart1: uart@a000 {
588 compatible = "snps,dw-apb-uart";
589 reg = <0xa000 0x100>;
374ddcbf 590 interrupts = <9>;
414dcf8f 591 clocks = <&refclk>;
374ddcbf 592 reg-shift = <2>;
50cc24ff
AT
593 pinctrl-0 = <&uart1_pmux>;
594 pinctrl-names = "default";
374ddcbf
AT
595 status = "disabled";
596 };
597
5138d5c5
JZ
598 sm_gpio0: gpio@c000 {
599 compatible = "snps,dw-apb-gpio";
600 reg = <0xc000 0x400>;
601 #address-cells = <1>;
602 #size-cells = <0>;
603
604 porte: gpio-port@4 {
605 compatible = "snps,dw-apb-gpio-port";
606 gpio-controller;
607 #gpio-cells = <2>;
608 snps,nr-gpios = <32>;
609 reg = <0>;
610 };
611 };
612
50cc24ff 613 sysctrl: pin-controller@d000 {
f3f94f71 614 compatible = "simple-mfd", "syscon";
50cc24ff
AT
615 reg = <0xd000 0x100>;
616
630c986b
AT
617 sys_pinctrl: pin-controller {
618 compatible = "marvell,berlin2q-system-pinctrl";
50cc24ff 619
630c986b
AT
620 uart0_pmux: uart0-pmux {
621 groups = "GSM12";
622 function = "uart0";
623 };
99f3deb8 624
630c986b
AT
625 uart1_pmux: uart1-pmux {
626 groups = "GSM14";
627 function = "uart1";
628 };
629
630 twsi2_pmux: twsi2-pmux {
631 groups = "GSM13";
632 function = "twsi2";
633 };
99f3deb8 634
630c986b
AT
635 twsi3_pmux: twsi3-pmux {
636 groups = "GSM14";
637 function = "twsi3";
638 };
99f3deb8
AT
639 };
640
5be23611
AT
641 adc: adc {
642 compatible = "marvell,berlin2-adc";
643 interrupts = <12>, <14>;
644 interrupt-names = "adc", "tsen";
99f3deb8 645 };
50cc24ff
AT
646 };
647
374ddcbf
AT
648 sic: interrupt-controller@e000 {
649 compatible = "snps,dw-apb-ictl";
650 reg = <0xe000 0x30>;
651 interrupt-controller;
652 #interrupt-cells = <1>;
653 interrupt-parent = <&gic>;
654 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
655 };
656 };
657 };
658};