]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * linux/arch/arm/kernel/head.S | |
3 | * | |
4 | * Copyright (C) 1994-2002 Russell King | |
e65f38ed RK |
5 | * Copyright (c) 2003 ARM Limited |
6 | * All Rights Reserved | |
1da177e4 LT |
7 | * |
8 | * This program is free software; you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License version 2 as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
12 | * Kernel startup code for all 32-bit CPUs | |
13 | */ | |
1da177e4 LT |
14 | #include <linux/linkage.h> |
15 | #include <linux/init.h> | |
16 | ||
17 | #include <asm/assembler.h> | |
195864cf | 18 | #include <asm/cp15.h> |
1da177e4 | 19 | #include <asm/domain.h> |
1da177e4 | 20 | #include <asm/ptrace.h> |
e6ae744d | 21 | #include <asm/asm-offsets.h> |
f09b9979 | 22 | #include <asm/memory.h> |
4f7a1812 | 23 | #include <asm/thread_info.h> |
e73fc88e | 24 | #include <asm/pgtable.h> |
1da177e4 | 25 | |
91a9fec0 RH |
26 | #if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING) |
27 | #include CONFIG_DEBUG_LL_INCLUDE | |
c293393f JK |
28 | #endif |
29 | ||
1da177e4 | 30 | /* |
37d07b72 | 31 | * swapper_pg_dir is the virtual address of the initial page table. |
f06b97ff RK |
32 | * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must |
33 | * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect | |
37d07b72 | 34 | * the least significant 16 bits to be 0x8000, but we could probably |
f06b97ff | 35 | * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000. |
1da177e4 | 36 | */ |
72a20e22 | 37 | #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET) |
f06b97ff RK |
38 | #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000 |
39 | #error KERNEL_RAM_VADDR must start at 0xXXXX8000 | |
1da177e4 LT |
40 | #endif |
41 | ||
1b6ba46b CM |
42 | #ifdef CONFIG_ARM_LPAE |
43 | /* LPAE requires an additional page for the PGD */ | |
44 | #define PG_DIR_SIZE 0x5000 | |
45 | #define PMD_ORDER 3 | |
46 | #else | |
e73fc88e CM |
47 | #define PG_DIR_SIZE 0x4000 |
48 | #define PMD_ORDER 2 | |
1b6ba46b | 49 | #endif |
e73fc88e | 50 | |
1da177e4 | 51 | .globl swapper_pg_dir |
e73fc88e | 52 | .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE |
1da177e4 | 53 | |
72a20e22 | 54 | .macro pgtbl, rd, phys |
e73fc88e | 55 | add \rd, \phys, #TEXT_OFFSET - PG_DIR_SIZE |
1da177e4 | 56 | .endm |
1da177e4 | 57 | |
1da177e4 LT |
58 | /* |
59 | * Kernel startup entry point. | |
60 | * --------------------------- | |
61 | * | |
62 | * This is normally called from the decompressor code. The requirements | |
63 | * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0, | |
4c2896e8 | 64 | * r1 = machine nr, r2 = atags or dtb pointer. |
1da177e4 LT |
65 | * |
66 | * This code is mostly position independent, so if you link the kernel at | |
67 | * 0xc0008000, you call this at __pa(0xc0008000). | |
68 | * | |
69 | * See linux/arch/arm/tools/mach-types for the complete list of machine | |
70 | * numbers for r1. | |
71 | * | |
72 | * We're trying to keep crap to a minimum; DO NOT add any machine specific | |
73 | * crap here - that's what the boot loader (or in extreme, well justified | |
74 | * circumstances, zImage) is for. | |
75 | */ | |
540b5738 DM |
76 | .arm |
77 | ||
2abc1c50 | 78 | __HEAD |
1da177e4 | 79 | ENTRY(stext) |
97bcb0fe | 80 | ARM_BE8(setend be ) @ ensure we are in BE8 mode |
540b5738 DM |
81 | |
82 | THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM. | |
83 | THUMB( bx r9 ) @ If this is a Thumb-2 kernel, | |
84 | THUMB( .thumb ) @ switch to Thumb now. | |
85 | THUMB(1: ) | |
86 | ||
80c59daf DM |
87 | #ifdef CONFIG_ARM_VIRT_EXT |
88 | bl __hyp_stub_install | |
89 | #endif | |
90 | @ ensure svc mode and all interrupts masked | |
91 | safe_svcmode_maskall r9 | |
92 | ||
0f44ba1d | 93 | mrc p15, 0, r9, c0, c0 @ get processor id |
1da177e4 LT |
94 | bl __lookup_processor_type @ r5=procinfo r9=cpuid |
95 | movs r10, r5 @ invalid processor (r5=0)? | |
a75e5248 | 96 | THUMB( it eq ) @ force fixup-able long branch encoding |
3c0bdac3 | 97 | beq __error_p @ yes, error 'p' |
0eb0511d | 98 | |
294064f5 CM |
99 | #ifdef CONFIG_ARM_LPAE |
100 | mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0 | |
101 | and r3, r3, #0xf @ extract VMSA support | |
102 | cmp r3, #5 @ long-descriptor translation table format? | |
103 | THUMB( it lo ) @ force fixup-able long branch encoding | |
104 | blo __error_p @ only classic page table format | |
105 | #endif | |
106 | ||
72a20e22 RK |
107 | #ifndef CONFIG_XIP_KERNEL |
108 | adr r3, 2f | |
109 | ldmia r3, {r4, r8} | |
110 | sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET) | |
111 | add r8, r8, r4 @ PHYS_OFFSET | |
112 | #else | |
1b9f95f8 | 113 | ldr r8, =PHYS_OFFSET @ always constant in this case |
72a20e22 RK |
114 | #endif |
115 | ||
0eb0511d | 116 | /* |
4c2896e8 | 117 | * r1 = machine no, r2 = atags or dtb, |
72a20e22 | 118 | * r8 = phys_offset, r9 = cpuid, r10 = procinfo |
0eb0511d | 119 | */ |
9d20fdd5 | 120 | bl __vet_atags |
f00ec48f RK |
121 | #ifdef CONFIG_SMP_ON_UP |
122 | bl __fixup_smp | |
dc21af99 RK |
123 | #endif |
124 | #ifdef CONFIG_ARM_PATCH_PHYS_VIRT | |
125 | bl __fixup_pv_table | |
f00ec48f | 126 | #endif |
1da177e4 LT |
127 | bl __create_page_tables |
128 | ||
129 | /* | |
130 | * The following calls CPU specific code in a position independent | |
131 | * manner. See arch/arm/mm/proc-*.S for details. r10 = base of | |
6fc31d54 | 132 | * xxx_proc_info structure selected by __lookup_processor_type |
1da177e4 LT |
133 | * above. On return, the CPU will be ready for the MMU to be |
134 | * turned on, and r0 will hold the CPU control register value. | |
135 | */ | |
a4ae4134 | 136 | ldr r13, =__mmap_switched @ address to jump to after |
1da177e4 | 137 | @ mmu has been enabled |
00945010 | 138 | adr lr, BSYM(1f) @ return (PIC) address |
d427958a | 139 | mov r8, r4 @ set TTBR1 to swapper_pg_dir |
b86040a5 CM |
140 | ARM( add pc, r10, #PROCINFO_INITFUNC ) |
141 | THUMB( add r12, r10, #PROCINFO_INITFUNC ) | |
142 | THUMB( mov pc, r12 ) | |
00945010 | 143 | 1: b __enable_mmu |
93ed3970 | 144 | ENDPROC(stext) |
a4ae4134 | 145 | .ltorg |
72a20e22 RK |
146 | #ifndef CONFIG_XIP_KERNEL |
147 | 2: .long . | |
148 | .long PAGE_OFFSET | |
149 | #endif | |
1da177e4 LT |
150 | |
151 | /* | |
152 | * Setup the initial page tables. We only setup the barest | |
153 | * amount which are required to get the kernel running, which | |
154 | * generally means mapping in the kernel code. | |
155 | * | |
72a20e22 | 156 | * r8 = phys_offset, r9 = cpuid, r10 = procinfo |
1da177e4 LT |
157 | * |
158 | * Returns: | |
786f1b73 | 159 | * r0, r3, r5-r7 corrupted |
4756dcbf | 160 | * r4 = page table (see ARCH_PGD_SHIFT in asm/memory.h) |
1da177e4 | 161 | */ |
1da177e4 | 162 | __create_page_tables: |
72a20e22 | 163 | pgtbl r4, r8 @ page table address |
1da177e4 LT |
164 | |
165 | /* | |
e73fc88e | 166 | * Clear the swapper page table |
1da177e4 LT |
167 | */ |
168 | mov r0, r4 | |
169 | mov r3, #0 | |
e73fc88e | 170 | add r6, r0, #PG_DIR_SIZE |
1da177e4 LT |
171 | 1: str r3, [r0], #4 |
172 | str r3, [r0], #4 | |
173 | str r3, [r0], #4 | |
174 | str r3, [r0], #4 | |
175 | teq r0, r6 | |
176 | bne 1b | |
177 | ||
1b6ba46b CM |
178 | #ifdef CONFIG_ARM_LPAE |
179 | /* | |
180 | * Build the PGD table (first level) to point to the PMD table. A PGD | |
181 | * entry is 64-bit wide. | |
182 | */ | |
183 | mov r0, r4 | |
184 | add r3, r4, #0x1000 @ first PMD table address | |
185 | orr r3, r3, #3 @ PGD block type | |
186 | mov r6, #4 @ PTRS_PER_PGD | |
187 | mov r7, #1 << (55 - 32) @ L_PGD_SWAPPER | |
d61947a1 WD |
188 | 1: |
189 | #ifdef CONFIG_CPU_ENDIAN_BE8 | |
1b6ba46b | 190 | str r7, [r0], #4 @ set top PGD entry bits |
d61947a1 WD |
191 | str r3, [r0], #4 @ set bottom PGD entry bits |
192 | #else | |
193 | str r3, [r0], #4 @ set bottom PGD entry bits | |
194 | str r7, [r0], #4 @ set top PGD entry bits | |
195 | #endif | |
1b6ba46b CM |
196 | add r3, r3, #0x1000 @ next PMD table |
197 | subs r6, r6, #1 | |
198 | bne 1b | |
199 | ||
200 | add r4, r4, #0x1000 @ point to the PMD tables | |
d61947a1 WD |
201 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
202 | add r4, r4, #4 @ we only write the bottom word | |
203 | #endif | |
1b6ba46b CM |
204 | #endif |
205 | ||
8799ee9f | 206 | ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags |
1da177e4 LT |
207 | |
208 | /* | |
786f1b73 RK |
209 | * Create identity mapping to cater for __enable_mmu. |
210 | * This identity mapping will be removed by paging_init(). | |
1da177e4 | 211 | */ |
72662e01 | 212 | adr r0, __turn_mmu_on_loc |
786f1b73 RK |
213 | ldmia r0, {r3, r5, r6} |
214 | sub r0, r0, r3 @ virt->phys offset | |
72662e01 WD |
215 | add r5, r5, r0 @ phys __turn_mmu_on |
216 | add r6, r6, r0 @ phys __turn_mmu_on_end | |
e73fc88e CM |
217 | mov r5, r5, lsr #SECTION_SHIFT |
218 | mov r6, r6, lsr #SECTION_SHIFT | |
786f1b73 | 219 | |
e73fc88e CM |
220 | 1: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base |
221 | str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping | |
222 | cmp r5, r6 | |
223 | addlo r5, r5, #1 @ next section | |
224 | blo 1b | |
1da177e4 LT |
225 | |
226 | /* | |
9fa16b77 | 227 | * Map our RAM from the start to the end of the kernel .bss section. |
1da177e4 | 228 | */ |
9fa16b77 NP |
229 | add r0, r4, #PAGE_OFFSET >> (SECTION_SHIFT - PMD_ORDER) |
230 | ldr r6, =(_end - 1) | |
231 | orr r3, r8, r7 | |
e73fc88e | 232 | add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER) |
9fa16b77 | 233 | 1: str r3, [r0], #1 << PMD_ORDER |
e73fc88e | 234 | add r3, r3, #1 << SECTION_SHIFT |
9fa16b77 | 235 | cmp r0, r6 |
e98ff7f6 | 236 | bls 1b |
1da177e4 | 237 | |
ec3622d9 NP |
238 | #ifdef CONFIG_XIP_KERNEL |
239 | /* | |
9fa16b77 | 240 | * Map the kernel image separately as it is not located in RAM. |
ec3622d9 | 241 | */ |
9fa16b77 NP |
242 | #define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR) |
243 | mov r3, pc | |
244 | mov r3, r3, lsr #SECTION_SHIFT | |
245 | orr r3, r7, r3, lsl #SECTION_SHIFT | |
246 | add r0, r4, #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER) | |
247 | str r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]! | |
248 | ldr r6, =(_edata_loc - 1) | |
249 | add r0, r0, #1 << PMD_ORDER | |
e73fc88e | 250 | add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER) |
ec3622d9 | 251 | 1: cmp r0, r6 |
9fa16b77 NP |
252 | add r3, r3, #1 << SECTION_SHIFT |
253 | strls r3, [r0], #1 << PMD_ORDER | |
ec3622d9 NP |
254 | bls 1b |
255 | #endif | |
256 | ||
1da177e4 | 257 | /* |
9fa16b77 | 258 | * Then map boot params address in r2 if specified. |
6f16f499 | 259 | * We map 2 sections in case the ATAGs/DTB crosses a section boundary. |
1da177e4 | 260 | */ |
e73fc88e CM |
261 | mov r0, r2, lsr #SECTION_SHIFT |
262 | movs r0, r0, lsl #SECTION_SHIFT | |
9fa16b77 NP |
263 | subne r3, r0, r8 |
264 | addne r3, r3, #PAGE_OFFSET | |
265 | addne r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER) | |
266 | orrne r6, r7, r0 | |
6f16f499 NP |
267 | strne r6, [r3], #1 << PMD_ORDER |
268 | addne r6, r6, #1 << SECTION_SHIFT | |
9fa16b77 | 269 | strne r6, [r3] |
1da177e4 | 270 | |
4e1db26a | 271 | #if defined(CONFIG_ARM_LPAE) && defined(CONFIG_CPU_ENDIAN_BE8) |
d61947a1 WD |
272 | sub r4, r4, #4 @ Fixup page table pointer |
273 | @ for 64-bit descriptors | |
274 | #endif | |
275 | ||
c77b0427 | 276 | #ifdef CONFIG_DEBUG_LL |
9b5a146a | 277 | #if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING) |
1da177e4 LT |
278 | /* |
279 | * Map in IO space for serial debugging. | |
280 | * This allows debug messages to be output | |
281 | * via a serial console before paging_init. | |
282 | */ | |
639da5ee | 283 | addruart r7, r3, r0 |
c293393f | 284 | |
e73fc88e CM |
285 | mov r3, r3, lsr #SECTION_SHIFT |
286 | mov r3, r3, lsl #PMD_ORDER | |
c293393f | 287 | |
1da177e4 | 288 | add r0, r4, r3 |
e73fc88e | 289 | mov r3, r7, lsr #SECTION_SHIFT |
c293393f | 290 | ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags |
e73fc88e | 291 | orr r3, r7, r3, lsl #SECTION_SHIFT |
1b6ba46b CM |
292 | #ifdef CONFIG_ARM_LPAE |
293 | mov r7, #1 << (54 - 32) @ XN | |
d61947a1 WD |
294 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
295 | str r7, [r0], #4 | |
296 | str r3, [r0], #4 | |
1b6ba46b | 297 | #else |
f67860a7 | 298 | str r3, [r0], #4 |
1b6ba46b CM |
299 | str r7, [r0], #4 |
300 | #endif | |
d61947a1 WD |
301 | #else |
302 | orr r3, r3, #PMD_SECT_XN | |
303 | str r3, [r0], #4 | |
304 | #endif | |
c293393f | 305 | |
9b5a146a NP |
306 | #else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */ |
307 | /* we don't need any serial debugging mappings */ | |
c293393f | 308 | ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags |
9b5a146a | 309 | #endif |
c293393f | 310 | |
1da177e4 LT |
311 | #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS) |
312 | /* | |
3c0bdac3 RK |
313 | * If we're using the NetWinder or CATS, we also need to map |
314 | * in the 16550-type serial port for the debug messages | |
1da177e4 | 315 | */ |
e73fc88e | 316 | add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER) |
c77b0427 RK |
317 | orr r3, r7, #0x7c000000 |
318 | str r3, [r0] | |
1da177e4 | 319 | #endif |
1da177e4 LT |
320 | #ifdef CONFIG_ARCH_RPC |
321 | /* | |
322 | * Map in screen at 0x02000000 & SCREEN2_BASE | |
323 | * Similar reasons here - for debug. This is | |
324 | * only for Acorn RiscPC architectures. | |
325 | */ | |
e73fc88e | 326 | add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER) |
c77b0427 | 327 | orr r3, r7, #0x02000000 |
1da177e4 | 328 | str r3, [r0] |
e73fc88e | 329 | add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER) |
1da177e4 | 330 | str r3, [r0] |
c77b0427 | 331 | #endif |
1b6ba46b CM |
332 | #endif |
333 | #ifdef CONFIG_ARM_LPAE | |
334 | sub r4, r4, #0x1000 @ point to the PGD table | |
4756dcbf | 335 | mov r4, r4, lsr #ARCH_PGD_SHIFT |
1da177e4 LT |
336 | #endif |
337 | mov pc, lr | |
93ed3970 | 338 | ENDPROC(__create_page_tables) |
1da177e4 | 339 | .ltorg |
4f79a5dd | 340 | .align |
72662e01 | 341 | __turn_mmu_on_loc: |
786f1b73 | 342 | .long . |
72662e01 WD |
343 | .long __turn_mmu_on |
344 | .long __turn_mmu_on_end | |
1da177e4 | 345 | |
00945010 | 346 | #if defined(CONFIG_SMP) |
2449189b | 347 | .text |
00945010 RK |
348 | ENTRY(secondary_startup) |
349 | /* | |
350 | * Common entry point for secondary CPUs. | |
351 | * | |
352 | * Ensure that we're in SVC mode, and IRQs are disabled. Lookup | |
353 | * the processor type - there is no need to check the machine type | |
354 | * as it has already been validated by the primary processor. | |
355 | */ | |
97bcb0fe BD |
356 | |
357 | ARM_BE8(setend be) @ ensure we are in BE8 mode | |
358 | ||
80c59daf | 359 | #ifdef CONFIG_ARM_VIRT_EXT |
6e484be1 | 360 | bl __hyp_stub_install_secondary |
80c59daf DM |
361 | #endif |
362 | safe_svcmode_maskall r9 | |
363 | ||
00945010 RK |
364 | mrc p15, 0, r9, c0, c0 @ get processor id |
365 | bl __lookup_processor_type | |
366 | movs r10, r5 @ invalid processor? | |
367 | moveq r0, #'p' @ yes, error 'p' | |
a75e5248 | 368 | THUMB( it eq ) @ force fixup-able long branch encoding |
00945010 RK |
369 | beq __error_p |
370 | ||
371 | /* | |
372 | * Use the page tables supplied from __cpu_up. | |
373 | */ | |
374 | adr r4, __secondary_data | |
375 | ldmia r4, {r5, r7, r12} @ address to jump to after | |
d427958a CM |
376 | sub lr, r4, r5 @ mmu has been enabled |
377 | ldr r4, [r7, lr] @ get secondary_data.pgdir | |
378 | add r7, r7, #4 | |
379 | ldr r8, [r7, lr] @ get secondary_data.swapper_pg_dir | |
00945010 RK |
380 | adr lr, BSYM(__enable_mmu) @ return address |
381 | mov r13, r12 @ __secondary_switched address | |
382 | ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor | |
383 | @ (return control reg) | |
384 | THUMB( add r12, r10, #PROCINFO_INITFUNC ) | |
385 | THUMB( mov pc, r12 ) | |
386 | ENDPROC(secondary_startup) | |
387 | ||
388 | /* | |
389 | * r6 = &secondary_data | |
390 | */ | |
391 | ENTRY(__secondary_switched) | |
392 | ldr sp, [r7, #4] @ get secondary_data.stack | |
393 | mov fp, #0 | |
394 | b secondary_start_kernel | |
395 | ENDPROC(__secondary_switched) | |
396 | ||
4f79a5dd DM |
397 | .align |
398 | ||
00945010 RK |
399 | .type __secondary_data, %object |
400 | __secondary_data: | |
401 | .long . | |
402 | .long secondary_data | |
403 | .long __secondary_switched | |
404 | #endif /* defined(CONFIG_SMP) */ | |
405 | ||
406 | ||
407 | ||
408 | /* | |
409 | * Setup common bits before finally enabling the MMU. Essentially | |
410 | * this is just loading the page table pointer and domain access | |
411 | * registers. | |
865a4fae RK |
412 | * |
413 | * r0 = cp#15 control register | |
414 | * r1 = machine ID | |
4c2896e8 | 415 | * r2 = atags or dtb pointer |
4756dcbf | 416 | * r4 = page table (see ARCH_PGD_SHIFT in asm/memory.h) |
865a4fae RK |
417 | * r9 = processor ID |
418 | * r13 = *virtual* address to jump to upon completion | |
00945010 RK |
419 | */ |
420 | __enable_mmu: | |
8428e84d | 421 | #if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6 |
00945010 RK |
422 | orr r0, r0, #CR_A |
423 | #else | |
424 | bic r0, r0, #CR_A | |
425 | #endif | |
426 | #ifdef CONFIG_CPU_DCACHE_DISABLE | |
427 | bic r0, r0, #CR_C | |
428 | #endif | |
429 | #ifdef CONFIG_CPU_BPREDICT_DISABLE | |
430 | bic r0, r0, #CR_Z | |
431 | #endif | |
432 | #ifdef CONFIG_CPU_ICACHE_DISABLE | |
433 | bic r0, r0, #CR_I | |
434 | #endif | |
4756dcbf | 435 | #ifndef CONFIG_ARM_LPAE |
00945010 RK |
436 | mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \ |
437 | domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \ | |
438 | domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \ | |
439 | domain_val(DOMAIN_IO, DOMAIN_CLIENT)) | |
440 | mcr p15, 0, r5, c3, c0, 0 @ load domain access register | |
441 | mcr p15, 0, r4, c2, c0, 0 @ load page table pointer | |
1b6ba46b | 442 | #endif |
00945010 RK |
443 | b __turn_mmu_on |
444 | ENDPROC(__enable_mmu) | |
445 | ||
446 | /* | |
447 | * Enable the MMU. This completely changes the structure of the visible | |
448 | * memory space. You will not be able to trace execution through this. | |
449 | * If you have an enquiry about this, *please* check the linux-arm-kernel | |
450 | * mailing list archives BEFORE sending another post to the list. | |
451 | * | |
452 | * r0 = cp#15 control register | |
865a4fae | 453 | * r1 = machine ID |
4c2896e8 | 454 | * r2 = atags or dtb pointer |
865a4fae | 455 | * r9 = processor ID |
00945010 RK |
456 | * r13 = *virtual* address to jump to upon completion |
457 | * | |
458 | * other registers depend on the function called upon completion | |
459 | */ | |
460 | .align 5 | |
4e8ee7de WD |
461 | .pushsection .idmap.text, "ax" |
462 | ENTRY(__turn_mmu_on) | |
00945010 | 463 | mov r0, r0 |
d675d0bc | 464 | instr_sync |
00945010 RK |
465 | mcr p15, 0, r0, c1, c0, 0 @ write control reg |
466 | mrc p15, 0, r3, c0, c0, 0 @ read id reg | |
d675d0bc | 467 | instr_sync |
00945010 RK |
468 | mov r3, r3 |
469 | mov r3, r13 | |
470 | mov pc, r3 | |
72662e01 | 471 | __turn_mmu_on_end: |
00945010 | 472 | ENDPROC(__turn_mmu_on) |
4e8ee7de | 473 | .popsection |
00945010 | 474 | |
1da177e4 | 475 | |
f00ec48f | 476 | #ifdef CONFIG_SMP_ON_UP |
4a9cb360 | 477 | __INIT |
f00ec48f | 478 | __fixup_smp: |
e98ff0f5 RK |
479 | and r3, r9, #0x000f0000 @ architecture version |
480 | teq r3, #0x000f0000 @ CPU ID supported? | |
f00ec48f RK |
481 | bne __fixup_smp_on_up @ no, assume UP |
482 | ||
e98ff0f5 RK |
483 | bic r3, r9, #0x00ff0000 |
484 | bic r3, r3, #0x0000000f @ mask 0xff00fff0 | |
485 | mov r4, #0x41000000 | |
0eb0511d | 486 | orr r4, r4, #0x0000b000 |
e98ff0f5 RK |
487 | orr r4, r4, #0x00000020 @ val 0x4100b020 |
488 | teq r3, r4 @ ARM 11MPCore? | |
f00ec48f RK |
489 | moveq pc, lr @ yes, assume SMP |
490 | ||
491 | mrc p15, 0, r0, c0, c0, 5 @ read MPIDR | |
e98ff0f5 RK |
492 | and r0, r0, #0xc0000000 @ multiprocessing extensions and |
493 | teq r0, #0x80000000 @ not part of a uniprocessor system? | |
bc41b872 SS |
494 | bne __fixup_smp_on_up @ no, assume UP |
495 | ||
496 | @ Core indicates it is SMP. Check for Aegis SOC where a single | |
497 | @ Cortex-A9 CPU is present but SMP operations fault. | |
498 | mov r4, #0x41000000 | |
499 | orr r4, r4, #0x0000c000 | |
500 | orr r4, r4, #0x00000090 | |
501 | teq r3, r4 @ Check for ARM Cortex-A9 | |
502 | movne pc, lr @ Not ARM Cortex-A9, | |
503 | ||
504 | @ If a future SoC *does* use 0x0 as the PERIPH_BASE, then the | |
505 | @ below address check will need to be #ifdef'd or equivalent | |
506 | @ for the Aegis platform. | |
507 | mrc p15, 4, r0, c15, c0 @ get SCU base address | |
508 | teq r0, #0x0 @ '0' on actual UP A9 hardware | |
509 | beq __fixup_smp_on_up @ So its an A9 UP | |
510 | ldr r0, [r0, #4] @ read SCU Config | |
511 | and r0, r0, #0x3 @ number of CPUs | |
512 | teq r0, #0x0 @ is 1? | |
513 | movne pc, lr | |
f00ec48f RK |
514 | |
515 | __fixup_smp_on_up: | |
516 | adr r0, 1f | |
0eb0511d | 517 | ldmia r0, {r3 - r5} |
f00ec48f | 518 | sub r3, r0, r3 |
0eb0511d RK |
519 | add r4, r4, r3 |
520 | add r5, r5, r3 | |
4a9cb360 | 521 | b __do_fixup_smp_on_up |
f00ec48f RK |
522 | ENDPROC(__fixup_smp) |
523 | ||
4f79a5dd | 524 | .align |
f00ec48f RK |
525 | 1: .word . |
526 | .word __smpalt_begin | |
527 | .word __smpalt_end | |
528 | ||
529 | .pushsection .data | |
530 | .globl smp_on_up | |
531 | smp_on_up: | |
532 | ALT_SMP(.long 1) | |
533 | ALT_UP(.long 0) | |
534 | .popsection | |
4a9cb360 | 535 | #endif |
f00ec48f | 536 | |
4a9cb360 RK |
537 | .text |
538 | __do_fixup_smp_on_up: | |
539 | cmp r4, r5 | |
540 | movhs pc, lr | |
541 | ldmia r4!, {r0, r6} | |
542 | ARM( str r6, [r0, r3] ) | |
543 | THUMB( add r0, r0, r3 ) | |
544 | #ifdef __ARMEB__ | |
545 | THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian. | |
f00ec48f | 546 | #endif |
4a9cb360 RK |
547 | THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords |
548 | THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3. | |
549 | THUMB( strh r6, [r0] ) | |
550 | b __do_fixup_smp_on_up | |
551 | ENDPROC(__do_fixup_smp_on_up) | |
552 | ||
553 | ENTRY(fixup_smp) | |
554 | stmfd sp!, {r4 - r6, lr} | |
555 | mov r4, r0 | |
556 | add r5, r0, r1 | |
557 | mov r3, #0 | |
558 | bl __do_fixup_smp_on_up | |
559 | ldmfd sp!, {r4 - r6, pc} | |
560 | ENDPROC(fixup_smp) | |
f00ec48f | 561 | |
830fd4d6 | 562 | #ifdef __ARMEB__ |
f52bb722 S |
563 | #define LOW_OFFSET 0x4 |
564 | #define HIGH_OFFSET 0x0 | |
565 | #else | |
566 | #define LOW_OFFSET 0x0 | |
567 | #define HIGH_OFFSET 0x4 | |
568 | #endif | |
569 | ||
dc21af99 RK |
570 | #ifdef CONFIG_ARM_PATCH_PHYS_VIRT |
571 | ||
572 | /* __fixup_pv_table - patch the stub instructions with the delta between | |
573 | * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and | |
574 | * can be expressed by an immediate shifter operand. The stub instruction | |
575 | * has a form of '(add|sub) rd, rn, #imm'. | |
576 | */ | |
577 | __HEAD | |
578 | __fixup_pv_table: | |
579 | adr r0, 1f | |
f52bb722 S |
580 | ldmia r0, {r3-r7} |
581 | mvn ip, #0 | |
582 | subs r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET | |
dc21af99 RK |
583 | add r4, r4, r3 @ adjust table start address |
584 | add r5, r5, r3 @ adjust table end address | |
f52bb722 S |
585 | add r6, r6, r3 @ adjust __pv_phys_offset address |
586 | add r7, r7, r3 @ adjust __pv_offset address | |
587 | str r8, [r6, #LOW_OFFSET] @ save computed PHYS_OFFSET to __pv_phys_offset | |
588 | strcc ip, [r7, #HIGH_OFFSET] @ save to __pv_offset high bits | |
dc21af99 RK |
589 | mov r6, r3, lsr #24 @ constant for add/sub instructions |
590 | teq r3, r6, lsl #24 @ must be 16MiB aligned | |
b511d75d | 591 | THUMB( it ne @ cross section branch ) |
dc21af99 | 592 | bne __error |
f52bb722 | 593 | str r3, [r7, #LOW_OFFSET] @ save to __pv_offset low bits |
dc21af99 RK |
594 | b __fixup_a_pv_table |
595 | ENDPROC(__fixup_pv_table) | |
596 | ||
597 | .align | |
598 | 1: .long . | |
599 | .long __pv_table_begin | |
600 | .long __pv_table_end | |
601 | 2: .long __pv_phys_offset | |
f52bb722 | 602 | .long __pv_offset |
dc21af99 RK |
603 | |
604 | .text | |
605 | __fixup_a_pv_table: | |
f52bb722 S |
606 | adr r0, 3f |
607 | ldr r6, [r0] | |
608 | add r6, r6, r3 | |
609 | ldr r0, [r6, #HIGH_OFFSET] @ pv_offset high word | |
610 | ldr r6, [r6, #LOW_OFFSET] @ pv_offset low word | |
611 | mov r6, r6, lsr #24 | |
612 | cmn r0, #1 | |
b511d75d | 613 | #ifdef CONFIG_THUMB2_KERNEL |
f52bb722 | 614 | moveq r0, #0x200000 @ set bit 21, mov to mvn instruction |
daece596 NP |
615 | lsls r6, #24 |
616 | beq 2f | |
b511d75d NP |
617 | clz r7, r6 |
618 | lsr r6, #24 | |
619 | lsl r6, r7 | |
620 | bic r6, #0x0080 | |
621 | lsrs r7, #1 | |
622 | orrcs r6, #0x0080 | |
623 | orr r6, r6, r7, lsl #12 | |
624 | orr r6, #0x4000 | |
daece596 NP |
625 | b 2f |
626 | 1: add r7, r3 | |
627 | ldrh ip, [r7, #2] | |
2f9bf9be | 628 | ARM_BE8(rev16 ip, ip) |
f52bb722 S |
629 | tst ip, #0x4000 |
630 | and ip, #0x8f00 | |
631 | orrne ip, r6 @ mask in offset bits 31-24 | |
632 | orreq ip, r0 @ mask in offset bits 7-0 | |
2f9bf9be | 633 | ARM_BE8(rev16 ip, ip) |
b511d75d | 634 | strh ip, [r7, #2] |
2098990e RK |
635 | bne 2f |
636 | ldrh ip, [r7] | |
637 | ARM_BE8(rev16 ip, ip) | |
638 | bic ip, #0x20 | |
639 | orr ip, ip, r0, lsr #16 | |
640 | ARM_BE8(rev16 ip, ip) | |
641 | strh ip, [r7] | |
daece596 | 642 | 2: cmp r4, r5 |
b511d75d | 643 | ldrcc r7, [r4], #4 @ use branch for delay slot |
daece596 | 644 | bcc 1b |
b511d75d NP |
645 | bx lr |
646 | #else | |
f52bb722 | 647 | moveq r0, #0x400000 @ set bit 22, mov to mvn instruction |
daece596 NP |
648 | b 2f |
649 | 1: ldr ip, [r7, r3] | |
2f9bf9be BD |
650 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
651 | @ in BE8, we load data in BE, but instructions still in LE | |
652 | bic ip, ip, #0xff000000 | |
2098990e RK |
653 | tst ip, #0x000f0000 @ check the rotation field |
654 | orrne ip, ip, r6, lsl #24 @ mask in offset bits 31-24 | |
655 | biceq ip, ip, #0x00004000 @ clear bit 22 | |
656 | orreq ip, ip, r0, lsl #24 @ mask in offset bits 7-0 | |
2f9bf9be | 657 | #else |
dc21af99 | 658 | bic ip, ip, #0x000000ff |
f52bb722 S |
659 | tst ip, #0xf00 @ check the rotation field |
660 | orrne ip, ip, r6 @ mask in offset bits 31-24 | |
661 | biceq ip, ip, #0x400000 @ clear bit 22 | |
662 | orreq ip, ip, r0 @ mask in offset bits 7-0 | |
2f9bf9be | 663 | #endif |
dc21af99 | 664 | str ip, [r7, r3] |
daece596 | 665 | 2: cmp r4, r5 |
dc21af99 | 666 | ldrcc r7, [r4], #4 @ use branch for delay slot |
daece596 | 667 | bcc 1b |
dc21af99 | 668 | mov pc, lr |
b511d75d | 669 | #endif |
dc21af99 RK |
670 | ENDPROC(__fixup_a_pv_table) |
671 | ||
830fd4d6 | 672 | .align |
f52bb722 S |
673 | 3: .long __pv_offset |
674 | ||
dc21af99 RK |
675 | ENTRY(fixup_pv_table) |
676 | stmfd sp!, {r4 - r7, lr} | |
dc21af99 RK |
677 | mov r3, #0 @ no offset |
678 | mov r4, r0 @ r0 = table start | |
679 | add r5, r0, r1 @ r1 = table size | |
dc21af99 RK |
680 | bl __fixup_a_pv_table |
681 | ldmfd sp!, {r4 - r7, pc} | |
682 | ENDPROC(fixup_pv_table) | |
683 | ||
dc21af99 RK |
684 | .data |
685 | .globl __pv_phys_offset | |
686 | .type __pv_phys_offset, %object | |
687 | __pv_phys_offset: | |
f52bb722 S |
688 | .quad 0 |
689 | .size __pv_phys_offset, . -__pv_phys_offset | |
690 | ||
691 | .globl __pv_offset | |
692 | .type __pv_offset, %object | |
dc21af99 | 693 | __pv_offset: |
f52bb722 S |
694 | .quad 0 |
695 | .size __pv_offset, . -__pv_offset | |
dc21af99 RK |
696 | #endif |
697 | ||
75d90832 | 698 | #include "head-common.S" |