]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/kernel/perf_event.c
arm: perf: use IDR types for CPU PMUs
[mirror_ubuntu-bionic-kernel.git] / arch / arm / kernel / perf_event.c
CommitLineData
1b8873a0
JI
1#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
43eab878 7 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
796d1295 8 *
1b8873a0 9 * This code is based on the sparc64 perf event code, which is in turn based
d39976f0 10 * on the x86 code.
1b8873a0
JI
11 */
12#define pr_fmt(fmt) "hw perfevents: " fmt
13
1b8873a0 14#include <linux/kernel.h>
49c006b9 15#include <linux/platform_device.h>
7be2958e 16#include <linux/pm_runtime.h>
bbd64559
SB
17#include <linux/irq.h>
18#include <linux/irqdesc.h>
1b8873a0 19
1b8873a0
JI
20#include <asm/irq_regs.h>
21#include <asm/pmu.h>
1b8873a0 22
1b8873a0 23static int
e1f431b5
MR
24armpmu_map_cache_event(const unsigned (*cache_map)
25 [PERF_COUNT_HW_CACHE_MAX]
26 [PERF_COUNT_HW_CACHE_OP_MAX]
27 [PERF_COUNT_HW_CACHE_RESULT_MAX],
28 u64 config)
1b8873a0
JI
29{
30 unsigned int cache_type, cache_op, cache_result, ret;
31
32 cache_type = (config >> 0) & 0xff;
33 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
34 return -EINVAL;
35
36 cache_op = (config >> 8) & 0xff;
37 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
38 return -EINVAL;
39
40 cache_result = (config >> 16) & 0xff;
41 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
42 return -EINVAL;
43
e1f431b5 44 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
1b8873a0
JI
45
46 if (ret == CACHE_OP_UNSUPPORTED)
47 return -ENOENT;
48
49 return ret;
50}
51
84fee97a 52static int
6dbc0029 53armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
84fee97a 54{
d9f96635
SB
55 int mapping;
56
57 if (config >= PERF_COUNT_HW_MAX)
58 return -EINVAL;
59
60 mapping = (*event_map)[config];
e1f431b5 61 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
84fee97a
WD
62}
63
64static int
e1f431b5 65armpmu_map_raw_event(u32 raw_event_mask, u64 config)
84fee97a 66{
e1f431b5
MR
67 return (int)(config & raw_event_mask);
68}
69
6dbc0029
WD
70int
71armpmu_map_event(struct perf_event *event,
72 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
73 const unsigned (*cache_map)
74 [PERF_COUNT_HW_CACHE_MAX]
75 [PERF_COUNT_HW_CACHE_OP_MAX]
76 [PERF_COUNT_HW_CACHE_RESULT_MAX],
77 u32 raw_event_mask)
e1f431b5
MR
78{
79 u64 config = event->attr.config;
67b4305a 80 int type = event->attr.type;
e1f431b5 81
67b4305a
MR
82 if (type == event->pmu->type)
83 return armpmu_map_raw_event(raw_event_mask, config);
84
85 switch (type) {
e1f431b5 86 case PERF_TYPE_HARDWARE:
6dbc0029 87 return armpmu_map_hw_event(event_map, config);
e1f431b5
MR
88 case PERF_TYPE_HW_CACHE:
89 return armpmu_map_cache_event(cache_map, config);
90 case PERF_TYPE_RAW:
91 return armpmu_map_raw_event(raw_event_mask, config);
92 }
93
94 return -ENOENT;
84fee97a
WD
95}
96
ed6f2a52 97int armpmu_event_set_period(struct perf_event *event)
1b8873a0 98{
8a16b34e 99 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
ed6f2a52 100 struct hw_perf_event *hwc = &event->hw;
e7850595 101 s64 left = local64_read(&hwc->period_left);
1b8873a0
JI
102 s64 period = hwc->sample_period;
103 int ret = 0;
104
105 if (unlikely(left <= -period)) {
106 left = period;
e7850595 107 local64_set(&hwc->period_left, left);
1b8873a0
JI
108 hwc->last_period = period;
109 ret = 1;
110 }
111
112 if (unlikely(left <= 0)) {
113 left += period;
e7850595 114 local64_set(&hwc->period_left, left);
1b8873a0
JI
115 hwc->last_period = period;
116 ret = 1;
117 }
118
119 if (left > (s64)armpmu->max_period)
120 left = armpmu->max_period;
121
e7850595 122 local64_set(&hwc->prev_count, (u64)-left);
1b8873a0 123
ed6f2a52 124 armpmu->write_counter(event, (u64)(-left) & 0xffffffff);
1b8873a0
JI
125
126 perf_event_update_userpage(event);
127
128 return ret;
129}
130
ed6f2a52 131u64 armpmu_event_update(struct perf_event *event)
1b8873a0 132{
8a16b34e 133 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
ed6f2a52 134 struct hw_perf_event *hwc = &event->hw;
a737823d 135 u64 delta, prev_raw_count, new_raw_count;
1b8873a0
JI
136
137again:
e7850595 138 prev_raw_count = local64_read(&hwc->prev_count);
ed6f2a52 139 new_raw_count = armpmu->read_counter(event);
1b8873a0 140
e7850595 141 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
1b8873a0
JI
142 new_raw_count) != prev_raw_count)
143 goto again;
144
57273471 145 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
1b8873a0 146
e7850595
PZ
147 local64_add(delta, &event->count);
148 local64_sub(delta, &hwc->period_left);
1b8873a0
JI
149
150 return new_raw_count;
151}
152
153static void
a4eaf7f1 154armpmu_read(struct perf_event *event)
1b8873a0 155{
ed6f2a52 156 armpmu_event_update(event);
1b8873a0
JI
157}
158
159static void
a4eaf7f1 160armpmu_stop(struct perf_event *event, int flags)
1b8873a0 161{
8a16b34e 162 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
163 struct hw_perf_event *hwc = &event->hw;
164
a4eaf7f1
PZ
165 /*
166 * ARM pmu always has to update the counter, so ignore
167 * PERF_EF_UPDATE, see comments in armpmu_start().
168 */
169 if (!(hwc->state & PERF_HES_STOPPED)) {
ed6f2a52
SH
170 armpmu->disable(event);
171 armpmu_event_update(event);
a4eaf7f1
PZ
172 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
173 }
1b8873a0
JI
174}
175
ed6f2a52 176static void armpmu_start(struct perf_event *event, int flags)
1b8873a0 177{
8a16b34e 178 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
179 struct hw_perf_event *hwc = &event->hw;
180
a4eaf7f1
PZ
181 /*
182 * ARM pmu always has to reprogram the period, so ignore
183 * PERF_EF_RELOAD, see the comment below.
184 */
185 if (flags & PERF_EF_RELOAD)
186 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
187
188 hwc->state = 0;
1b8873a0
JI
189 /*
190 * Set the period again. Some counters can't be stopped, so when we
a4eaf7f1 191 * were stopped we simply disabled the IRQ source and the counter
1b8873a0
JI
192 * may have been left counting. If we don't do this step then we may
193 * get an interrupt too soon or *way* too late if the overflow has
194 * happened since disabling.
195 */
ed6f2a52
SH
196 armpmu_event_set_period(event);
197 armpmu->enable(event);
1b8873a0
JI
198}
199
a4eaf7f1
PZ
200static void
201armpmu_del(struct perf_event *event, int flags)
202{
8a16b34e 203 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
8be3f9a2 204 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
a4eaf7f1
PZ
205 struct hw_perf_event *hwc = &event->hw;
206 int idx = hwc->idx;
207
a4eaf7f1 208 armpmu_stop(event, PERF_EF_UPDATE);
8be3f9a2
MR
209 hw_events->events[idx] = NULL;
210 clear_bit(idx, hw_events->used_mask);
eab443ef
SB
211 if (armpmu->clear_event_idx)
212 armpmu->clear_event_idx(hw_events, event);
a4eaf7f1
PZ
213
214 perf_event_update_userpage(event);
215}
216
1b8873a0 217static int
a4eaf7f1 218armpmu_add(struct perf_event *event, int flags)
1b8873a0 219{
8a16b34e 220 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
8be3f9a2 221 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
1b8873a0
JI
222 struct hw_perf_event *hwc = &event->hw;
223 int idx;
224 int err = 0;
225
33696fc0 226 perf_pmu_disable(event->pmu);
24cd7f54 227
1b8873a0 228 /* If we don't have a space for the counter then finish early. */
ed6f2a52 229 idx = armpmu->get_event_idx(hw_events, event);
1b8873a0
JI
230 if (idx < 0) {
231 err = idx;
232 goto out;
233 }
234
235 /*
236 * If there is an event in the counter we are going to use then make
237 * sure it is disabled.
238 */
239 event->hw.idx = idx;
ed6f2a52 240 armpmu->disable(event);
8be3f9a2 241 hw_events->events[idx] = event;
1b8873a0 242
a4eaf7f1
PZ
243 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
244 if (flags & PERF_EF_START)
245 armpmu_start(event, PERF_EF_RELOAD);
1b8873a0
JI
246
247 /* Propagate our changes to the userspace mapping. */
248 perf_event_update_userpage(event);
249
250out:
33696fc0 251 perf_pmu_enable(event->pmu);
1b8873a0
JI
252 return err;
253}
254
1b8873a0 255static int
8be3f9a2 256validate_event(struct pmu_hw_events *hw_events,
1b8873a0
JI
257 struct perf_event *event)
258{
8a16b34e 259 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 260
c95eb318
WD
261 if (is_software_event(event))
262 return 1;
263
2dfcb802 264 if (event->state < PERF_EVENT_STATE_OFF)
cb2d8b34
WD
265 return 1;
266
267 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
65b4711f 268 return 1;
1b8873a0 269
ed6f2a52 270 return armpmu->get_event_idx(hw_events, event) >= 0;
1b8873a0
JI
271}
272
273static int
274validate_group(struct perf_event *event)
275{
276 struct perf_event *sibling, *leader = event->group_leader;
8be3f9a2 277 struct pmu_hw_events fake_pmu;
bce34d14 278 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
1b8873a0 279
bce34d14
WD
280 /*
281 * Initialise the fake PMU. We only need to populate the
282 * used_mask for the purposes of validation.
283 */
284 memset(fake_used_mask, 0, sizeof(fake_used_mask));
285 fake_pmu.used_mask = fake_used_mask;
1b8873a0
JI
286
287 if (!validate_event(&fake_pmu, leader))
aa2bc1ad 288 return -EINVAL;
1b8873a0
JI
289
290 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
291 if (!validate_event(&fake_pmu, sibling))
aa2bc1ad 292 return -EINVAL;
1b8873a0
JI
293 }
294
295 if (!validate_event(&fake_pmu, event))
aa2bc1ad 296 return -EINVAL;
1b8873a0
JI
297
298 return 0;
299}
300
051f1b13 301static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
0e25a5c9 302{
bbd64559
SB
303 struct arm_pmu *armpmu;
304 struct platform_device *plat_device;
305 struct arm_pmu_platdata *plat;
5f5092e7
WD
306 int ret;
307 u64 start_clock, finish_clock;
bbd64559
SB
308
309 if (irq_is_percpu(irq))
310 dev = *(void **)dev;
311 armpmu = dev;
312 plat_device = armpmu->plat_device;
313 plat = dev_get_platdata(&plat_device->dev);
0e25a5c9 314
5f5092e7 315 start_clock = sched_clock();
051f1b13 316 if (plat && plat->handle_irq)
5f5092e7 317 ret = plat->handle_irq(irq, dev, armpmu->handle_irq);
051f1b13 318 else
5f5092e7
WD
319 ret = armpmu->handle_irq(irq, dev);
320 finish_clock = sched_clock();
321
322 perf_sample_event_took(finish_clock - start_clock);
323 return ret;
0e25a5c9
RV
324}
325
0b390e21 326static void
8a16b34e 327armpmu_release_hardware(struct arm_pmu *armpmu)
0b390e21 328{
ed6f2a52 329 armpmu->free_irq(armpmu);
051f1b13 330 pm_runtime_put_sync(&armpmu->plat_device->dev);
0b390e21
WD
331}
332
1b8873a0 333static int
8a16b34e 334armpmu_reserve_hardware(struct arm_pmu *armpmu)
1b8873a0 335{
051f1b13 336 int err;
a9356a04 337 struct platform_device *pmu_device = armpmu->plat_device;
1b8873a0 338
e5a21327
WD
339 if (!pmu_device)
340 return -ENODEV;
341
7be2958e 342 pm_runtime_get_sync(&pmu_device->dev);
ed6f2a52 343 err = armpmu->request_irq(armpmu, armpmu_dispatch_irq);
051f1b13
SH
344 if (err) {
345 armpmu_release_hardware(armpmu);
346 return err;
49c006b9 347 }
1b8873a0 348
0b390e21 349 return 0;
1b8873a0
JI
350}
351
1b8873a0
JI
352static void
353hw_perf_event_destroy(struct perf_event *event)
354{
8a16b34e 355 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
03b7898d
MR
356 atomic_t *active_events = &armpmu->active_events;
357 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
358
359 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
8a16b34e 360 armpmu_release_hardware(armpmu);
03b7898d 361 mutex_unlock(pmu_reserve_mutex);
1b8873a0
JI
362 }
363}
364
05d22fde
WD
365static int
366event_requires_mode_exclusion(struct perf_event_attr *attr)
367{
368 return attr->exclude_idle || attr->exclude_user ||
369 attr->exclude_kernel || attr->exclude_hv;
370}
371
1b8873a0
JI
372static int
373__hw_perf_event_init(struct perf_event *event)
374{
8a16b34e 375 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 376 struct hw_perf_event *hwc = &event->hw;
9dcbf466 377 int mapping;
1b8873a0 378
e1f431b5 379 mapping = armpmu->map_event(event);
1b8873a0
JI
380
381 if (mapping < 0) {
382 pr_debug("event %x:%llx not supported\n", event->attr.type,
383 event->attr.config);
384 return mapping;
385 }
386
05d22fde
WD
387 /*
388 * We don't assign an index until we actually place the event onto
389 * hardware. Use -1 to signify that we haven't decided where to put it
390 * yet. For SMP systems, each core has it's own PMU so we can't do any
391 * clever allocation or constraints checking at this point.
392 */
393 hwc->idx = -1;
394 hwc->config_base = 0;
395 hwc->config = 0;
396 hwc->event_base = 0;
397
1b8873a0
JI
398 /*
399 * Check whether we need to exclude the counter from certain modes.
1b8873a0 400 */
05d22fde
WD
401 if ((!armpmu->set_event_filter ||
402 armpmu->set_event_filter(hwc, &event->attr)) &&
403 event_requires_mode_exclusion(&event->attr)) {
1b8873a0
JI
404 pr_debug("ARM performance counters do not support "
405 "mode exclusion\n");
fdeb8e35 406 return -EOPNOTSUPP;
1b8873a0
JI
407 }
408
409 /*
05d22fde 410 * Store the event encoding into the config_base field.
1b8873a0 411 */
05d22fde 412 hwc->config_base |= (unsigned long)mapping;
1b8873a0 413
edcb4d3c 414 if (!is_sampling_event(event)) {
57273471
WD
415 /*
416 * For non-sampling runs, limit the sample_period to half
417 * of the counter width. That way, the new counter value
418 * is far less likely to overtake the previous one unless
419 * you have some serious IRQ latency issues.
420 */
421 hwc->sample_period = armpmu->max_period >> 1;
1b8873a0 422 hwc->last_period = hwc->sample_period;
e7850595 423 local64_set(&hwc->period_left, hwc->sample_period);
1b8873a0
JI
424 }
425
1b8873a0 426 if (event->group_leader != event) {
e595ede6 427 if (validate_group(event) != 0)
1b8873a0
JI
428 return -EINVAL;
429 }
430
9dcbf466 431 return 0;
1b8873a0
JI
432}
433
b0a873eb 434static int armpmu_event_init(struct perf_event *event)
1b8873a0 435{
8a16b34e 436 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 437 int err = 0;
03b7898d 438 atomic_t *active_events = &armpmu->active_events;
1b8873a0 439
2481c5fa
SE
440 /* does not support taken branch sampling */
441 if (has_branch_stack(event))
442 return -EOPNOTSUPP;
443
e1f431b5 444 if (armpmu->map_event(event) == -ENOENT)
b0a873eb 445 return -ENOENT;
b0a873eb 446
1b8873a0
JI
447 event->destroy = hw_perf_event_destroy;
448
03b7898d
MR
449 if (!atomic_inc_not_zero(active_events)) {
450 mutex_lock(&armpmu->reserve_mutex);
451 if (atomic_read(active_events) == 0)
8a16b34e 452 err = armpmu_reserve_hardware(armpmu);
1b8873a0
JI
453
454 if (!err)
03b7898d
MR
455 atomic_inc(active_events);
456 mutex_unlock(&armpmu->reserve_mutex);
1b8873a0
JI
457 }
458
459 if (err)
b0a873eb 460 return err;
1b8873a0
JI
461
462 err = __hw_perf_event_init(event);
463 if (err)
464 hw_perf_event_destroy(event);
465
b0a873eb 466 return err;
1b8873a0
JI
467}
468
a4eaf7f1 469static void armpmu_enable(struct pmu *pmu)
1b8873a0 470{
8be3f9a2 471 struct arm_pmu *armpmu = to_arm_pmu(pmu);
8be3f9a2 472 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
7325eaec 473 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
1b8873a0 474
f4f38430 475 if (enabled)
ed6f2a52 476 armpmu->start(armpmu);
1b8873a0
JI
477}
478
a4eaf7f1 479static void armpmu_disable(struct pmu *pmu)
1b8873a0 480{
8a16b34e 481 struct arm_pmu *armpmu = to_arm_pmu(pmu);
ed6f2a52 482 armpmu->stop(armpmu);
1b8873a0
JI
483}
484
7be2958e
JH
485#ifdef CONFIG_PM_RUNTIME
486static int armpmu_runtime_resume(struct device *dev)
487{
488 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
489
490 if (plat && plat->runtime_resume)
491 return plat->runtime_resume(dev);
492
493 return 0;
494}
495
496static int armpmu_runtime_suspend(struct device *dev)
497{
498 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
499
500 if (plat && plat->runtime_suspend)
501 return plat->runtime_suspend(dev);
502
503 return 0;
504}
505#endif
506
6dbc0029
WD
507const struct dev_pm_ops armpmu_dev_pm_ops = {
508 SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
509};
510
44d6b1fc 511static void armpmu_init(struct arm_pmu *armpmu)
03b7898d
MR
512{
513 atomic_set(&armpmu->active_events, 0);
514 mutex_init(&armpmu->reserve_mutex);
8a16b34e
MR
515
516 armpmu->pmu = (struct pmu) {
517 .pmu_enable = armpmu_enable,
518 .pmu_disable = armpmu_disable,
519 .event_init = armpmu_event_init,
520 .add = armpmu_add,
521 .del = armpmu_del,
522 .start = armpmu_start,
523 .stop = armpmu_stop,
524 .read = armpmu_read,
525 };
526}
527
0305230a 528int armpmu_register(struct arm_pmu *armpmu, int type)
8a16b34e
MR
529{
530 armpmu_init(armpmu);
2ac29a14 531 pm_runtime_enable(&armpmu->plat_device->dev);
04236f9f
WD
532 pr_info("enabled with %s PMU driver, %d counters available\n",
533 armpmu->name, armpmu->num_events);
0305230a 534 return perf_pmu_register(&armpmu->pmu, armpmu->name, type);
03b7898d
MR
535}
536