]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/mach-davinci/dm646x.c
ARM: davinci: irqs: Correct McASP1 TX interrupt definition for DM646x
[mirror_ubuntu-bionic-kernel.git] / arch / arm / mach-davinci / dm646x.c
CommitLineData
e38d92fd
KH
1/*
2 * TI DaVinci DM644x chip specific setup
3 *
4 * Author: Kevin Hilman, Deep Root Systems, LLC
5 *
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
b7f080cf 11#include <linux/dma-mapping.h>
e38d92fd
KH
12#include <linux/init.h>
13#include <linux/clk.h>
65e866a9 14#include <linux/serial_8250.h>
e38d92fd 15#include <linux/platform_device.h>
3ad7a42d 16#include <linux/platform_data/edma.h>
9cc1515c 17#include <linux/platform_data/gpio-davinci.h>
e38d92fd 18
79c3c0b7
MG
19#include <asm/mach/map.h>
20
e38d92fd 21#include <mach/cputype.h>
e38d92fd
KH
22#include <mach/irqs.h>
23#include <mach/psc.h>
24#include <mach/mux.h>
f64691b3 25#include <mach/time.h>
65e866a9 26#include <mach/serial.h>
79c3c0b7 27#include <mach/common.h>
e38d92fd 28
39c6d2d1 29#include "davinci.h"
e38d92fd
KH
30#include "clock.h"
31#include "mux.h"
896f66b7 32#include "asp.h"
e38d92fd 33
85609c1c 34#define DAVINCI_VPIF_BASE (0x01C12000)
85609c1c
MK
35
36#define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
37 BIT_MASK(0))
38#define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
39 BIT_MASK(8))
40
e38d92fd
KH
41/*
42 * Device specific clocks
43 */
56e580d7 44#define DM646X_REF_FREQ 27000000
e38d92fd
KH
45#define DM646X_AUX_FREQ 24000000
46
3d091406
MH
47#define DM646X_EMAC_BASE 0x01c80000
48#define DM646X_EMAC_MDIO_BASE (DM646X_EMAC_BASE + 0x4000)
49#define DM646X_EMAC_CNTRL_OFFSET 0x0000
50#define DM646X_EMAC_CNTRL_MOD_OFFSET 0x1000
51#define DM646X_EMAC_CNTRL_RAM_OFFSET 0x2000
52#define DM646X_EMAC_CNTRL_RAM_SIZE 0x2000
53
e38d92fd
KH
54static struct pll_data pll1_data = {
55 .num = 1,
56 .phys_base = DAVINCI_PLL1_BASE,
57};
58
59static struct pll_data pll2_data = {
60 .num = 2,
61 .phys_base = DAVINCI_PLL2_BASE,
62};
63
64static struct clk ref_clk = {
65 .name = "ref_clk",
56e580d7
SN
66 .rate = DM646X_REF_FREQ,
67 .set_rate = davinci_simple_set_rate,
e38d92fd
KH
68};
69
70static struct clk aux_clkin = {
71 .name = "aux_clkin",
72 .rate = DM646X_AUX_FREQ,
73};
74
75static struct clk pll1_clk = {
76 .name = "pll1",
77 .parent = &ref_clk,
78 .pll_data = &pll1_data,
79 .flags = CLK_PLL,
80};
81
82static struct clk pll1_sysclk1 = {
83 .name = "pll1_sysclk1",
84 .parent = &pll1_clk,
85 .flags = CLK_PLL,
86 .div_reg = PLLDIV1,
87};
88
89static struct clk pll1_sysclk2 = {
90 .name = "pll1_sysclk2",
91 .parent = &pll1_clk,
92 .flags = CLK_PLL,
93 .div_reg = PLLDIV2,
94};
95
96static struct clk pll1_sysclk3 = {
97 .name = "pll1_sysclk3",
98 .parent = &pll1_clk,
99 .flags = CLK_PLL,
100 .div_reg = PLLDIV3,
101};
102
103static struct clk pll1_sysclk4 = {
104 .name = "pll1_sysclk4",
105 .parent = &pll1_clk,
106 .flags = CLK_PLL,
107 .div_reg = PLLDIV4,
108};
109
110static struct clk pll1_sysclk5 = {
111 .name = "pll1_sysclk5",
112 .parent = &pll1_clk,
113 .flags = CLK_PLL,
114 .div_reg = PLLDIV5,
115};
116
117static struct clk pll1_sysclk6 = {
118 .name = "pll1_sysclk6",
119 .parent = &pll1_clk,
120 .flags = CLK_PLL,
121 .div_reg = PLLDIV6,
122};
123
124static struct clk pll1_sysclk8 = {
125 .name = "pll1_sysclk8",
126 .parent = &pll1_clk,
127 .flags = CLK_PLL,
128 .div_reg = PLLDIV8,
129};
130
131static struct clk pll1_sysclk9 = {
132 .name = "pll1_sysclk9",
133 .parent = &pll1_clk,
134 .flags = CLK_PLL,
135 .div_reg = PLLDIV9,
136};
137
138static struct clk pll1_sysclkbp = {
139 .name = "pll1_sysclkbp",
140 .parent = &pll1_clk,
141 .flags = CLK_PLL | PRE_PLL,
142 .div_reg = BPDIV,
143};
144
145static struct clk pll1_aux_clk = {
146 .name = "pll1_aux_clk",
147 .parent = &pll1_clk,
148 .flags = CLK_PLL | PRE_PLL,
149};
150
151static struct clk pll2_clk = {
152 .name = "pll2_clk",
153 .parent = &ref_clk,
154 .pll_data = &pll2_data,
155 .flags = CLK_PLL,
156};
157
158static struct clk pll2_sysclk1 = {
159 .name = "pll2_sysclk1",
160 .parent = &pll2_clk,
161 .flags = CLK_PLL,
162 .div_reg = PLLDIV1,
163};
164
165static struct clk dsp_clk = {
166 .name = "dsp",
167 .parent = &pll1_sysclk1,
168 .lpsc = DM646X_LPSC_C64X_CPU,
e38d92fd
KH
169 .usecount = 1, /* REVISIT how to disable? */
170};
171
172static struct clk arm_clk = {
173 .name = "arm",
174 .parent = &pll1_sysclk2,
175 .lpsc = DM646X_LPSC_ARM,
176 .flags = ALWAYS_ENABLED,
177};
178
2bcb613a
SR
179static struct clk edma_cc_clk = {
180 .name = "edma_cc",
181 .parent = &pll1_sysclk2,
182 .lpsc = DM646X_LPSC_TPCC,
183 .flags = ALWAYS_ENABLED,
184};
185
186static struct clk edma_tc0_clk = {
187 .name = "edma_tc0",
188 .parent = &pll1_sysclk2,
189 .lpsc = DM646X_LPSC_TPTC0,
190 .flags = ALWAYS_ENABLED,
191};
192
193static struct clk edma_tc1_clk = {
194 .name = "edma_tc1",
195 .parent = &pll1_sysclk2,
196 .lpsc = DM646X_LPSC_TPTC1,
197 .flags = ALWAYS_ENABLED,
198};
199
200static struct clk edma_tc2_clk = {
201 .name = "edma_tc2",
202 .parent = &pll1_sysclk2,
203 .lpsc = DM646X_LPSC_TPTC2,
204 .flags = ALWAYS_ENABLED,
205};
206
207static struct clk edma_tc3_clk = {
208 .name = "edma_tc3",
209 .parent = &pll1_sysclk2,
210 .lpsc = DM646X_LPSC_TPTC3,
211 .flags = ALWAYS_ENABLED,
212};
213
e38d92fd
KH
214static struct clk uart0_clk = {
215 .name = "uart0",
216 .parent = &aux_clkin,
217 .lpsc = DM646X_LPSC_UART0,
218};
219
220static struct clk uart1_clk = {
221 .name = "uart1",
222 .parent = &aux_clkin,
223 .lpsc = DM646X_LPSC_UART1,
224};
225
226static struct clk uart2_clk = {
227 .name = "uart2",
228 .parent = &aux_clkin,
229 .lpsc = DM646X_LPSC_UART2,
230};
231
232static struct clk i2c_clk = {
233 .name = "I2CCLK",
234 .parent = &pll1_sysclk3,
235 .lpsc = DM646X_LPSC_I2C,
236};
237
238static struct clk gpio_clk = {
239 .name = "gpio",
240 .parent = &pll1_sysclk3,
241 .lpsc = DM646X_LPSC_GPIO,
242};
243
75d0fa70
C
244static struct clk mcasp0_clk = {
245 .name = "mcasp0",
246 .parent = &pll1_sysclk3,
247 .lpsc = DM646X_LPSC_McASP0,
248};
249
250static struct clk mcasp1_clk = {
251 .name = "mcasp1",
252 .parent = &pll1_sysclk3,
253 .lpsc = DM646X_LPSC_McASP1,
254};
255
e38d92fd
KH
256static struct clk aemif_clk = {
257 .name = "aemif",
258 .parent = &pll1_sysclk3,
259 .lpsc = DM646X_LPSC_AEMIF,
260 .flags = ALWAYS_ENABLED,
261};
262
263static struct clk emac_clk = {
264 .name = "emac",
265 .parent = &pll1_sysclk3,
266 .lpsc = DM646X_LPSC_EMAC,
267};
268
269static struct clk pwm0_clk = {
270 .name = "pwm0",
271 .parent = &pll1_sysclk3,
272 .lpsc = DM646X_LPSC_PWM0,
273 .usecount = 1, /* REVIST: disabling hangs system */
274};
275
276static struct clk pwm1_clk = {
277 .name = "pwm1",
278 .parent = &pll1_sysclk3,
279 .lpsc = DM646X_LPSC_PWM1,
280 .usecount = 1, /* REVIST: disabling hangs system */
281};
282
283static struct clk timer0_clk = {
284 .name = "timer0",
285 .parent = &pll1_sysclk3,
286 .lpsc = DM646X_LPSC_TIMER0,
287};
288
289static struct clk timer1_clk = {
290 .name = "timer1",
291 .parent = &pll1_sysclk3,
292 .lpsc = DM646X_LPSC_TIMER1,
293};
294
295static struct clk timer2_clk = {
296 .name = "timer2",
297 .parent = &pll1_sysclk3,
298 .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
299};
300
3e25d5f4
HP
301
302static struct clk ide_clk = {
303 .name = "ide",
304 .parent = &pll1_sysclk4,
305 .lpsc = DAVINCI_LPSC_ATA,
306};
307
e38d92fd
KH
308static struct clk vpif0_clk = {
309 .name = "vpif0",
310 .parent = &ref_clk,
311 .lpsc = DM646X_LPSC_VPSSMSTR,
312 .flags = ALWAYS_ENABLED,
313};
314
315static struct clk vpif1_clk = {
316 .name = "vpif1",
317 .parent = &ref_clk,
318 .lpsc = DM646X_LPSC_VPSSSLV,
319 .flags = ALWAYS_ENABLED,
320};
321
28552c2e 322static struct clk_lookup dm646x_clks[] = {
e38d92fd
KH
323 CLK(NULL, "ref", &ref_clk),
324 CLK(NULL, "aux", &aux_clkin),
325 CLK(NULL, "pll1", &pll1_clk),
326 CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
327 CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
328 CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
329 CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
330 CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
331 CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
332 CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
333 CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
334 CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
335 CLK(NULL, "pll1_aux", &pll1_aux_clk),
336 CLK(NULL, "pll2", &pll2_clk),
337 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
338 CLK(NULL, "dsp", &dsp_clk),
339 CLK(NULL, "arm", &arm_clk),
2bcb613a
SR
340 CLK(NULL, "edma_cc", &edma_cc_clk),
341 CLK(NULL, "edma_tc0", &edma_tc0_clk),
342 CLK(NULL, "edma_tc1", &edma_tc1_clk),
343 CLK(NULL, "edma_tc2", &edma_tc2_clk),
344 CLK(NULL, "edma_tc3", &edma_tc3_clk),
19955c3d
MP
345 CLK("serial8250.0", NULL, &uart0_clk),
346 CLK("serial8250.1", NULL, &uart1_clk),
347 CLK("serial8250.2", NULL, &uart2_clk),
e38d92fd
KH
348 CLK("i2c_davinci.1", NULL, &i2c_clk),
349 CLK(NULL, "gpio", &gpio_clk),
61aa0732
KH
350 CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
351 CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
e38d92fd
KH
352 CLK(NULL, "aemif", &aemif_clk),
353 CLK("davinci_emac.1", NULL, &emac_clk),
46c18334 354 CLK("davinci_mdio.0", "fck", &emac_clk),
e38d92fd
KH
355 CLK(NULL, "pwm0", &pwm0_clk),
356 CLK(NULL, "pwm1", &pwm1_clk),
357 CLK(NULL, "timer0", &timer0_clk),
358 CLK(NULL, "timer1", &timer1_clk),
84374812 359 CLK("davinci-wdt", NULL, &timer2_clk),
3e25d5f4 360 CLK("palm_bk3710", NULL, &ide_clk),
e38d92fd
KH
361 CLK(NULL, "vpif0", &vpif0_clk),
362 CLK(NULL, "vpif1", &vpif1_clk),
363 CLK(NULL, NULL, NULL),
364};
365
972412b6
MG
366static struct emac_platform_data dm646x_emac_pdata = {
367 .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
368 .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
369 .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
972412b6
MG
370 .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
371 .version = EMAC_VERSION_2,
372};
373
ac7b75b5
KH
374static struct resource dm646x_emac_resources[] = {
375 {
376 .start = DM646X_EMAC_BASE,
d22960c8 377 .end = DM646X_EMAC_BASE + SZ_16K - 1,
ac7b75b5
KH
378 .flags = IORESOURCE_MEM,
379 },
380 {
381 .start = IRQ_DM646X_EMACRXTHINT,
382 .end = IRQ_DM646X_EMACRXTHINT,
383 .flags = IORESOURCE_IRQ,
384 },
385 {
386 .start = IRQ_DM646X_EMACRXINT,
387 .end = IRQ_DM646X_EMACRXINT,
388 .flags = IORESOURCE_IRQ,
389 },
390 {
391 .start = IRQ_DM646X_EMACTXINT,
392 .end = IRQ_DM646X_EMACTXINT,
393 .flags = IORESOURCE_IRQ,
394 },
395 {
396 .start = IRQ_DM646X_EMACMISCINT,
397 .end = IRQ_DM646X_EMACMISCINT,
398 .flags = IORESOURCE_IRQ,
399 },
400};
401
402static struct platform_device dm646x_emac_device = {
403 .name = "davinci_emac",
404 .id = 1,
972412b6
MG
405 .dev = {
406 .platform_data = &dm646x_emac_pdata,
407 },
ac7b75b5
KH
408 .num_resources = ARRAY_SIZE(dm646x_emac_resources),
409 .resource = dm646x_emac_resources,
410};
411
d22960c8
CC
412static struct resource dm646x_mdio_resources[] = {
413 {
414 .start = DM646X_EMAC_MDIO_BASE,
415 .end = DM646X_EMAC_MDIO_BASE + SZ_4K - 1,
416 .flags = IORESOURCE_MEM,
417 },
418};
419
420static struct platform_device dm646x_mdio_device = {
421 .name = "davinci_mdio",
422 .id = 0,
423 .num_resources = ARRAY_SIZE(dm646x_mdio_resources),
424 .resource = dm646x_mdio_resources,
425};
426
e38d92fd
KH
427/*
428 * Device specific mux setup
429 *
430 * soc description mux mode mode mux dbg
431 * reg offset mask mode
432 */
433static const struct mux_config dm646x_pins[] = {
0e585952 434#ifdef CONFIG_DAVINCI_MUX
3e25d5f4 435MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
e38d92fd
KH
436
437MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
438
439MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
440
441MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
442
443MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
444
445MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
446
447MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
448
449MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
450
451MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
452
453MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
454
455MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
456
457MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
458
459MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
460
461MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
0e585952 462#endif
e38d92fd
KH
463};
464
673dd36f
MG
465static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
466 [IRQ_DM646X_VP_VERTINT0] = 7,
467 [IRQ_DM646X_VP_VERTINT1] = 7,
468 [IRQ_DM646X_VP_VERTINT2] = 7,
469 [IRQ_DM646X_VP_VERTINT3] = 7,
470 [IRQ_DM646X_VP_ERRINT] = 7,
471 [IRQ_DM646X_RESERVED_1] = 7,
472 [IRQ_DM646X_RESERVED_2] = 7,
473 [IRQ_DM646X_WDINT] = 7,
474 [IRQ_DM646X_CRGENINT0] = 7,
475 [IRQ_DM646X_CRGENINT1] = 7,
476 [IRQ_DM646X_TSIFINT0] = 7,
477 [IRQ_DM646X_TSIFINT1] = 7,
478 [IRQ_DM646X_VDCEINT] = 7,
479 [IRQ_DM646X_USBINT] = 7,
480 [IRQ_DM646X_USBDMAINT] = 7,
481 [IRQ_DM646X_PCIINT] = 7,
482 [IRQ_CCINT0] = 7, /* dma */
483 [IRQ_CCERRINT] = 7, /* dma */
484 [IRQ_TCERRINT0] = 7, /* dma */
485 [IRQ_TCERRINT] = 7, /* dma */
486 [IRQ_DM646X_TCERRINT2] = 7,
487 [IRQ_DM646X_TCERRINT3] = 7,
488 [IRQ_DM646X_IDE] = 7,
489 [IRQ_DM646X_HPIINT] = 7,
490 [IRQ_DM646X_EMACRXTHINT] = 7,
491 [IRQ_DM646X_EMACRXINT] = 7,
492 [IRQ_DM646X_EMACTXINT] = 7,
493 [IRQ_DM646X_EMACMISCINT] = 7,
494 [IRQ_DM646X_MCASP0TXINT] = 7,
495 [IRQ_DM646X_MCASP0RXINT] = 7,
673dd36f
MG
496 [IRQ_DM646X_RESERVED_3] = 7,
497 [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
498 [IRQ_TINT0_TINT34] = 7, /* clocksource */
499 [IRQ_TINT1_TINT12] = 7, /* DSP timer */
500 [IRQ_TINT1_TINT34] = 7, /* system tick */
501 [IRQ_PWMINT0] = 7,
502 [IRQ_PWMINT1] = 7,
503 [IRQ_DM646X_VLQINT] = 7,
504 [IRQ_I2C] = 7,
505 [IRQ_UARTINT0] = 7,
506 [IRQ_UARTINT1] = 7,
507 [IRQ_DM646X_UARTINT2] = 7,
508 [IRQ_DM646X_SPINT0] = 7,
509 [IRQ_DM646X_SPINT1] = 7,
510 [IRQ_DM646X_DSP2ARMINT] = 7,
511 [IRQ_DM646X_RESERVED_4] = 7,
512 [IRQ_DM646X_PSCINT] = 7,
513 [IRQ_DM646X_GPIO0] = 7,
514 [IRQ_DM646X_GPIO1] = 7,
515 [IRQ_DM646X_GPIO2] = 7,
516 [IRQ_DM646X_GPIO3] = 7,
517 [IRQ_DM646X_GPIO4] = 7,
518 [IRQ_DM646X_GPIO5] = 7,
519 [IRQ_DM646X_GPIO6] = 7,
520 [IRQ_DM646X_GPIO7] = 7,
521 [IRQ_DM646X_GPIOBNK0] = 7,
522 [IRQ_DM646X_GPIOBNK1] = 7,
523 [IRQ_DM646X_GPIOBNK2] = 7,
524 [IRQ_DM646X_DDRINT] = 7,
525 [IRQ_DM646X_AEMIFINT] = 7,
526 [IRQ_COMMTX] = 7,
527 [IRQ_COMMRX] = 7,
528 [IRQ_EMUINT] = 7,
529};
530
e38d92fd
KH
531/*----------------------------------------------------------------------*/
532
60902a2c 533/* Four Transfer Controllers on DM646x */
6cba4355 534static s8
60902a2c
SR
535dm646x_queue_priority_mapping[][2] = {
536 /* {event queue no, Priority} */
537 {0, 4},
538 {1, 0},
539 {2, 5},
540 {3, 1},
541 {-1, -1},
542};
543
bc3ac9f3 544static struct edma_soc_info edma_cc0_info = {
bc3ac9f3 545 .queue_priority_mapping = dm646x_queue_priority_mapping,
f23fe857 546 .default_queue = EVENTQ_1,
bc3ac9f3
SN
547};
548
549static struct edma_soc_info *dm646x_edma_info[EDMA_MAX_CC] = {
550 &edma_cc0_info,
e38d92fd
KH
551};
552
553static struct resource edma_resources[] = {
554 {
60902a2c 555 .name = "edma_cc0",
e38d92fd
KH
556 .start = 0x01c00000,
557 .end = 0x01c00000 + SZ_64K - 1,
558 .flags = IORESOURCE_MEM,
559 },
560 {
561 .name = "edma_tc0",
562 .start = 0x01c10000,
563 .end = 0x01c10000 + SZ_1K - 1,
564 .flags = IORESOURCE_MEM,
565 },
566 {
567 .name = "edma_tc1",
568 .start = 0x01c10400,
569 .end = 0x01c10400 + SZ_1K - 1,
570 .flags = IORESOURCE_MEM,
571 },
572 {
573 .name = "edma_tc2",
574 .start = 0x01c10800,
575 .end = 0x01c10800 + SZ_1K - 1,
576 .flags = IORESOURCE_MEM,
577 },
578 {
579 .name = "edma_tc3",
580 .start = 0x01c10c00,
581 .end = 0x01c10c00 + SZ_1K - 1,
582 .flags = IORESOURCE_MEM,
583 },
584 {
60902a2c 585 .name = "edma0",
e38d92fd
KH
586 .start = IRQ_CCINT0,
587 .flags = IORESOURCE_IRQ,
588 },
589 {
60902a2c 590 .name = "edma0_err",
e38d92fd
KH
591 .start = IRQ_CCERRINT,
592 .flags = IORESOURCE_IRQ,
593 },
594 /* not using TC*_ERR */
595};
596
597static struct platform_device dm646x_edma_device = {
598 .name = "edma",
60902a2c
SR
599 .id = 0,
600 .dev.platform_data = dm646x_edma_info,
e38d92fd
KH
601 .num_resources = ARRAY_SIZE(edma_resources),
602 .resource = edma_resources,
603};
604
25acf553
C
605static struct resource dm646x_mcasp0_resources[] = {
606 {
ee880dbd 607 .name = "mpu",
25acf553
C
608 .start = DAVINCI_DM646X_MCASP0_REG_BASE,
609 .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
610 .flags = IORESOURCE_MEM,
611 },
25acf553 612 {
256b20a5 613 .name = "tx",
25acf553
C
614 .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
615 .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
616 .flags = IORESOURCE_DMA,
617 },
618 {
256b20a5 619 .name = "rx",
25acf553
C
620 .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
621 .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
622 .flags = IORESOURCE_DMA,
623 },
624};
625
256b20a5 626/* DIT mode only, rx is not supported */
25acf553
C
627static struct resource dm646x_mcasp1_resources[] = {
628 {
ee880dbd 629 .name = "mpu",
25acf553
C
630 .start = DAVINCI_DM646X_MCASP1_REG_BASE,
631 .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
632 .flags = IORESOURCE_MEM,
633 },
25acf553 634 {
256b20a5 635 .name = "tx",
25acf553
C
636 .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
637 .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
638 .flags = IORESOURCE_DMA,
639 },
25acf553
C
640};
641
642static struct platform_device dm646x_mcasp0_device = {
643 .name = "davinci-mcasp",
644 .id = 0,
645 .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
646 .resource = dm646x_mcasp0_resources,
647};
648
649static struct platform_device dm646x_mcasp1_device = {
650 .name = "davinci-mcasp",
651 .id = 1,
652 .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
653 .resource = dm646x_mcasp1_resources,
654};
655
656static struct platform_device dm646x_dit_device = {
657 .name = "spdif-dit",
658 .id = -1,
659};
660
85609c1c
MK
661static u64 vpif_dma_mask = DMA_BIT_MASK(32);
662
663static struct resource vpif_resource[] = {
664 {
665 .start = DAVINCI_VPIF_BASE,
666 .end = DAVINCI_VPIF_BASE + 0x03ff,
667 .flags = IORESOURCE_MEM,
668 }
669};
670
671static struct platform_device vpif_dev = {
672 .name = "vpif",
673 .id = -1,
674 .dev = {
675 .dma_mask = &vpif_dma_mask,
676 .coherent_dma_mask = DMA_BIT_MASK(32),
677 },
678 .resource = vpif_resource,
679 .num_resources = ARRAY_SIZE(vpif_resource),
680};
681
682static struct resource vpif_display_resource[] = {
683 {
684 .start = IRQ_DM646X_VP_VERTINT2,
685 .end = IRQ_DM646X_VP_VERTINT2,
686 .flags = IORESOURCE_IRQ,
687 },
688 {
689 .start = IRQ_DM646X_VP_VERTINT3,
690 .end = IRQ_DM646X_VP_VERTINT3,
691 .flags = IORESOURCE_IRQ,
692 },
693};
694
695static struct platform_device vpif_display_dev = {
696 .name = "vpif_display",
697 .id = -1,
698 .dev = {
699 .dma_mask = &vpif_dma_mask,
700 .coherent_dma_mask = DMA_BIT_MASK(32),
701 },
702 .resource = vpif_display_resource,
703 .num_resources = ARRAY_SIZE(vpif_display_resource),
704};
705
706static struct resource vpif_capture_resource[] = {
707 {
708 .start = IRQ_DM646X_VP_VERTINT0,
709 .end = IRQ_DM646X_VP_VERTINT0,
710 .flags = IORESOURCE_IRQ,
711 },
712 {
713 .start = IRQ_DM646X_VP_VERTINT1,
714 .end = IRQ_DM646X_VP_VERTINT1,
715 .flags = IORESOURCE_IRQ,
716 },
717};
718
719static struct platform_device vpif_capture_dev = {
720 .name = "vpif_capture",
721 .id = -1,
722 .dev = {
723 .dma_mask = &vpif_dma_mask,
724 .coherent_dma_mask = DMA_BIT_MASK(32),
725 },
726 .resource = vpif_capture_resource,
727 .num_resources = ARRAY_SIZE(vpif_capture_resource),
728};
729
9cc1515c
PA
730static struct resource dm646x_gpio_resources[] = {
731 { /* registers */
732 .start = DAVINCI_GPIO_BASE,
733 .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
734 .flags = IORESOURCE_MEM,
735 },
736 { /* interrupt */
737 .start = IRQ_DM646X_GPIOBNK0,
738 .end = IRQ_DM646X_GPIOBNK2,
739 .flags = IORESOURCE_IRQ,
740 },
741};
742
743static struct davinci_gpio_platform_data dm646x_gpio_platform_data = {
744 .ngpio = 43,
9cc1515c
PA
745};
746
747int __init dm646x_gpio_register(void)
748{
749 return davinci_gpio_register(dm646x_gpio_resources,
e462f1f5 750 ARRAY_SIZE(dm646x_gpio_resources),
9cc1515c
PA
751 &dm646x_gpio_platform_data);
752}
e38d92fd
KH
753/*----------------------------------------------------------------------*/
754
79c3c0b7
MG
755static struct map_desc dm646x_io_desc[] = {
756 {
757 .virtual = IO_VIRT,
758 .pfn = __phys_to_pfn(IO_PHYS),
759 .length = IO_SIZE,
760 .type = MT_DEVICE
761 },
762};
763
b9ab1279
MG
764/* Contents of JTAG ID register used to identify exact cpu type */
765static struct davinci_id dm646x_ids[] = {
766 {
767 .variant = 0x0,
768 .part_no = 0xb770,
769 .manufacturer = 0x017,
770 .cpu_id = DAVINCI_CPU_ID_DM6467,
f63dd12d
HP
771 .name = "dm6467_rev1.x",
772 },
773 {
774 .variant = 0x1,
775 .part_no = 0xb770,
776 .manufacturer = 0x017,
777 .cpu_id = DAVINCI_CPU_ID_DM6467,
778 .name = "dm6467_rev3.x",
b9ab1279
MG
779 },
780};
781
e4c822c7 782static u32 dm646x_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
d81d188c 783
f64691b3
MG
784/*
785 * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
786 * T0_TOP: Timer 0, top : clocksource for generic timekeeping
787 * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
788 * T1_TOP: Timer 1, top : <unused>
789 */
28552c2e 790static struct davinci_timer_info dm646x_timer_info = {
f64691b3
MG
791 .timers = davinci_timer_instance,
792 .clockevent_id = T0_BOT,
793 .clocksource_id = T0_TOP,
794};
795
19955c3d 796static struct plat_serial8250_port dm646x_serial0_platform_data[] = {
65e866a9
MG
797 {
798 .mapbase = DAVINCI_UART0_BASE,
799 .irq = IRQ_UARTINT0,
800 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
801 UPF_IOREMAP,
802 .iotype = UPIO_MEM32,
803 .regshift = 2,
804 },
19955c3d
MP
805 {
806 .flags = 0,
807 }
808};
809static struct plat_serial8250_port dm646x_serial1_platform_data[] = {
65e866a9
MG
810 {
811 .mapbase = DAVINCI_UART1_BASE,
812 .irq = IRQ_UARTINT1,
813 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
814 UPF_IOREMAP,
815 .iotype = UPIO_MEM32,
816 .regshift = 2,
817 },
19955c3d
MP
818 {
819 .flags = 0,
820 }
821};
822static struct plat_serial8250_port dm646x_serial2_platform_data[] = {
65e866a9
MG
823 {
824 .mapbase = DAVINCI_UART2_BASE,
825 .irq = IRQ_DM646X_UARTINT2,
826 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
827 UPF_IOREMAP,
828 .iotype = UPIO_MEM32,
829 .regshift = 2,
830 },
831 {
19955c3d
MP
832 .flags = 0,
833 }
65e866a9
MG
834};
835
fcf7157b 836struct platform_device dm646x_serial_device[] = {
19955c3d
MP
837 {
838 .name = "serial8250",
839 .id = PLAT8250_DEV_PLATFORM,
840 .dev = {
841 .platform_data = dm646x_serial0_platform_data,
842 }
843 },
844 {
845 .name = "serial8250",
846 .id = PLAT8250_DEV_PLATFORM1,
847 .dev = {
848 .platform_data = dm646x_serial1_platform_data,
849 }
65e866a9 850 },
19955c3d
MP
851 {
852 .name = "serial8250",
853 .id = PLAT8250_DEV_PLATFORM2,
854 .dev = {
855 .platform_data = dm646x_serial2_platform_data,
856 }
857 },
858 {
859 }
65e866a9
MG
860};
861
79c3c0b7
MG
862static struct davinci_soc_info davinci_soc_info_dm646x = {
863 .io_desc = dm646x_io_desc,
864 .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
3347db83 865 .jtag_id_reg = 0x01c40028,
b9ab1279
MG
866 .ids = dm646x_ids,
867 .ids_num = ARRAY_SIZE(dm646x_ids),
66e0c399 868 .cpu_clks = dm646x_clks,
d81d188c
MG
869 .psc_bases = dm646x_psc_bases,
870 .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
779b0d53 871 .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
0e585952
MG
872 .pinmux_pins = dm646x_pins,
873 .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
bd808947 874 .intc_base = DAVINCI_ARM_INTC_BASE,
673dd36f
MG
875 .intc_type = DAVINCI_INTC_TYPE_AINTC,
876 .intc_irq_prios = dm646x_default_priorities,
877 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
f64691b3 878 .timer_info = &dm646x_timer_info,
972412b6 879 .emac_pdata = &dm646x_emac_pdata,
0d04eb47
DB
880 .sram_dma = 0x10010000,
881 .sram_len = SZ_32K,
79c3c0b7
MG
882};
883
25acf553
C
884void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
885{
886 dm646x_mcasp0_device.dev.platform_data = pdata;
887 platform_device_register(&dm646x_mcasp0_device);
888}
889
890void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
891{
892 dm646x_mcasp1_device.dev.platform_data = pdata;
893 platform_device_register(&dm646x_mcasp1_device);
894 platform_device_register(&dm646x_dit_device);
895}
896
85609c1c
MK
897void dm646x_setup_vpif(struct vpif_display_config *display_config,
898 struct vpif_capture_config *capture_config)
899{
900 unsigned int value;
85609c1c 901
5cfb19ac 902 value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
85609c1c 903 value &= ~VSCLKDIS_MASK;
5cfb19ac 904 __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
85609c1c 905
5cfb19ac 906 value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
85609c1c 907 value &= ~VDD3P3V_VID_MASK;
5cfb19ac 908 __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
85609c1c
MK
909
910 davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
911 davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
912 davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
913 davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
914
915 vpif_display_dev.dev.platform_data = display_config;
916 vpif_capture_dev.dev.platform_data = capture_config;
917 platform_device_register(&vpif_dev);
918 platform_device_register(&vpif_display_dev);
919 platform_device_register(&vpif_capture_dev);
920}
921
cce3dddb
RS
922int __init dm646x_init_edma(struct edma_rsv_info *rsv)
923{
924 edma_cc0_info.rsv = rsv;
925
926 return platform_device_register(&dm646x_edma_device);
927}
928
e38d92fd
KH
929void __init dm646x_init(void)
930{
79c3c0b7 931 davinci_common_init(&davinci_soc_info_dm646x);
5cfb19ac 932 davinci_map_sysmod();
e38d92fd
KH
933}
934
935static int __init dm646x_init_devices(void)
936{
1233090c
SN
937 int ret = 0;
938
e38d92fd
KH
939 if (!cpu_is_davinci_dm646x())
940 return 0;
941
d22960c8 942 platform_device_register(&dm646x_mdio_device);
972412b6 943 platform_device_register(&dm646x_emac_device);
d22960c8 944
1233090c
SN
945 ret = davinci_init_wdt();
946 if (ret)
947 pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
948
949 return ret;
e38d92fd
KH
950}
951postcore_initcall(dm646x_init_devices);