]>
Commit | Line | Data |
---|---|---|
52c543f9 | 1 | /* |
e95dddb3 | 2 | * Copyright 2004-2013 Freescale Semiconductor, Inc. All Rights Reserved. |
52c543f9 QJ |
3 | */ |
4 | ||
5 | /* | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License version 2 as | |
8 | * published by the Free Software Foundation. | |
9 | */ | |
10 | ||
11 | #ifndef __ASM_ARCH_MXC_COMMON_H__ | |
12 | #define __ASM_ARCH_MXC_COMMON_H__ | |
13 | ||
282b13d0 | 14 | struct platform_device; |
30c730f8 | 15 | struct clk; |
a1f1c7ef | 16 | enum mxc_cpu_pwr_mode; |
282b13d0 | 17 | |
cd4a05f9 SH |
18 | extern void mx1_map_io(void); |
19 | extern void mx21_map_io(void); | |
8c25c36f | 20 | extern void mx25_map_io(void); |
cd4a05f9 SH |
21 | extern void mx27_map_io(void); |
22 | extern void mx31_map_io(void); | |
23 | extern void mx35_map_io(void); | |
a329b48c | 24 | extern void mx51_map_io(void); |
c0abefd3 | 25 | extern void mx53_map_io(void); |
3dac2196 UKK |
26 | extern void imx1_init_early(void); |
27 | extern void imx21_init_early(void); | |
28 | extern void imx25_init_early(void); | |
29 | extern void imx27_init_early(void); | |
97976e22 UKK |
30 | extern void imx31_init_early(void); |
31 | extern void imx35_init_early(void); | |
ab130421 UKK |
32 | extern void imx51_init_early(void); |
33 | extern void imx53_init_early(void); | |
c5aa0ad0 | 34 | extern void mxc_init_irq(void __iomem *); |
a003708a | 35 | extern void tzic_init_irq(void __iomem *); |
c5aa0ad0 SH |
36 | extern void mx1_init_irq(void); |
37 | extern void mx21_init_irq(void); | |
8c25c36f | 38 | extern void mx25_init_irq(void); |
c5aa0ad0 SH |
39 | extern void mx27_init_irq(void); |
40 | extern void mx31_init_irq(void); | |
41 | extern void mx35_init_irq(void); | |
a329b48c | 42 | extern void mx51_init_irq(void); |
c0abefd3 | 43 | extern void mx53_init_irq(void); |
b78d8e59 SG |
44 | extern void imx1_soc_init(void); |
45 | extern void imx21_soc_init(void); | |
46 | extern void imx25_soc_init(void); | |
47 | extern void imx27_soc_init(void); | |
48 | extern void imx31_soc_init(void); | |
49 | extern void imx35_soc_init(void); | |
b78d8e59 | 50 | extern void imx51_soc_init(void); |
8321b758 | 51 | extern void imx51_init_late(void); |
aa96a18d | 52 | extern void imx53_init_late(void); |
2cfb4518 SH |
53 | extern void epit_timer_init(void __iomem *base, int irq); |
54 | extern void mxc_timer_init(void __iomem *, int); | |
30c730f8 | 55 | extern int mx1_clocks_init(unsigned long fref); |
aa3b0a6f | 56 | extern int mx21_clocks_init(unsigned long lref, unsigned long fref); |
fadc0956 | 57 | extern int mx25_clocks_init(void); |
30c730f8 SH |
58 | extern int mx27_clocks_init(unsigned long fref); |
59 | extern int mx31_clocks_init(unsigned long fref); | |
2cb536d1 | 60 | extern int mx35_clocks_init(void); |
a329b48c AK |
61 | extern int mx51_clocks_init(unsigned long ckil, unsigned long osc, |
62 | unsigned long ckih1, unsigned long ckih2); | |
c0abefd3 DN |
63 | extern int mx53_clocks_init(unsigned long ckil, unsigned long osc, |
64 | unsigned long ckih1, unsigned long ckih2); | |
ef4bac55 | 65 | extern int mx25_clocks_init_dt(void); |
9f0749e3 | 66 | extern int mx27_clocks_init_dt(void); |
d2a37b3d | 67 | extern int mx31_clocks_init_dt(void); |
9daaf31a | 68 | extern int mx51_clocks_init_dt(void); |
73d2b4cd | 69 | extern int mx53_clocks_init_dt(void); |
13eed989 | 70 | extern int mx6q_clocks_init(void); |
e7fc6ae7 | 71 | extern struct platform_device *mxc_register_gpio(char *name, int id, |
b78d8e59 | 72 | resource_size_t iobase, resource_size_t iosize, int irq, int irq_high); |
198016e1 | 73 | extern void mxc_set_cpu_type(unsigned int type); |
65ea7884 | 74 | extern void mxc_restart(char, const char *); |
be124c94 | 75 | extern void mxc_arch_reset_init(void __iomem *); |
c0abefd3 | 76 | extern int mx53_revision(void); |
2d95378b | 77 | extern int mx53_display_revision(void); |
bb07d751 | 78 | extern void imx_set_aips(void __iomem *); |
69ac71d3 | 79 | extern int mxc_device_init(void); |
73d2b4cd | 80 | |
41e7daf2 SG |
81 | enum mxc_cpu_pwr_mode { |
82 | WAIT_CLOCKED, /* wfi only */ | |
83 | WAIT_UNCLOCKED, /* WAIT */ | |
84 | WAIT_UNCLOCKED_POWER_OFF, /* WAIT + SRPG */ | |
85 | STOP_POWER_ON, /* just STOP */ | |
86 | STOP_POWER_OFF, /* STOP + SRPG */ | |
87 | }; | |
88 | ||
3ac804e3 FE |
89 | enum mx3_cpu_pwr_mode { |
90 | MX3_RUN, | |
91 | MX3_WAIT, | |
92 | MX3_DOZE, | |
93 | MX3_SLEEP, | |
94 | }; | |
95 | ||
96 | extern void mx3_cpu_lp_set(enum mx3_cpu_pwr_mode mode); | |
059e58f6 | 97 | extern void imx_print_silicon_rev(const char *cpu, int srev); |
b6de943b SH |
98 | |
99 | void avic_handle_irq(struct pt_regs *); | |
58a92600 | 100 | void tzic_handle_irq(struct pt_regs *); |
b6de943b SH |
101 | |
102 | #define imx1_handle_irq avic_handle_irq | |
103 | #define imx21_handle_irq avic_handle_irq | |
104 | #define imx25_handle_irq avic_handle_irq | |
105 | #define imx27_handle_irq avic_handle_irq | |
106 | #define imx31_handle_irq avic_handle_irq | |
107 | #define imx35_handle_irq avic_handle_irq | |
58a92600 SH |
108 | #define imx51_handle_irq tzic_handle_irq |
109 | #define imx53_handle_irq tzic_handle_irq | |
b6de943b | 110 | |
69c31b7a SG |
111 | extern void imx_enable_cpu(int cpu, bool enable); |
112 | extern void imx_set_cpu_jump(int cpu, void *jump_addr); | |
2f3edfd7 SG |
113 | extern u32 imx_get_cpu_arg(int cpu); |
114 | extern void imx_set_cpu_arg(int cpu, u32 arg); | |
a1f1c7ef | 115 | extern void v7_cpu_resume(void); |
69c31b7a SG |
116 | #ifdef CONFIG_SMP |
117 | extern void v7_secondary_startup(void); | |
13eed989 | 118 | extern void imx_scu_map_io(void); |
a1f1c7ef | 119 | extern void imx_smp_prepare(void); |
e5f9dec8 | 120 | extern void imx_scu_standby_enable(void); |
13eed989 SG |
121 | #else |
122 | static inline void imx_scu_map_io(void) {} | |
a1f1c7ef | 123 | static inline void imx_smp_prepare(void) {} |
e5f9dec8 | 124 | static inline void imx_scu_standby_enable(void) {} |
69c31b7a | 125 | #endif |
13eed989 | 126 | extern void imx_src_init(void); |
0575fb75 | 127 | extern void imx_src_prepare_restart(void); |
13eed989 | 128 | extern void imx_gpc_init(void); |
a1f1c7ef SG |
129 | extern void imx_gpc_pre_suspend(void); |
130 | extern void imx_gpc_post_resume(void); | |
e95dddb3 AH |
131 | extern void imx_anatop_init(void); |
132 | extern void imx_anatop_pre_suspend(void); | |
133 | extern void imx_anatop_post_resume(void); | |
134 | extern void imx_anatop_usb_chrg_detect_disable(void); | |
135 | extern u32 imx_anatop_get_digprog(void); | |
a1f1c7ef | 136 | extern int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode); |
e5f9dec8 | 137 | extern void imx6q_set_chicken_bit(void); |
46ec1b26 | 138 | |
e4f2d979 | 139 | extern void imx_cpu_die(unsigned int cpu); |
83757664 | 140 | extern int imx_cpu_kill(unsigned int cpu); |
e4f2d979 | 141 | |
46ec1b26 EM |
142 | #ifdef CONFIG_PM |
143 | extern void imx6q_pm_init(void); | |
565fa91f | 144 | extern void imx51_pm_init(void); |
aa96a18d | 145 | extern void imx53_pm_init(void); |
46ec1b26 EM |
146 | #else |
147 | static inline void imx6q_pm_init(void) {} | |
565fa91f | 148 | static inline void imx51_pm_init(void) {} |
aa96a18d | 149 | static inline void imx53_pm_init(void) {} |
46ec1b26 EM |
150 | #endif |
151 | ||
8321b758 SG |
152 | #ifdef CONFIG_NEON |
153 | extern int mx51_neon_fixup(void); | |
154 | #else | |
155 | static inline int mx51_neon_fixup(void) { return 0; } | |
156 | #endif | |
157 | ||
e4f2d979 MZ |
158 | extern struct smp_operations imx_smp_ops; |
159 | ||
52c543f9 | 160 | #endif |