]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/mach-mv78xx0/include/mach/mv78xx0.h
arm: mach-kirkwood: use plus instead of or for address definitions
[mirror_ubuntu-artful-kernel.git] / arch / arm / mach-mv78xx0 / include / mach / mv78xx0.h
CommitLineData
794d15b2 1/*
a09e64fb 2 * arch/arm/mach-mv78xx0/include/mach/mv78xx0.h
794d15b2
SS
3 *
4 * Generic definitions for Marvell MV78xx0 SoC flavors:
5 * MV781x0 and MV782x0.
6 *
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
10 */
11
12#ifndef __ASM_ARCH_MV78XX0_H
13#define __ASM_ARCH_MV78XX0_H
14
15/*
16 * Marvell MV78xx0 address maps.
17 *
18 * phys
19 * c0000000 PCIe Memory space
20 * f0800000 PCIe #0 I/O space
21 * f0900000 PCIe #1 I/O space
22 * f0a00000 PCIe #2 I/O space
23 * f0b00000 PCIe #3 I/O space
24 * f0c00000 PCIe #4 I/O space
25 * f0d00000 PCIe #5 I/O space
26 * f0e00000 PCIe #6 I/O space
27 * f0f00000 PCIe #7 I/O space
28 * f1000000 on-chip peripheral registers
29 *
30 * virt phys size
31 * fe400000 f102x000 16K core-specific peripheral registers
32 * fe700000 f0800000 1M PCIe #0 I/O space
33 * fe800000 f0900000 1M PCIe #1 I/O space
34 * fe900000 f0a00000 1M PCIe #2 I/O space
35 * fea00000 f0b00000 1M PCIe #3 I/O space
36 * feb00000 f0c00000 1M PCIe #4 I/O space
37 * fec00000 f0d00000 1M PCIe #5 I/O space
38 * fed00000 f0e00000 1M PCIe #6 I/O space
39 * fee00000 f0f00000 1M PCIe #7 I/O space
40 * fef00000 f1000000 1M on-chip peripheral registers
41 */
42#define MV78XX0_CORE0_REGS_PHYS_BASE 0xf1020000
43#define MV78XX0_CORE1_REGS_PHYS_BASE 0xf1024000
44#define MV78XX0_CORE_REGS_VIRT_BASE 0xfe400000
1e0c1ce0 45#define MV78XX0_CORE_REGS_PHYS_BASE 0xfe400000
794d15b2
SS
46#define MV78XX0_CORE_REGS_SIZE SZ_16K
47
48#define MV78XX0_PCIE_IO_PHYS_BASE(i) (0xf0800000 + ((i) << 20))
49#define MV78XX0_PCIE_IO_VIRT_BASE(i) (0xfe700000 + ((i) << 20))
50#define MV78XX0_PCIE_IO_SIZE SZ_1M
51
52#define MV78XX0_REGS_PHYS_BASE 0xf1000000
53#define MV78XX0_REGS_VIRT_BASE 0xfef00000
54#define MV78XX0_REGS_SIZE SZ_1M
55
56#define MV78XX0_PCIE_MEM_PHYS_BASE 0xc0000000
57#define MV78XX0_PCIE_MEM_SIZE 0x30000000
58
59/*
60 * Core-specific peripheral registers.
61 */
62#define BRIDGE_VIRT_BASE (MV78XX0_CORE_REGS_VIRT_BASE)
1e0c1ce0 63#define BRIDGE_PHYS_BASE (MV78XX0_CORE_REGS_PHYS_BASE)
cfdeb637 64
794d15b2
SS
65/*
66 * Register Map
67 */
68#define DDR_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x00000)
69#define DDR_WINDOW_CPU0_BASE (DDR_VIRT_BASE | 0x1500)
1ccb53a4 70#define DDR_WINDOW_CPU1_BASE (DDR_VIRT_BASE | 0x1570)
794d15b2
SS
71
72#define DEV_BUS_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x10000)
73#define DEV_BUS_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x10000)
74#define SAMPLE_AT_RESET_LOW (DEV_BUS_VIRT_BASE | 0x0030)
75#define SAMPLE_AT_RESET_HIGH (DEV_BUS_VIRT_BASE | 0x0034)
9eac6d0a 76#define GPIO_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x0100)
69359943
RV
77#define I2C_0_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x1000)
78#define I2C_1_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x1100)
794d15b2
SS
79#define UART0_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2000)
80#define UART0_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2000)
81#define UART1_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2100)
82#define UART1_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2100)
83#define UART2_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2200)
84#define UART2_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2200)
85#define UART3_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2300)
86#define UART3_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2300)
87
88#define GE10_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x30000)
89#define GE11_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x34000)
90
91#define PCIE00_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x40000)
92#define PCIE01_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x44000)
93#define PCIE02_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x48000)
94#define PCIE03_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x4c000)
95
96#define USB0_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x50000)
97#define USB1_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x51000)
98#define USB2_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x52000)
99
100#define GE00_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x70000)
101#define GE01_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0x74000)
102
103#define PCIE10_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x80000)
104#define PCIE11_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x84000)
105#define PCIE12_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x88000)
106#define PCIE13_VIRT_BASE (MV78XX0_REGS_VIRT_BASE | 0x8c000)
107
108#define SATA_PHYS_BASE (MV78XX0_REGS_PHYS_BASE | 0xa0000)
109
fdd8b079
NP
110/*
111 * Supported devices and revisions.
112 */
113#define MV78X00_Z0_DEV_ID 0x6381
114#define MV78X00_REV_Z0 1
115
116#define MV78100_DEV_ID 0x7810
117#define MV78100_REV_A0 1
662aeced 118#define MV78100_REV_A1 2
fdd8b079
NP
119
120#define MV78200_DEV_ID 0x7820
121#define MV78200_REV_A0 1
794d15b2 122
794d15b2 123#endif