]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm/mach-omap1/timer32k.c
Merge branches 'pm-cpu', 'pm-cpuidle' and 'pm-domains'
[mirror_ubuntu-zesty-kernel.git] / arch / arm / mach-omap1 / timer32k.c
CommitLineData
a569c6ec 1/*
5c8388e5 2 * linux/arch/arm/mach-omap1/timer32k.c
a569c6ec
TL
3 *
4 * OMAP 32K Timer
5 *
6 * Copyright (C) 2004 - 2005 Nokia Corporation
7 * Partial timer rewrite and additional dynamic tick timer support by
8 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
77900a2f 10 * OMAP Dual-mode timer framework support by Timo Teras
a569c6ec
TL
11 *
12 * MPU timer code based on the older MPU timer code for OMAP
13 * Copyright (C) 2000 RidgeRun, Inc.
14 * Author: Greg Lonnon <glonnon@ridgerun.com>
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
20 *
21 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
22 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
24 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
27 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
28 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * You should have received a copy of the GNU General Public License along
33 * with this program; if not, write to the Free Software Foundation, Inc.,
34 * 675 Mass Ave, Cambridge, MA 02139, USA.
35 */
36
a569c6ec
TL
37#include <linux/kernel.h>
38#include <linux/init.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
41#include <linux/sched.h>
42#include <linux/spinlock.h>
43#include <linux/err.h>
44#include <linux/clk.h>
075192ae
KH
45#include <linux/clocksource.h>
46#include <linux/clockchips.h>
fced80c7 47#include <linux/io.h>
a569c6ec 48
a569c6ec
TL
49#include <asm/irq.h>
50#include <asm/mach/irq.h>
51#include <asm/mach/time.h>
2e3ee9f4 52
5c2e8852 53#include <plat/counter-32k.h>
a569c6ec 54
2e3ee9f4
TL
55#include <mach/hardware.h>
56
57#include "common.h"
58
a569c6ec
TL
59/*
60 * ---------------------------------------------------------------------------
61 * 32KHz OS timer
62 *
63 * This currently works only on 16xx, as 1510 does not have the continuous
64 * 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
65 * of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
66 * on 1510 would be possible, but the timer would not be as accurate as
67 * with the 32KHz synchronized timer.
68 * ---------------------------------------------------------------------------
69 */
70
a569c6ec
TL
71/* 16xx specific defines */
72#define OMAP1_32K_TIMER_BASE 0xfffb9000
1fe97c8f 73#define OMAP1_32KSYNC_TIMER_BASE 0xfffbc400
a569c6ec
TL
74#define OMAP1_32K_TIMER_CR 0x08
75#define OMAP1_32K_TIMER_TVR 0x00
76#define OMAP1_32K_TIMER_TCR 0x04
77
075192ae 78#define OMAP_32K_TICKS_PER_SEC (32768)
a569c6ec
TL
79
80/*
81 * TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
82 * so with HZ = 128, TVR = 255.
83 */
075192ae 84#define OMAP_32K_TIMER_TICK_PERIOD ((OMAP_32K_TICKS_PER_SEC / HZ) - 1)
a569c6ec
TL
85
86#define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
87 (((nr_jiffies) * (clock_rate)) / HZ)
88
89static inline void omap_32k_timer_write(int val, int reg)
90{
77900a2f 91 omap_writew(val, OMAP1_32K_TIMER_BASE + reg);
a569c6ec
TL
92}
93
77900a2f
TT
94static inline void omap_32k_timer_start(unsigned long load_val)
95{
df51a84d
ID
96 if (!load_val)
97 load_val = 1;
77900a2f
TT
98 omap_32k_timer_write(load_val, OMAP1_32K_TIMER_TVR);
99 omap_32k_timer_write(0x0f, OMAP1_32K_TIMER_CR);
a569c6ec
TL
100}
101
77900a2f 102static inline void omap_32k_timer_stop(void)
a569c6ec 103{
77900a2f 104 omap_32k_timer_write(0x0, OMAP1_32K_TIMER_CR);
a569c6ec
TL
105}
106
77900a2f
TT
107#define omap_32k_timer_ack_irq()
108
5c8388e5
TL
109static int omap_32k_timer_set_next_event(unsigned long delta,
110 struct clock_event_device *dev)
111{
112 omap_32k_timer_start(delta);
113
114 return 0;
115}
116
69ec063f 117static int omap_32k_timer_shutdown(struct clock_event_device *evt)
075192ae 118{
5c5dccad 119 omap_32k_timer_stop();
69ec063f
VK
120 return 0;
121}
5c5dccad 122
69ec063f
VK
123static int omap_32k_timer_set_periodic(struct clock_event_device *evt)
124{
125 omap_32k_timer_stop();
126 omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
127 return 0;
075192ae
KH
128}
129
130static struct clock_event_device clockevent_32k_timer = {
69ec063f
VK
131 .name = "32k-timer",
132 .features = CLOCK_EVT_FEAT_PERIODIC |
133 CLOCK_EVT_FEAT_ONESHOT,
134 .set_next_event = omap_32k_timer_set_next_event,
135 .set_state_shutdown = omap_32k_timer_shutdown,
136 .set_state_periodic = omap_32k_timer_set_periodic,
137 .set_state_oneshot = omap_32k_timer_shutdown,
138 .tick_resume = omap_32k_timer_shutdown,
075192ae
KH
139};
140
0cd61b68 141static irqreturn_t omap_32k_timer_interrupt(int irq, void *dev_id)
14188b3a 142{
075192ae
KH
143 struct clock_event_device *evt = &clockevent_32k_timer;
144 omap_32k_timer_ack_irq();
14188b3a 145
075192ae 146 evt->event_handler(evt);
a569c6ec
TL
147
148 return IRQ_HANDLED;
149}
150
a569c6ec
TL
151static struct irqaction omap_32k_timer_irq = {
152 .name = "32KHz timer",
fe806d04 153 .flags = IRQF_TIMER | IRQF_IRQPOLL,
a569c6ec
TL
154 .handler = omap_32k_timer_interrupt,
155};
156
a569c6ec
TL
157static __init void omap_init_32k_timer(void)
158{
5c8388e5
TL
159 setup_irq(INT_OS_TIMER, &omap_32k_timer_irq);
160
320ab2b0 161 clockevent_32k_timer.cpumask = cpumask_of(0);
838a2ae8
SG
162 clockevents_config_and_register(&clockevent_32k_timer,
163 OMAP_32K_TICKS_PER_SEC, 1, 0xfffffffe);
a569c6ec
TL
164}
165
166/*
167 * ---------------------------------------------------------------------------
168 * Timer initialization
169 * ---------------------------------------------------------------------------
170 */
18799911 171int __init omap_32k_timer_init(void)
a569c6ec 172{
18799911 173 int ret = -ENODEV;
a569c6ec 174
1fe97c8f
VH
175 if (cpu_is_omap16xx()) {
176 void __iomem *base;
177 struct clk *sync32k_ick;
178
179 base = ioremap(OMAP1_32KSYNC_TIMER_BASE, SZ_1K);
180 if (!base) {
181 pr_err("32k_counter: failed to map base addr\n");
182 return -ENODEV;
183 }
184
185 sync32k_ick = clk_get(NULL, "omap_32ksync_ick");
186 if (!IS_ERR(sync32k_ick))
187 clk_enable(sync32k_ick);
188
189 ret = omap_init_clocksource_32k(base);
190 }
18799911
VH
191
192 if (!ret)
193 omap_init_32k_timer();
194
195 return ret;
05b5ca9b 196}