]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm/mach-omap2/cm-regbits-24xx.h
Linux 2.6.37-rc1
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / mach-omap2 / cm-regbits-24xx.h
CommitLineData
69d88a00
PW
1#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_24XX_H
2#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_24XX_H
3
4/*
5 * OMAP24XX Clock Management register bits
6 *
7 * Copyright (C) 2007 Texas Instruments, Inc.
8 * Copyright (C) 2007 Nokia Corporation
9 *
10 * Written by Paul Walmsley
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
17#include "cm.h"
18
19/* Bits shared between registers */
20
21/* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
22#define OMAP24XX_EN_CAM_SHIFT 31
f38ca10a 23#define OMAP24XX_EN_CAM_MASK (1 << 31)
69d88a00 24#define OMAP24XX_EN_WDT4_SHIFT 29
f38ca10a 25#define OMAP24XX_EN_WDT4_MASK (1 << 29)
69d88a00 26#define OMAP2420_EN_WDT3_SHIFT 28
f38ca10a 27#define OMAP2420_EN_WDT3_MASK (1 << 28)
69d88a00 28#define OMAP24XX_EN_MSPRO_SHIFT 27
f38ca10a 29#define OMAP24XX_EN_MSPRO_MASK (1 << 27)
69d88a00 30#define OMAP24XX_EN_FAC_SHIFT 25
f38ca10a 31#define OMAP24XX_EN_FAC_MASK (1 << 25)
69d88a00 32#define OMAP2420_EN_EAC_SHIFT 24
f38ca10a 33#define OMAP2420_EN_EAC_MASK (1 << 24)
69d88a00 34#define OMAP24XX_EN_HDQ_SHIFT 23
f38ca10a 35#define OMAP24XX_EN_HDQ_MASK (1 << 23)
69d88a00 36#define OMAP2420_EN_I2C2_SHIFT 20
f38ca10a 37#define OMAP2420_EN_I2C2_MASK (1 << 20)
69d88a00 38#define OMAP2420_EN_I2C1_SHIFT 19
f38ca10a 39#define OMAP2420_EN_I2C1_MASK (1 << 19)
69d88a00
PW
40
41/* CM_FCLKEN2_CORE and CM_ICLKEN2_CORE shared bits */
42#define OMAP2430_EN_MCBSP5_SHIFT 5
f38ca10a 43#define OMAP2430_EN_MCBSP5_MASK (1 << 5)
69d88a00 44#define OMAP2430_EN_MCBSP4_SHIFT 4
f38ca10a 45#define OMAP2430_EN_MCBSP4_MASK (1 << 4)
69d88a00 46#define OMAP2430_EN_MCBSP3_SHIFT 3
f38ca10a 47#define OMAP2430_EN_MCBSP3_MASK (1 << 3)
69d88a00 48#define OMAP24XX_EN_SSI_SHIFT 1
f38ca10a 49#define OMAP24XX_EN_SSI_MASK (1 << 1)
69d88a00
PW
50
51/* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
52#define OMAP24XX_EN_MPU_WDT_SHIFT 3
f38ca10a 53#define OMAP24XX_EN_MPU_WDT_MASK (1 << 3)
69d88a00
PW
54
55/* Bits specific to each register */
56
57/* CM_IDLEST_MPU */
58/* 2430 only */
f38ca10a 59#define OMAP2430_ST_MPU_MASK (1 << 0)
69d88a00
PW
60
61/* CM_CLKSEL_MPU */
62#define OMAP24XX_CLKSEL_MPU_SHIFT 0
63#define OMAP24XX_CLKSEL_MPU_MASK (0x1f << 0)
64
65/* CM_CLKSTCTRL_MPU */
801954d3
PW
66#define OMAP24XX_AUTOSTATE_MPU_SHIFT 0
67#define OMAP24XX_AUTOSTATE_MPU_MASK (1 << 0)
69d88a00
PW
68
69/* CM_FCLKEN1_CORE specific bits*/
70#define OMAP24XX_EN_TV_SHIFT 2
f38ca10a 71#define OMAP24XX_EN_TV_MASK (1 << 2)
69d88a00 72#define OMAP24XX_EN_DSS2_SHIFT 1
f38ca10a 73#define OMAP24XX_EN_DSS2_MASK (1 << 1)
69d88a00 74#define OMAP24XX_EN_DSS1_SHIFT 0
f38ca10a 75#define OMAP24XX_EN_DSS1_MASK (1 << 0)
69d88a00
PW
76
77/* CM_FCLKEN2_CORE specific bits */
78#define OMAP2430_EN_I2CHS2_SHIFT 20
f38ca10a 79#define OMAP2430_EN_I2CHS2_MASK (1 << 20)
69d88a00 80#define OMAP2430_EN_I2CHS1_SHIFT 19
f38ca10a 81#define OMAP2430_EN_I2CHS1_MASK (1 << 19)
69d88a00 82#define OMAP2430_EN_MMCHSDB2_SHIFT 17
f38ca10a 83#define OMAP2430_EN_MMCHSDB2_MASK (1 << 17)
69d88a00 84#define OMAP2430_EN_MMCHSDB1_SHIFT 16
f38ca10a 85#define OMAP2430_EN_MMCHSDB1_MASK (1 << 16)
69d88a00
PW
86
87/* CM_ICLKEN1_CORE specific bits */
88#define OMAP24XX_EN_MAILBOXES_SHIFT 30
f38ca10a 89#define OMAP24XX_EN_MAILBOXES_MASK (1 << 30)
69d88a00 90#define OMAP24XX_EN_DSS_SHIFT 0
f38ca10a 91#define OMAP24XX_EN_DSS_MASK (1 << 0)
69d88a00
PW
92
93/* CM_ICLKEN2_CORE specific bits */
94
95/* CM_ICLKEN3_CORE */
96/* 2430 only */
97#define OMAP2430_EN_SDRC_SHIFT 2
f38ca10a 98#define OMAP2430_EN_SDRC_MASK (1 << 2)
69d88a00
PW
99
100/* CM_ICLKEN4_CORE */
101#define OMAP24XX_EN_PKA_SHIFT 4
f38ca10a 102#define OMAP24XX_EN_PKA_MASK (1 << 4)
69d88a00 103#define OMAP24XX_EN_AES_SHIFT 3
f38ca10a 104#define OMAP24XX_EN_AES_MASK (1 << 3)
69d88a00 105#define OMAP24XX_EN_RNG_SHIFT 2
f38ca10a 106#define OMAP24XX_EN_RNG_MASK (1 << 2)
69d88a00 107#define OMAP24XX_EN_SHA_SHIFT 1
f38ca10a 108#define OMAP24XX_EN_SHA_MASK (1 << 1)
69d88a00 109#define OMAP24XX_EN_DES_SHIFT 0
f38ca10a 110#define OMAP24XX_EN_DES_MASK (1 << 0)
69d88a00
PW
111
112/* CM_IDLEST1_CORE specific bits */
da0747d4
PW
113#define OMAP24XX_ST_MAILBOXES_SHIFT 30
114#define OMAP24XX_ST_MAILBOXES_MASK (1 << 30)
115#define OMAP24XX_ST_WDT4_SHIFT 29
116#define OMAP24XX_ST_WDT4_MASK (1 << 29)
117#define OMAP2420_ST_WDT3_SHIFT 28
118#define OMAP2420_ST_WDT3_MASK (1 << 28)
119#define OMAP24XX_ST_MSPRO_SHIFT 27
120#define OMAP24XX_ST_MSPRO_MASK (1 << 27)
121#define OMAP24XX_ST_FAC_SHIFT 25
122#define OMAP24XX_ST_FAC_MASK (1 << 25)
123#define OMAP2420_ST_EAC_SHIFT 24
124#define OMAP2420_ST_EAC_MASK (1 << 24)
125#define OMAP24XX_ST_HDQ_SHIFT 23
126#define OMAP24XX_ST_HDQ_MASK (1 << 23)
127#define OMAP2420_ST_I2C2_SHIFT 20
128#define OMAP2420_ST_I2C2_MASK (1 << 20)
129#define OMAP2420_ST_I2C1_SHIFT 19
130#define OMAP2420_ST_I2C1_MASK (1 << 19)
131#define OMAP24XX_ST_MCBSP2_SHIFT 16
132#define OMAP24XX_ST_MCBSP2_MASK (1 << 16)
133#define OMAP24XX_ST_MCBSP1_SHIFT 15
134#define OMAP24XX_ST_MCBSP1_MASK (1 << 15)
135#define OMAP24XX_ST_DSS_SHIFT 0
136#define OMAP24XX_ST_DSS_MASK (1 << 0)
69d88a00
PW
137
138/* CM_IDLEST2_CORE */
da0747d4
PW
139#define OMAP2430_ST_MCBSP5_SHIFT 5
140#define OMAP2430_ST_MCBSP5_MASK (1 << 5)
f38ca10a 141#define OMAP2430_ST_MCBSP4_SHIFT 4
da0747d4 142#define OMAP2430_ST_MCBSP4_MASK (1 << 4)
f38ca10a 143#define OMAP2430_ST_MCBSP3_SHIFT 3
da0747d4
PW
144#define OMAP2430_ST_MCBSP3_MASK (1 << 3)
145#define OMAP24XX_ST_SSI_SHIFT 1
146#define OMAP24XX_ST_SSI_MASK (1 << 1)
69d88a00
PW
147
148/* CM_IDLEST3_CORE */
149/* 2430 only */
da0747d4 150#define OMAP2430_ST_SDRC_MASK (1 << 2)
69d88a00
PW
151
152/* CM_IDLEST4_CORE */
da0747d4
PW
153#define OMAP24XX_ST_PKA_SHIFT 4
154#define OMAP24XX_ST_PKA_MASK (1 << 4)
155#define OMAP24XX_ST_AES_SHIFT 3
156#define OMAP24XX_ST_AES_MASK (1 << 3)
157#define OMAP24XX_ST_RNG_SHIFT 2
158#define OMAP24XX_ST_RNG_MASK (1 << 2)
159#define OMAP24XX_ST_SHA_SHIFT 1
160#define OMAP24XX_ST_SHA_MASK (1 << 1)
161#define OMAP24XX_ST_DES_SHIFT 0
162#define OMAP24XX_ST_DES_MASK (1 << 0)
69d88a00
PW
163
164/* CM_AUTOIDLE1_CORE */
f38ca10a
PW
165#define OMAP24XX_AUTO_CAM_MASK (1 << 31)
166#define OMAP24XX_AUTO_MAILBOXES_MASK (1 << 30)
167#define OMAP24XX_AUTO_WDT4_MASK (1 << 29)
168#define OMAP2420_AUTO_WDT3_MASK (1 << 28)
169#define OMAP24XX_AUTO_MSPRO_MASK (1 << 27)
170#define OMAP2420_AUTO_MMC_MASK (1 << 26)
171#define OMAP24XX_AUTO_FAC_MASK (1 << 25)
172#define OMAP2420_AUTO_EAC_MASK (1 << 24)
173#define OMAP24XX_AUTO_HDQ_MASK (1 << 23)
174#define OMAP24XX_AUTO_UART2_MASK (1 << 22)
175#define OMAP24XX_AUTO_UART1_MASK (1 << 21)
176#define OMAP24XX_AUTO_I2C2_MASK (1 << 20)
177#define OMAP24XX_AUTO_I2C1_MASK (1 << 19)
178#define OMAP24XX_AUTO_MCSPI2_MASK (1 << 18)
179#define OMAP24XX_AUTO_MCSPI1_MASK (1 << 17)
180#define OMAP24XX_AUTO_MCBSP2_MASK (1 << 16)
181#define OMAP24XX_AUTO_MCBSP1_MASK (1 << 15)
182#define OMAP24XX_AUTO_GPT12_MASK (1 << 14)
183#define OMAP24XX_AUTO_GPT11_MASK (1 << 13)
184#define OMAP24XX_AUTO_GPT10_MASK (1 << 12)
185#define OMAP24XX_AUTO_GPT9_MASK (1 << 11)
186#define OMAP24XX_AUTO_GPT8_MASK (1 << 10)
187#define OMAP24XX_AUTO_GPT7_MASK (1 << 9)
188#define OMAP24XX_AUTO_GPT6_MASK (1 << 8)
189#define OMAP24XX_AUTO_GPT5_MASK (1 << 7)
190#define OMAP24XX_AUTO_GPT4_MASK (1 << 6)
191#define OMAP24XX_AUTO_GPT3_MASK (1 << 5)
192#define OMAP24XX_AUTO_GPT2_MASK (1 << 4)
193#define OMAP2420_AUTO_VLYNQ_MASK (1 << 3)
194#define OMAP24XX_AUTO_DSS_MASK (1 << 0)
69d88a00
PW
195
196/* CM_AUTOIDLE2_CORE */
f38ca10a
PW
197#define OMAP2430_AUTO_MDM_INTC_MASK (1 << 11)
198#define OMAP2430_AUTO_GPIO5_MASK (1 << 10)
199#define OMAP2430_AUTO_MCSPI3_MASK (1 << 9)
200#define OMAP2430_AUTO_MMCHS2_MASK (1 << 8)
201#define OMAP2430_AUTO_MMCHS1_MASK (1 << 7)
202#define OMAP2430_AUTO_USBHS_MASK (1 << 6)
203#define OMAP2430_AUTO_MCBSP5_MASK (1 << 5)
204#define OMAP2430_AUTO_MCBSP4_MASK (1 << 4)
205#define OMAP2430_AUTO_MCBSP3_MASK (1 << 3)
206#define OMAP24XX_AUTO_UART3_MASK (1 << 2)
207#define OMAP24XX_AUTO_SSI_MASK (1 << 1)
208#define OMAP24XX_AUTO_USB_MASK (1 << 0)
69d88a00
PW
209
210/* CM_AUTOIDLE3_CORE */
f38ca10a
PW
211#define OMAP24XX_AUTO_SDRC_MASK (1 << 2)
212#define OMAP24XX_AUTO_GPMC_MASK (1 << 1)
213#define OMAP24XX_AUTO_SDMA_MASK (1 << 0)
69d88a00
PW
214
215/* CM_AUTOIDLE4_CORE */
f38ca10a
PW
216#define OMAP24XX_AUTO_PKA_MASK (1 << 4)
217#define OMAP24XX_AUTO_AES_MASK (1 << 3)
218#define OMAP24XX_AUTO_RNG_MASK (1 << 2)
219#define OMAP24XX_AUTO_SHA_MASK (1 << 1)
220#define OMAP24XX_AUTO_DES_MASK (1 << 0)
69d88a00
PW
221
222/* CM_CLKSEL1_CORE */
223#define OMAP24XX_CLKSEL_USB_SHIFT 25
224#define OMAP24XX_CLKSEL_USB_MASK (0x7 << 25)
225#define OMAP24XX_CLKSEL_SSI_SHIFT 20
226#define OMAP24XX_CLKSEL_SSI_MASK (0x1f << 20)
227#define OMAP2420_CLKSEL_VLYNQ_SHIFT 15
228#define OMAP2420_CLKSEL_VLYNQ_MASK (0x1f << 15)
229#define OMAP24XX_CLKSEL_DSS2_SHIFT 13
230#define OMAP24XX_CLKSEL_DSS2_MASK (0x1 << 13)
231#define OMAP24XX_CLKSEL_DSS1_SHIFT 8
232#define OMAP24XX_CLKSEL_DSS1_MASK (0x1f << 8)
233#define OMAP24XX_CLKSEL_L4_SHIFT 5
234#define OMAP24XX_CLKSEL_L4_MASK (0x3 << 5)
235#define OMAP24XX_CLKSEL_L3_SHIFT 0
236#define OMAP24XX_CLKSEL_L3_MASK (0x1f << 0)
237
238/* CM_CLKSEL2_CORE */
239#define OMAP24XX_CLKSEL_GPT12_SHIFT 22
240#define OMAP24XX_CLKSEL_GPT12_MASK (0x3 << 22)
241#define OMAP24XX_CLKSEL_GPT11_SHIFT 20
242#define OMAP24XX_CLKSEL_GPT11_MASK (0x3 << 20)
243#define OMAP24XX_CLKSEL_GPT10_SHIFT 18
244#define OMAP24XX_CLKSEL_GPT10_MASK (0x3 << 18)
245#define OMAP24XX_CLKSEL_GPT9_SHIFT 16
246#define OMAP24XX_CLKSEL_GPT9_MASK (0x3 << 16)
247#define OMAP24XX_CLKSEL_GPT8_SHIFT 14
248#define OMAP24XX_CLKSEL_GPT8_MASK (0x3 << 14)
249#define OMAP24XX_CLKSEL_GPT7_SHIFT 12
250#define OMAP24XX_CLKSEL_GPT7_MASK (0x3 << 12)
251#define OMAP24XX_CLKSEL_GPT6_SHIFT 10
252#define OMAP24XX_CLKSEL_GPT6_MASK (0x3 << 10)
253#define OMAP24XX_CLKSEL_GPT5_SHIFT 8
254#define OMAP24XX_CLKSEL_GPT5_MASK (0x3 << 8)
255#define OMAP24XX_CLKSEL_GPT4_SHIFT 6
256#define OMAP24XX_CLKSEL_GPT4_MASK (0x3 << 6)
257#define OMAP24XX_CLKSEL_GPT3_SHIFT 4
258#define OMAP24XX_CLKSEL_GPT3_MASK (0x3 << 4)
259#define OMAP24XX_CLKSEL_GPT2_SHIFT 2
260#define OMAP24XX_CLKSEL_GPT2_MASK (0x3 << 2)
261
262/* CM_CLKSTCTRL_CORE */
801954d3
PW
263#define OMAP24XX_AUTOSTATE_DSS_SHIFT 2
264#define OMAP24XX_AUTOSTATE_DSS_MASK (1 << 2)
265#define OMAP24XX_AUTOSTATE_L4_SHIFT 1
266#define OMAP24XX_AUTOSTATE_L4_MASK (1 << 1)
267#define OMAP24XX_AUTOSTATE_L3_SHIFT 0
268#define OMAP24XX_AUTOSTATE_L3_MASK (1 << 0)
69d88a00
PW
269
270/* CM_FCLKEN_GFX */
271#define OMAP24XX_EN_3D_SHIFT 2
f38ca10a 272#define OMAP24XX_EN_3D_MASK (1 << 2)
69d88a00 273#define OMAP24XX_EN_2D_SHIFT 1
f38ca10a 274#define OMAP24XX_EN_2D_MASK (1 << 1)
69d88a00
PW
275
276/* CM_ICLKEN_GFX specific bits */
277
278/* CM_IDLEST_GFX specific bits */
279
280/* CM_CLKSEL_GFX specific bits */
281
282/* CM_CLKSTCTRL_GFX */
801954d3
PW
283#define OMAP24XX_AUTOSTATE_GFX_SHIFT 0
284#define OMAP24XX_AUTOSTATE_GFX_MASK (1 << 0)
69d88a00
PW
285
286/* CM_FCLKEN_WKUP specific bits */
287
288/* CM_ICLKEN_WKUP specific bits */
289#define OMAP2430_EN_ICR_SHIFT 6
f38ca10a 290#define OMAP2430_EN_ICR_MASK (1 << 6)
69d88a00 291#define OMAP24XX_EN_OMAPCTRL_SHIFT 5
f38ca10a 292#define OMAP24XX_EN_OMAPCTRL_MASK (1 << 5)
69d88a00 293#define OMAP24XX_EN_WDT1_SHIFT 4
f38ca10a 294#define OMAP24XX_EN_WDT1_MASK (1 << 4)
69d88a00 295#define OMAP24XX_EN_32KSYNC_SHIFT 1
f38ca10a 296#define OMAP24XX_EN_32KSYNC_MASK (1 << 1)
69d88a00
PW
297
298/* CM_IDLEST_WKUP specific bits */
da0747d4
PW
299#define OMAP2430_ST_ICR_SHIFT 6
300#define OMAP2430_ST_ICR_MASK (1 << 6)
301#define OMAP24XX_ST_OMAPCTRL_SHIFT 5
302#define OMAP24XX_ST_OMAPCTRL_MASK (1 << 5)
303#define OMAP24XX_ST_WDT1_SHIFT 4
304#define OMAP24XX_ST_WDT1_MASK (1 << 4)
305#define OMAP24XX_ST_MPU_WDT_SHIFT 3
306#define OMAP24XX_ST_MPU_WDT_MASK (1 << 3)
307#define OMAP24XX_ST_32KSYNC_SHIFT 1
308#define OMAP24XX_ST_32KSYNC_MASK (1 << 1)
69d88a00
PW
309
310/* CM_AUTOIDLE_WKUP */
f38ca10a
PW
311#define OMAP24XX_AUTO_OMAPCTRL_MASK (1 << 5)
312#define OMAP24XX_AUTO_WDT1_MASK (1 << 4)
313#define OMAP24XX_AUTO_MPU_WDT_MASK (1 << 3)
314#define OMAP24XX_AUTO_GPIOS_MASK (1 << 2)
315#define OMAP24XX_AUTO_32KSYNC_MASK (1 << 1)
316#define OMAP24XX_AUTO_GPT1_MASK (1 << 0)
69d88a00
PW
317
318/* CM_CLKSEL_WKUP */
319#define OMAP24XX_CLKSEL_GPT1_SHIFT 0
320#define OMAP24XX_CLKSEL_GPT1_MASK (0x3 << 0)
321
322/* CM_CLKEN_PLL */
323#define OMAP24XX_EN_54M_PLL_SHIFT 6
324#define OMAP24XX_EN_54M_PLL_MASK (0x3 << 6)
325#define OMAP24XX_EN_96M_PLL_SHIFT 2
326#define OMAP24XX_EN_96M_PLL_MASK (0x3 << 2)
327#define OMAP24XX_EN_DPLL_SHIFT 0
328#define OMAP24XX_EN_DPLL_MASK (0x3 << 0)
329
330/* CM_IDLEST_CKGEN */
f38ca10a
PW
331#define OMAP24XX_ST_54M_APLL_MASK (1 << 9)
332#define OMAP24XX_ST_96M_APLL_MASK (1 << 8)
333#define OMAP24XX_ST_54M_CLK_MASK (1 << 6)
334#define OMAP24XX_ST_12M_CLK_MASK (1 << 5)
335#define OMAP24XX_ST_48M_CLK_MASK (1 << 4)
336#define OMAP24XX_ST_96M_CLK_MASK (1 << 2)
69d88a00
PW
337#define OMAP24XX_ST_CORE_CLK_SHIFT 0
338#define OMAP24XX_ST_CORE_CLK_MASK (0x3 << 0)
339
340/* CM_AUTOIDLE_PLL */
341#define OMAP24XX_AUTO_54M_SHIFT 6
342#define OMAP24XX_AUTO_54M_MASK (0x3 << 6)
343#define OMAP24XX_AUTO_96M_SHIFT 2
344#define OMAP24XX_AUTO_96M_MASK (0x3 << 2)
345#define OMAP24XX_AUTO_DPLL_SHIFT 0
346#define OMAP24XX_AUTO_DPLL_MASK (0x3 << 0)
347
348/* CM_CLKSEL1_PLL */
349#define OMAP2430_MAXDPLLFASTLOCK_SHIFT 28
350#define OMAP2430_MAXDPLLFASTLOCK_MASK (0x7 << 28)
351#define OMAP24XX_APLLS_CLKIN_SHIFT 23
352#define OMAP24XX_APLLS_CLKIN_MASK (0x7 << 23)
353#define OMAP24XX_DPLL_MULT_SHIFT 12
354#define OMAP24XX_DPLL_MULT_MASK (0x3ff << 12)
355#define OMAP24XX_DPLL_DIV_SHIFT 8
356#define OMAP24XX_DPLL_DIV_MASK (0xf << 8)
357#define OMAP24XX_54M_SOURCE_SHIFT 5
f38ca10a 358#define OMAP24XX_54M_SOURCE_MASK (1 << 5)
69d88a00 359#define OMAP2430_96M_SOURCE_SHIFT 4
f38ca10a 360#define OMAP2430_96M_SOURCE_MASK (1 << 4)
69d88a00 361#define OMAP24XX_48M_SOURCE_SHIFT 3
f38ca10a 362#define OMAP24XX_48M_SOURCE_MASK (1 << 3)
69d88a00
PW
363#define OMAP2430_ALTCLK_SOURCE_SHIFT 0
364#define OMAP2430_ALTCLK_SOURCE_MASK (0x7 << 0)
365
366/* CM_CLKSEL2_PLL */
367#define OMAP24XX_CORE_CLK_SRC_SHIFT 0
368#define OMAP24XX_CORE_CLK_SRC_MASK (0x3 << 0)
369
370/* CM_FCLKEN_DSP */
371#define OMAP2420_EN_IVA_COP_SHIFT 10
f38ca10a 372#define OMAP2420_EN_IVA_COP_MASK (1 << 10)
69d88a00 373#define OMAP2420_EN_IVA_MPU_SHIFT 8
f38ca10a 374#define OMAP2420_EN_IVA_MPU_MASK (1 << 8)
69d88a00 375#define OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT 0
f38ca10a 376#define OMAP24XX_CM_FCLKEN_DSP_EN_DSP_MASK (1 << 0)
69d88a00
PW
377
378/* CM_ICLKEN_DSP */
379#define OMAP2420_EN_DSP_IPI_SHIFT 1
f38ca10a 380#define OMAP2420_EN_DSP_IPI_MASK (1 << 1)
69d88a00
PW
381
382/* CM_IDLEST_DSP */
f38ca10a
PW
383#define OMAP2420_ST_IVA_MASK (1 << 8)
384#define OMAP2420_ST_IPI_MASK (1 << 1)
385#define OMAP24XX_ST_DSP_MASK (1 << 0)
69d88a00
PW
386
387/* CM_AUTOIDLE_DSP */
f38ca10a 388#define OMAP2420_AUTO_DSP_IPI_MASK (1 << 1)
69d88a00
PW
389
390/* CM_CLKSEL_DSP */
f38ca10a 391#define OMAP2420_SYNC_IVA_MASK (1 << 13)
69d88a00
PW
392#define OMAP2420_CLKSEL_IVA_SHIFT 8
393#define OMAP2420_CLKSEL_IVA_MASK (0x1f << 8)
f38ca10a 394#define OMAP24XX_SYNC_DSP_MASK (1 << 7)
69d88a00
PW
395#define OMAP24XX_CLKSEL_DSP_IF_SHIFT 5
396#define OMAP24XX_CLKSEL_DSP_IF_MASK (0x3 << 5)
397#define OMAP24XX_CLKSEL_DSP_SHIFT 0
398#define OMAP24XX_CLKSEL_DSP_MASK (0x1f << 0)
399
400/* CM_CLKSTCTRL_DSP */
801954d3
PW
401#define OMAP2420_AUTOSTATE_IVA_SHIFT 8
402#define OMAP2420_AUTOSTATE_IVA_MASK (1 << 8)
403#define OMAP24XX_AUTOSTATE_DSP_SHIFT 0
404#define OMAP24XX_AUTOSTATE_DSP_MASK (1 << 0)
69d88a00
PW
405
406/* CM_FCLKEN_MDM */
407/* 2430 only */
408#define OMAP2430_EN_OSC_SHIFT 1
f38ca10a 409#define OMAP2430_EN_OSC_MASK (1 << 1)
69d88a00
PW
410
411/* CM_ICLKEN_MDM */
412/* 2430 only */
413#define OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT 0
f38ca10a 414#define OMAP2430_CM_ICLKEN_MDM_EN_MDM_MASK (1 << 0)
69d88a00
PW
415
416/* CM_IDLEST_MDM specific bits */
417/* 2430 only */
418
419/* CM_AUTOIDLE_MDM */
420/* 2430 only */
f38ca10a
PW
421#define OMAP2430_AUTO_OSC_MASK (1 << 1)
422#define OMAP2430_AUTO_MDM_MASK (1 << 0)
69d88a00
PW
423
424/* CM_CLKSEL_MDM */
425/* 2430 only */
f38ca10a 426#define OMAP2430_SYNC_MDM_MASK (1 << 4)
69d88a00
PW
427#define OMAP2430_CLKSEL_MDM_SHIFT 0
428#define OMAP2430_CLKSEL_MDM_MASK (0xf << 0)
429
430/* CM_CLKSTCTRL_MDM */
431/* 2430 only */
801954d3
PW
432#define OMAP2430_AUTOSTATE_MDM_SHIFT 0
433#define OMAP2430_AUTOSTATE_MDM_MASK (1 << 0)
69d88a00
PW
434
435#endif